counter_32k.c 3.6 KB
Newer Older
P
Paul Walmsley 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * OMAP 32ksynctimer/counter_32k-related code
 *
 * Copyright (C) 2009 Texas Instruments
 * Copyright (C) 2010 Nokia Corporation
 * Tony Lindgren <tony@atomide.com>
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * NOTE: This timer is not the same timer as the old OMAP1 MPU timer.
 */
#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/clk.h>
18
#include <linux/err.h>
P
Paul Walmsley 已提交
19
#include <linux/io.h>
20
#include <linux/clocksource.h>
21
#include <linux/sched_clock.h>
P
Paul Walmsley 已提交
22

23
#include <asm/mach/time.h>
P
Paul Walmsley 已提交
24

25 26
#include <plat/counter-32k.h>

27
/* OMAP2_32KSYNCNT_CR_OFF: offset of 32ksync counter register */
28 29 30 31
#define OMAP2_32KSYNCNT_REV_OFF		0x0
#define OMAP2_32KSYNCNT_REV_SCHEME	(0x3 << 30)
#define OMAP2_32KSYNCNT_CR_OFF_LOW	0x10
#define OMAP2_32KSYNCNT_CR_OFF_HIGH	0x30
32

P
Paul Walmsley 已提交
33 34 35 36 37 38
/*
 * 32KHz clocksource ... always available, on pretty most chips except
 * OMAP 730 and 1510.  Other timers could be used as clocksources, with
 * higher resolution in free-running counter modes (e.g. 12 MHz xtal),
 * but systems won't necessarily want to spend resources that way.
 */
39
static void __iomem *sync32k_cnt_reg;
P
Paul Walmsley 已提交
40

41
static u64 notrace omap_32k_read_sched_clock(void)
P
Paul Walmsley 已提交
42
{
43
	return sync32k_cnt_reg ? __raw_readl(sync32k_cnt_reg) : 0;
P
Paul Walmsley 已提交
44 45 46
}

/**
47
 * omap_read_persistent_clock -  Return time from a persistent clock.
P
Paul Walmsley 已提交
48 49 50 51 52 53
 *
 * Reads the time from a source which isn't disabled during PM, the
 * 32k sync timer.  Convert the cycles elapsed since last read into
 * nsecs and adds to a monotonically increasing timespec.
 */
static struct timespec persistent_ts;
54
static cycles_t cycles;
55
static unsigned int persistent_mult, persistent_shift;
56 57
static DEFINE_SPINLOCK(read_persistent_clock_lock);

58
static void omap_read_persistent_clock(struct timespec *ts)
P
Paul Walmsley 已提交
59 60
{
	unsigned long long nsecs;
61 62 63 64
	cycles_t last_cycles;
	unsigned long flags;

	spin_lock_irqsave(&read_persistent_clock_lock, flags);
P
Paul Walmsley 已提交
65 66

	last_cycles = cycles;
67
	cycles = sync32k_cnt_reg ? __raw_readl(sync32k_cnt_reg) : 0;
P
Paul Walmsley 已提交
68

69 70 71 72 73 74
	nsecs = clocksource_cyc2ns(cycles - last_cycles,
					persistent_mult, persistent_shift);

	timespec_add_ns(&persistent_ts, nsecs);

	*ts = persistent_ts;
P
Paul Walmsley 已提交
75

76
	spin_unlock_irqrestore(&read_persistent_clock_lock, flags);
P
Paul Walmsley 已提交
77 78
}

79 80 81 82 83 84 85 86 87 88
/**
 * omap_init_clocksource_32k - setup and register counter 32k as a
 * kernel clocksource
 * @pbase: base addr of counter_32k module
 * @size: size of counter_32k to map
 *
 * Returns 0 upon success or negative error code upon failure.
 *
 */
int __init omap_init_clocksource_32k(void __iomem *vbase)
P
Paul Walmsley 已提交
89
{
90 91 92
	int ret;

	/*
93 94 95 96
	 * 32k sync Counter IP register offsets vary between the
	 * highlander version and the legacy ones.
	 * The 'SCHEME' bits(30-31) of the revision register is used
	 * to identify the version.
97
	 */
98 99 100 101 102
	if (__raw_readl(vbase + OMAP2_32KSYNCNT_REV_OFF) &
						OMAP2_32KSYNCNT_REV_SCHEME)
		sync32k_cnt_reg = vbase + OMAP2_32KSYNCNT_CR_OFF_HIGH;
	else
		sync32k_cnt_reg = vbase + OMAP2_32KSYNCNT_CR_OFF_LOW;
103 104 105 106 107 108 109 110 111 112 113 114 115

	/*
	 * 120000 rough estimate from the calculations in
	 * __clocksource_updatefreq_scale.
	 */
	clocks_calc_mult_shift(&persistent_mult, &persistent_shift,
			32768, NSEC_PER_SEC, 120000);

	ret = clocksource_mmio_init(sync32k_cnt_reg, "32k_counter", 32768,
				250, 32, clocksource_mmio_readl_up);
	if (ret) {
		pr_err("32k_counter: can't register clocksource\n");
		return ret;
P
Paul Walmsley 已提交
116
	}
117

118
	sched_clock_register(omap_32k_read_sched_clock, 32, 32768);
119
	register_persistent_clock(NULL, omap_read_persistent_clock);
120 121
	pr_info("OMAP clocksource: 32k_counter at 32768 Hz\n");

P
Paul Walmsley 已提交
122 123
	return 0;
}