main.c 83.8 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/nl80211.h>
S
Sujith 已提交
18
#include "ath9k.h"
19
#include "btcoex.h"
20 21 22 23 24 25 26 27

static char *dev_info = "ath9k";

MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

28 29 30 31
static int modparam_nohwcrypt;
module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");

32 33
static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
module_param_named(debug, ath9k_debug, uint, 0);
34
MODULE_PARM_DESC(debug, "Debugging mask");
35

36 37 38 39 40
/* We use the hw_value as an index into our private channel structure */

#define CHAN2G(_freq, _idx)  { \
	.center_freq = (_freq), \
	.hw_value = (_idx), \
41
	.max_power = 20, \
42 43 44 45 46 47
}

#define CHAN5G(_freq, _idx) { \
	.band = IEEE80211_BAND_5GHZ, \
	.center_freq = (_freq), \
	.hw_value = (_idx), \
48
	.max_power = 20, \
49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106
}

/* Some 2 GHz radios are actually tunable on 2312-2732
 * on 5 MHz steps, we support the channels which we know
 * we have calibration data for all cards though to make
 * this static */
static struct ieee80211_channel ath9k_2ghz_chantable[] = {
	CHAN2G(2412, 0), /* Channel 1 */
	CHAN2G(2417, 1), /* Channel 2 */
	CHAN2G(2422, 2), /* Channel 3 */
	CHAN2G(2427, 3), /* Channel 4 */
	CHAN2G(2432, 4), /* Channel 5 */
	CHAN2G(2437, 5), /* Channel 6 */
	CHAN2G(2442, 6), /* Channel 7 */
	CHAN2G(2447, 7), /* Channel 8 */
	CHAN2G(2452, 8), /* Channel 9 */
	CHAN2G(2457, 9), /* Channel 10 */
	CHAN2G(2462, 10), /* Channel 11 */
	CHAN2G(2467, 11), /* Channel 12 */
	CHAN2G(2472, 12), /* Channel 13 */
	CHAN2G(2484, 13), /* Channel 14 */
};

/* Some 5 GHz radios are actually tunable on XXXX-YYYY
 * on 5 MHz steps, we support the channels which we know
 * we have calibration data for all cards though to make
 * this static */
static struct ieee80211_channel ath9k_5ghz_chantable[] = {
	/* _We_ call this UNII 1 */
	CHAN5G(5180, 14), /* Channel 36 */
	CHAN5G(5200, 15), /* Channel 40 */
	CHAN5G(5220, 16), /* Channel 44 */
	CHAN5G(5240, 17), /* Channel 48 */
	/* _We_ call this UNII 2 */
	CHAN5G(5260, 18), /* Channel 52 */
	CHAN5G(5280, 19), /* Channel 56 */
	CHAN5G(5300, 20), /* Channel 60 */
	CHAN5G(5320, 21), /* Channel 64 */
	/* _We_ call this "Middle band" */
	CHAN5G(5500, 22), /* Channel 100 */
	CHAN5G(5520, 23), /* Channel 104 */
	CHAN5G(5540, 24), /* Channel 108 */
	CHAN5G(5560, 25), /* Channel 112 */
	CHAN5G(5580, 26), /* Channel 116 */
	CHAN5G(5600, 27), /* Channel 120 */
	CHAN5G(5620, 28), /* Channel 124 */
	CHAN5G(5640, 29), /* Channel 128 */
	CHAN5G(5660, 30), /* Channel 132 */
	CHAN5G(5680, 31), /* Channel 136 */
	CHAN5G(5700, 32), /* Channel 140 */
	/* _We_ call this UNII 3 */
	CHAN5G(5745, 33), /* Channel 149 */
	CHAN5G(5765, 34), /* Channel 153 */
	CHAN5G(5785, 35), /* Channel 157 */
	CHAN5G(5805, 36), /* Channel 161 */
	CHAN5G(5825, 37), /* Channel 165 */
};

107 108
static void ath_cache_conf_rate(struct ath_softc *sc,
				struct ieee80211_conf *conf)
S
Sujith 已提交
109
{
110 111 112 113 114 115 116 117 118 119 120
	switch (conf->channel->band) {
	case IEEE80211_BAND_2GHZ:
		if (conf_is_ht20(conf))
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11NG_HT20];
		else if (conf_is_ht40_minus(conf))
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11NG_HT40MINUS];
		else if (conf_is_ht40_plus(conf))
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11NG_HT40PLUS];
121
		else
122 123 124 125 126 127 128 129 130 131 132 133 134 135
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11G];
		break;
	case IEEE80211_BAND_5GHZ:
		if (conf_is_ht20(conf))
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11NA_HT20];
		else if (conf_is_ht40_minus(conf))
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11NA_HT40MINUS];
		else if (conf_is_ht40_plus(conf))
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11NA_HT40PLUS];
		else
136 137
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11A];
138 139
		break;
	default:
140
		BUG_ON(1);
141 142
		break;
	}
S
Sujith 已提交
143 144 145 146
}

static void ath_update_txpow(struct ath_softc *sc)
{
147
	struct ath_hw *ah = sc->sc_ah;
S
Sujith 已提交
148 149
	u32 txpow;

S
Sujith 已提交
150 151
	if (sc->curtxpow != sc->config.txpowlimit) {
		ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit);
S
Sujith 已提交
152 153
		/* read back in case value is clamped */
		ath9k_hw_getcapability(ah, ATH9K_CAP_TXPOW, 1, &txpow);
S
Sujith 已提交
154
		sc->curtxpow = txpow;
S
Sujith 已提交
155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194
	}
}

static u8 parse_mpdudensity(u8 mpdudensity)
{
	/*
	 * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
	 *   0 for no restriction
	 *   1 for 1/4 us
	 *   2 for 1/2 us
	 *   3 for 1 us
	 *   4 for 2 us
	 *   5 for 4 us
	 *   6 for 8 us
	 *   7 for 16 us
	 */
	switch (mpdudensity) {
	case 0:
		return 0;
	case 1:
	case 2:
	case 3:
		/* Our lower layer calculations limit our precision to
		   1 microsecond */
		return 1;
	case 4:
		return 2;
	case 5:
		return 4;
	case 6:
		return 8;
	case 7:
		return 16;
	default:
		return 0;
	}
}

static void ath_setup_rates(struct ath_softc *sc, enum ieee80211_band band)
{
195
	const struct ath_rate_table *rate_table = NULL;
S
Sujith 已提交
196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
	struct ieee80211_supported_band *sband;
	struct ieee80211_rate *rate;
	int i, maxrates;

	switch (band) {
	case IEEE80211_BAND_2GHZ:
		rate_table = sc->hw_rate_table[ATH9K_MODE_11G];
		break;
	case IEEE80211_BAND_5GHZ:
		rate_table = sc->hw_rate_table[ATH9K_MODE_11A];
		break;
	default:
		break;
	}

	if (rate_table == NULL)
		return;

	sband = &sc->sbands[band];
	rate = sc->rates[band];

	if (rate_table->rate_cnt > ATH_RATE_MAX)
		maxrates = ATH_RATE_MAX;
	else
		maxrates = rate_table->rate_cnt;

	for (i = 0; i < maxrates; i++) {
		rate[i].bitrate = rate_table->info[i].ratekbps / 100;
		rate[i].hw_value = rate_table->info[i].ratecode;
225 226 227 228 229
		if (rate_table->info[i].short_preamble) {
			rate[i].hw_value_short = rate_table->info[i].ratecode |
				rate_table->info[i].short_preamble;
			rate[i].flags = IEEE80211_RATE_SHORT_PREAMBLE;
		}
S
Sujith 已提交
230
		sband->n_bitrates++;
231

232 233 234
		ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_CONFIG,
			  "Rate: %2dMbps, ratecode: %2d\n",
			  rate[i].bitrate / 10, rate[i].hw_value);
S
Sujith 已提交
235 236 237
	}
}

238 239 240 241 242 243 244 245 246 247 248 249 250
static struct ath9k_channel *ath_get_curchannel(struct ath_softc *sc,
						struct ieee80211_hw *hw)
{
	struct ieee80211_channel *curchan = hw->conf.channel;
	struct ath9k_channel *channel;
	u8 chan_idx;

	chan_idx = curchan->hw_value;
	channel = &sc->sc_ah->channels[chan_idx];
	ath9k_update_ichannel(sc, hw, channel);
	return channel;
}

251
static bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode)
252 253 254 255
{
	unsigned long flags;
	bool ret;

256 257 258
	spin_lock_irqsave(&sc->sc_pm_lock, flags);
	ret = ath9k_hw_setpower(sc->sc_ah, mode);
	spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
259 260 261 262

	return ret;
}

263 264 265 266 267 268 269 270
void ath9k_ps_wakeup(struct ath_softc *sc)
{
	unsigned long flags;

	spin_lock_irqsave(&sc->sc_pm_lock, flags);
	if (++sc->ps_usecount != 1)
		goto unlock;

271
	ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289

 unlock:
	spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
}

void ath9k_ps_restore(struct ath_softc *sc)
{
	unsigned long flags;

	spin_lock_irqsave(&sc->sc_pm_lock, flags);
	if (--sc->ps_usecount != 0)
		goto unlock;

	if (sc->ps_enabled &&
	    !(sc->sc_flags & (SC_OP_WAIT_FOR_BEACON |
			      SC_OP_WAIT_FOR_CAB |
			      SC_OP_WAIT_FOR_PSPOLL_DATA |
			      SC_OP_WAIT_FOR_TX_ACK)))
290
		ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_NETWORK_SLEEP);
291 292 293 294 295

 unlock:
	spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
}

S
Sujith 已提交
296 297 298 299 300
/*
 * Set/change channels.  If the channel is really being changed, it's done
 * by reseting the chip.  To accomplish this we must first cleanup any pending
 * DMA, then restart stuff.
*/
301 302
int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
		    struct ath9k_channel *hchan)
S
Sujith 已提交
303
{
304
	struct ath_hw *ah = sc->sc_ah;
305
	struct ath_common *common = ath9k_hw_common(ah);
L
Luis R. Rodriguez 已提交
306
	struct ieee80211_conf *conf = &common->hw->conf;
S
Sujith 已提交
307
	bool fastcc = true, stopped;
308 309
	struct ieee80211_channel *channel = hw->conf.channel;
	int r;
S
Sujith 已提交
310 311 312 313

	if (sc->sc_flags & SC_OP_INVALID)
		return -EIO;

314 315
	ath9k_ps_wakeup(sc);

316 317 318 319 320 321 322 323 324 325
	/*
	 * This is only performed if the channel settings have
	 * actually changed.
	 *
	 * To switch channels clear any pending DMA operations;
	 * wait long enough for the RX fifo to drain, reset the
	 * hardware at the new frequency, and then re-enable
	 * the relevant bits of the h/w.
	 */
	ath9k_hw_set_interrupts(ah, 0);
S
Sujith 已提交
326
	ath_drain_all_txq(sc, false);
327
	stopped = ath_stoprecv(sc);
S
Sujith 已提交
328

329 330 331
	/* XXX: do not flush receive queue here. We don't want
	 * to flush data frames already in queue because of
	 * changing channel. */
S
Sujith 已提交
332

333 334 335
	if (!stopped || (sc->sc_flags & SC_OP_FULL_RESET))
		fastcc = false;

336
	ath_print(common, ATH_DBG_CONFIG,
L
Luis R. Rodriguez 已提交
337
		  "(%u MHz) -> (%u MHz), conf_is_ht40: %d\n",
338
		  sc->sc_ah->curchan->channel,
L
Luis R. Rodriguez 已提交
339
		  channel->center_freq, conf_is_ht40(conf));
S
Sujith 已提交
340

341 342 343 344
	spin_lock_bh(&sc->sc_resetlock);

	r = ath9k_hw_reset(ah, hchan, fastcc);
	if (r) {
345 346 347 348
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to reset channel (%u Mhz) "
			  "reset status %d\n",
			  channel->center_freq, r);
349
		spin_unlock_bh(&sc->sc_resetlock);
350
		goto ps_restore;
S
Sujith 已提交
351
	}
352 353 354 355 356
	spin_unlock_bh(&sc->sc_resetlock);

	sc->sc_flags &= ~SC_OP_FULL_RESET;

	if (ath_startrecv(sc) != 0) {
357 358
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to restart recv logic\n");
359 360
		r = -EIO;
		goto ps_restore;
361 362 363 364
	}

	ath_cache_conf_rate(sc, &hw->conf);
	ath_update_txpow(sc);
S
Sujith 已提交
365
	ath9k_hw_set_interrupts(ah, sc->imask);
366 367

 ps_restore:
368
	ath9k_ps_restore(sc);
369
	return r;
S
Sujith 已提交
370 371 372 373 374 375 376 377 378 379 380
}

/*
 *  This routine performs the periodic noise floor calibration function
 *  that is used to adjust and optimize the chip performance.  This
 *  takes environmental changes (location, temperature) into account.
 *  When the task is complete, it reschedules itself depending on the
 *  appropriate interval that was calculated.
 */
static void ath_ani_calibrate(unsigned long data)
{
381 382
	struct ath_softc *sc = (struct ath_softc *)data;
	struct ath_hw *ah = sc->sc_ah;
383
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
384 385 386 387
	bool longcal = false;
	bool shortcal = false;
	bool aniflag = false;
	unsigned int timestamp = jiffies_to_msecs(jiffies);
388
	u32 cal_interval, short_cal_interval;
S
Sujith 已提交
389

390 391
	short_cal_interval = (ah->opmode == NL80211_IFTYPE_AP) ?
		ATH_AP_SHORT_CALINTERVAL : ATH_STA_SHORT_CALINTERVAL;
S
Sujith 已提交
392 393 394 395 396

	/*
	* don't calibrate when we're scanning.
	* we are most likely not on our home channel.
	*/
397
	spin_lock(&sc->ani_lock);
398
	if (sc->sc_flags & SC_OP_SCANNING)
399
		goto set_timer;
S
Sujith 已提交
400

401 402 403 404 405 406
	/* Only calibrate if awake */
	if (sc->sc_ah->power_mode != ATH9K_PM_AWAKE)
		goto set_timer;

	ath9k_ps_wakeup(sc);

S
Sujith 已提交
407
	/* Long calibration runs independently of short calibration. */
408
	if ((timestamp - common->ani.longcal_timer) >= ATH_LONG_CALINTERVAL) {
S
Sujith 已提交
409
		longcal = true;
410
		ath_print(common, ATH_DBG_ANI, "longcal @%lu\n", jiffies);
411
		common->ani.longcal_timer = timestamp;
S
Sujith 已提交
412 413
	}

S
Sujith 已提交
414
	/* Short calibration applies only while caldone is false */
415 416
	if (!common->ani.caldone) {
		if ((timestamp - common->ani.shortcal_timer) >= short_cal_interval) {
S
Sujith 已提交
417
			shortcal = true;
418 419
			ath_print(common, ATH_DBG_ANI,
				  "shortcal @%lu\n", jiffies);
420 421
			common->ani.shortcal_timer = timestamp;
			common->ani.resetcal_timer = timestamp;
S
Sujith 已提交
422 423
		}
	} else {
424
		if ((timestamp - common->ani.resetcal_timer) >=
S
Sujith 已提交
425
		    ATH_RESTART_CALINTERVAL) {
426 427 428
			common->ani.caldone = ath9k_hw_reset_calvalid(ah);
			if (common->ani.caldone)
				common->ani.resetcal_timer = timestamp;
S
Sujith 已提交
429 430 431 432
		}
	}

	/* Verify whether we must check ANI */
433
	if ((timestamp - common->ani.checkani_timer) >= ATH_ANI_POLLINTERVAL) {
S
Sujith 已提交
434
		aniflag = true;
435
		common->ani.checkani_timer = timestamp;
S
Sujith 已提交
436 437 438 439 440 441
	}

	/* Skip all processing if there's nothing to do. */
	if (longcal || shortcal || aniflag) {
		/* Call ANI routine if necessary */
		if (aniflag)
442
			ath9k_hw_ani_monitor(ah, ah->curchan);
S
Sujith 已提交
443 444 445

		/* Perform calibration if necessary */
		if (longcal || shortcal) {
446
			common->ani.caldone =
447 448 449 450
				ath9k_hw_calibrate(ah,
						   ah->curchan,
						   common->rx_chainmask,
						   longcal);
S
Sujith 已提交
451 452

			if (longcal)
453
				common->ani.noise_floor = ath9k_hw_getchan_noise(ah,
S
Sujith 已提交
454 455
								     ah->curchan);

456 457 458 459
			ath_print(common, ATH_DBG_ANI,
				  " calibrate chan %u/%x nf: %d\n",
				  ah->curchan->channel,
				  ah->curchan->channelFlags,
460
				  common->ani.noise_floor);
S
Sujith 已提交
461 462 463
		}
	}

464 465
	ath9k_ps_restore(sc);

466
set_timer:
467
	spin_unlock(&sc->ani_lock);
S
Sujith 已提交
468 469 470 471 472
	/*
	* Set timer interval based on previous results.
	* The interval must be the shortest necessary to satisfy ANI,
	* short calibration and long calibration.
	*/
473
	cal_interval = ATH_LONG_CALINTERVAL;
474
	if (sc->sc_ah->config.enable_ani)
475
		cal_interval = min(cal_interval, (u32)ATH_ANI_POLLINTERVAL);
476
	if (!common->ani.caldone)
477
		cal_interval = min(cal_interval, (u32)short_cal_interval);
S
Sujith 已提交
478

479
	mod_timer(&common->ani.timer, jiffies + msecs_to_jiffies(cal_interval));
S
Sujith 已提交
480 481
}

482
static void ath_start_ani(struct ath_common *common)
S
Sujith 已提交
483 484 485
{
	unsigned long timestamp = jiffies_to_msecs(jiffies);

486 487 488
	common->ani.longcal_timer = timestamp;
	common->ani.shortcal_timer = timestamp;
	common->ani.checkani_timer = timestamp;
S
Sujith 已提交
489

490
	mod_timer(&common->ani.timer,
S
Sujith 已提交
491 492 493
		  jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));
}

S
Sujith 已提交
494 495 496
/*
 * Update tx/rx chainmask. For legacy association,
 * hard code chainmask to 1x1, for 11n association, use
497 498
 * the chainmask configuration, for bt coexistence, use
 * the chainmask configuration even in legacy mode.
S
Sujith 已提交
499
 */
500
void ath_update_chainmask(struct ath_softc *sc, int is_ht)
S
Sujith 已提交
501
{
502
	struct ath_hw *ah = sc->sc_ah;
503
	struct ath_common *common = ath9k_hw_common(ah);
504

505
	if ((sc->sc_flags & SC_OP_SCANNING) || is_ht ||
506
	    (ah->btcoex_hw.scheme != ATH_BTCOEX_CFG_NONE)) {
507 508
		common->tx_chainmask = ah->caps.tx_chainmask;
		common->rx_chainmask = ah->caps.rx_chainmask;
S
Sujith 已提交
509
	} else {
510 511
		common->tx_chainmask = 1;
		common->rx_chainmask = 1;
S
Sujith 已提交
512 513
	}

514
	ath_print(common, ATH_DBG_CONFIG,
515
		  "tx chmask: %d, rx chmask: %d\n",
516 517
		  common->tx_chainmask,
		  common->rx_chainmask);
S
Sujith 已提交
518 519 520 521 522 523 524 525
}

static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta)
{
	struct ath_node *an;

	an = (struct ath_node *)sta->drv_priv;

526
	if (sc->sc_flags & SC_OP_TXAGGR) {
S
Sujith 已提交
527
		ath_tx_node_init(sc, an);
S
Sujith 已提交
528
		an->maxampdu = 1 << (IEEE80211_HT_MAX_AMPDU_FACTOR +
529 530
				     sta->ht_cap.ampdu_factor);
		an->mpdudensity = parse_mpdudensity(sta->ht_cap.ampdu_density);
531
		an->last_rssi = ATH_RSSI_DUMMY_MARKER;
532
	}
S
Sujith 已提交
533 534 535 536 537 538 539 540 541 542 543 544 545
}

static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
{
	struct ath_node *an = (struct ath_node *)sta->drv_priv;

	if (sc->sc_flags & SC_OP_TXAGGR)
		ath_tx_node_cleanup(sc, an);
}

static void ath9k_tasklet(unsigned long data)
{
	struct ath_softc *sc = (struct ath_softc *)data;
546
	struct ath_hw *ah = sc->sc_ah;
547
	struct ath_common *common = ath9k_hw_common(ah);
548

S
Sujith 已提交
549
	u32 status = sc->intrstatus;
S
Sujith 已提交
550

551 552
	ath9k_ps_wakeup(sc);

S
Sujith 已提交
553 554
	if (status & ATH9K_INT_FATAL) {
		ath_reset(sc, false);
555
		ath9k_ps_restore(sc);
S
Sujith 已提交
556
		return;
S
Sujith 已提交
557
	}
S
Sujith 已提交
558

S
Sujith 已提交
559 560 561 562
	if (status & (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN)) {
		spin_lock_bh(&sc->rx.rxflushlock);
		ath_rx_tasklet(sc, 0);
		spin_unlock_bh(&sc->rx.rxflushlock);
S
Sujith 已提交
563 564
	}

S
Sujith 已提交
565 566 567
	if (status & ATH9K_INT_TX)
		ath_tx_tasklet(sc);

568
	if ((status & ATH9K_INT_TSFOOR) && sc->ps_enabled) {
569 570 571 572
		/*
		 * TSF sync does not look correct; remain awake to sync with
		 * the next Beacon.
		 */
573 574
		ath_print(common, ATH_DBG_PS,
			  "TSFOOR - Sync with next Beacon\n");
575
		sc->sc_flags |= SC_OP_WAIT_FOR_BEACON | SC_OP_BEACON_SYNC;
576 577
	}

578
	if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
579 580 581
		if (status & ATH9K_INT_GENTIMER)
			ath_gen_timer_isr(sc->sc_ah);

S
Sujith 已提交
582
	/* re-enable hardware interrupt */
583
	ath9k_hw_set_interrupts(ah, sc->imask);
584
	ath9k_ps_restore(sc);
S
Sujith 已提交
585 586
}

587
irqreturn_t ath_isr(int irq, void *dev)
S
Sujith 已提交
588
{
S
Sujith 已提交
589 590 591 592 593 594 595 596
#define SCHED_INTR (				\
		ATH9K_INT_FATAL |		\
		ATH9K_INT_RXORN |		\
		ATH9K_INT_RXEOL |		\
		ATH9K_INT_RX |			\
		ATH9K_INT_TX |			\
		ATH9K_INT_BMISS |		\
		ATH9K_INT_CST |			\
597 598
		ATH9K_INT_TSFOOR |		\
		ATH9K_INT_GENTIMER)
S
Sujith 已提交
599

S
Sujith 已提交
600
	struct ath_softc *sc = dev;
601
	struct ath_hw *ah = sc->sc_ah;
S
Sujith 已提交
602 603 604
	enum ath9k_int status;
	bool sched = false;

S
Sujith 已提交
605 606 607 608 609 610 611
	/*
	 * The hardware is not ready/present, don't
	 * touch anything. Note this can happen early
	 * on if the IRQ is shared.
	 */
	if (sc->sc_flags & SC_OP_INVALID)
		return IRQ_NONE;
S
Sujith 已提交
612

S
Sujith 已提交
613 614 615

	/* shared irq, not for us */

616
	if (!ath9k_hw_intrpend(ah))
S
Sujith 已提交
617 618 619 620 621 622 623 624 625 626
		return IRQ_NONE;

	/*
	 * Figure out the reason(s) for the interrupt.  Note
	 * that the hal returns a pseudo-ISR that may include
	 * bits we haven't explicitly enabled so we mask the
	 * value to insure we only process bits we requested.
	 */
	ath9k_hw_getisr(ah, &status);	/* NB: clears ISR too */
	status &= sc->imask;	/* discard unasked-for bits */
S
Sujith 已提交
627

S
Sujith 已提交
628 629 630 631
	/*
	 * If there are no status bits set, then this interrupt was not
	 * for me (should have been caught above).
	 */
632
	if (!status)
S
Sujith 已提交
633
		return IRQ_NONE;
S
Sujith 已提交
634

S
Sujith 已提交
635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654
	/* Cache the status */
	sc->intrstatus = status;

	if (status & SCHED_INTR)
		sched = true;

	/*
	 * If a FATAL or RXORN interrupt is received, we have to reset the
	 * chip immediately.
	 */
	if (status & (ATH9K_INT_FATAL | ATH9K_INT_RXORN))
		goto chip_reset;

	if (status & ATH9K_INT_SWBA)
		tasklet_schedule(&sc->bcon_tasklet);

	if (status & ATH9K_INT_TXURN)
		ath9k_hw_updatetxtriglevel(ah, true);

	if (status & ATH9K_INT_MIB) {
S
Sujith 已提交
655
		/*
S
Sujith 已提交
656 657 658
		 * Disable interrupts until we service the MIB
		 * interrupt; otherwise it will continue to
		 * fire.
S
Sujith 已提交
659
		 */
S
Sujith 已提交
660 661 662 663 664 665
		ath9k_hw_set_interrupts(ah, 0);
		/*
		 * Let the hal handle the event. We assume
		 * it will clear whatever condition caused
		 * the interrupt.
		 */
666
		ath9k_hw_procmibevent(ah);
S
Sujith 已提交
667 668
		ath9k_hw_set_interrupts(ah, sc->imask);
	}
S
Sujith 已提交
669

670 671
	if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
		if (status & ATH9K_INT_TIM_TIMER) {
S
Sujith 已提交
672 673
			/* Clear RxAbort bit so that we can
			 * receive frames */
674
			ath9k_setpower(sc, ATH9K_PM_AWAKE);
675
			ath9k_hw_setrxabort(sc->sc_ah, 0);
S
Sujith 已提交
676
			sc->sc_flags |= SC_OP_WAIT_FOR_BEACON;
S
Sujith 已提交
677
		}
S
Sujith 已提交
678 679

chip_reset:
S
Sujith 已提交
680

681 682
	ath_debug_stat_interrupt(sc, status);

S
Sujith 已提交
683 684
	if (sched) {
		/* turn off every interrupt except SWBA */
S
Sujith 已提交
685
		ath9k_hw_set_interrupts(ah, (sc->imask & ATH9K_INT_SWBA));
S
Sujith 已提交
686 687 688 689
		tasklet_schedule(&sc->intr_tq);
	}

	return IRQ_HANDLED;
S
Sujith 已提交
690 691

#undef SCHED_INTR
S
Sujith 已提交
692 693
}

694
static u32 ath_get_extchanmode(struct ath_softc *sc,
695
			       struct ieee80211_channel *chan,
S
Sujith 已提交
696
			       enum nl80211_channel_type channel_type)
697 698 699 700 701
{
	u32 chanmode = 0;

	switch (chan->band) {
	case IEEE80211_BAND_2GHZ:
S
Sujith 已提交
702 703 704
		switch(channel_type) {
		case NL80211_CHAN_NO_HT:
		case NL80211_CHAN_HT20:
705
			chanmode = CHANNEL_G_HT20;
S
Sujith 已提交
706 707
			break;
		case NL80211_CHAN_HT40PLUS:
708
			chanmode = CHANNEL_G_HT40PLUS;
S
Sujith 已提交
709 710
			break;
		case NL80211_CHAN_HT40MINUS:
711
			chanmode = CHANNEL_G_HT40MINUS;
S
Sujith 已提交
712 713
			break;
		}
714 715
		break;
	case IEEE80211_BAND_5GHZ:
S
Sujith 已提交
716 717 718
		switch(channel_type) {
		case NL80211_CHAN_NO_HT:
		case NL80211_CHAN_HT20:
719
			chanmode = CHANNEL_A_HT20;
S
Sujith 已提交
720 721
			break;
		case NL80211_CHAN_HT40PLUS:
722
			chanmode = CHANNEL_A_HT40PLUS;
S
Sujith 已提交
723 724
			break;
		case NL80211_CHAN_HT40MINUS:
725
			chanmode = CHANNEL_A_HT40MINUS;
S
Sujith 已提交
726 727
			break;
		}
728 729 730 731 732 733 734 735
		break;
	default:
		break;
	}

	return chanmode;
}

736
static int ath_setkey_tkip(struct ath_common *common, u16 keyix, const u8 *key,
737 738
			   struct ath9k_keyval *hk, const u8 *addr,
			   bool authenticator)
739
{
740
	struct ath_hw *ah = common->ah;
741 742
	const u8 *key_rxmic;
	const u8 *key_txmic;
743

744 745
	key_txmic = key + NL80211_TKIP_DATA_OFFSET_TX_MIC_KEY;
	key_rxmic = key + NL80211_TKIP_DATA_OFFSET_RX_MIC_KEY;
746 747

	if (addr == NULL) {
748 749 750 751 752
		/*
		 * Group key installation - only two key cache entries are used
		 * regardless of splitmic capability since group key is only
		 * used either for TX or RX.
		 */
753 754 755 756 757 758 759
		if (authenticator) {
			memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
			memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_mic));
		} else {
			memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
			memcpy(hk->kv_txmic, key_rxmic, sizeof(hk->kv_mic));
		}
760
		return ath9k_hw_set_keycache_entry(ah, keyix, hk, addr);
761
	}
762
	if (!common->splitmic) {
763
		/* TX and RX keys share the same key cache entry. */
764 765
		memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
		memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_txmic));
766
		return ath9k_hw_set_keycache_entry(ah, keyix, hk, addr);
767
	}
768 769 770 771

	/* Separate key cache entries for TX and RX */

	/* TX key goes at first index, RX key at +32. */
772
	memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
773
	if (!ath9k_hw_set_keycache_entry(ah, keyix, hk, NULL)) {
774
		/* TX MIC entry failed. No need to proceed further */
775
		ath_print(common, ATH_DBG_FATAL,
776
			  "Setting TX MIC Key Failed\n");
777 778 779 780 781
		return 0;
	}

	memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
	/* XXX delete tx key on failure? */
782
	return ath9k_hw_set_keycache_entry(ah, keyix + 32, hk, addr);
783 784
}

785
static int ath_reserve_key_cache_slot_tkip(struct ath_common *common)
786 787 788
{
	int i;

789 790 791
	for (i = IEEE80211_WEP_NKID; i < common->keymax / 2; i++) {
		if (test_bit(i, common->keymap) ||
		    test_bit(i + 64, common->keymap))
792
			continue; /* At least one part of TKIP key allocated */
793 794 795
		if (common->splitmic &&
		    (test_bit(i + 32, common->keymap) ||
		     test_bit(i + 64 + 32, common->keymap)))
796 797 798 799 800 801 802 803
			continue; /* At least one part of TKIP key allocated */

		/* Found a free slot for a TKIP key */
		return i;
	}
	return -1;
}

804
static int ath_reserve_key_cache_slot(struct ath_common *common)
805 806 807 808
{
	int i;

	/* First, try to find slots that would not be available for TKIP. */
809 810 811 812 813 814
	if (common->splitmic) {
		for (i = IEEE80211_WEP_NKID; i < common->keymax / 4; i++) {
			if (!test_bit(i, common->keymap) &&
			    (test_bit(i + 32, common->keymap) ||
			     test_bit(i + 64, common->keymap) ||
			     test_bit(i + 64 + 32, common->keymap)))
815
				return i;
816 817 818 819
			if (!test_bit(i + 32, common->keymap) &&
			    (test_bit(i, common->keymap) ||
			     test_bit(i + 64, common->keymap) ||
			     test_bit(i + 64 + 32, common->keymap)))
820
				return i + 32;
821 822 823 824
			if (!test_bit(i + 64, common->keymap) &&
			    (test_bit(i , common->keymap) ||
			     test_bit(i + 32, common->keymap) ||
			     test_bit(i + 64 + 32, common->keymap)))
825
				return i + 64;
826 827 828 829
			if (!test_bit(i + 64 + 32, common->keymap) &&
			    (test_bit(i, common->keymap) ||
			     test_bit(i + 32, common->keymap) ||
			     test_bit(i + 64, common->keymap)))
830
				return i + 64 + 32;
831 832
		}
	} else {
833 834 835
		for (i = IEEE80211_WEP_NKID; i < common->keymax / 2; i++) {
			if (!test_bit(i, common->keymap) &&
			    test_bit(i + 64, common->keymap))
836
				return i;
837 838
			if (test_bit(i, common->keymap) &&
			    !test_bit(i + 64, common->keymap))
839 840 841 842 843
				return i + 64;
		}
	}

	/* No partially used TKIP slots, pick any available slot */
844
	for (i = IEEE80211_WEP_NKID; i < common->keymax; i++) {
845 846 847 848 849
		/* Do not allow slots that could be needed for TKIP group keys
		 * to be used. This limitation could be removed if we know that
		 * TKIP will not be used. */
		if (i >= 64 && i < 64 + IEEE80211_WEP_NKID)
			continue;
850
		if (common->splitmic) {
851 852 853 854 855 856
			if (i >= 32 && i < 32 + IEEE80211_WEP_NKID)
				continue;
			if (i >= 64 + 32 && i < 64 + 32 + IEEE80211_WEP_NKID)
				continue;
		}

857
		if (!test_bit(i, common->keymap))
858 859 860 861 862
			return i; /* Found a free slot for a key */
	}

	/* No free slot found */
	return -1;
863 864
}

865
static int ath_key_config(struct ath_common *common,
866
			  struct ieee80211_vif *vif,
867
			  struct ieee80211_sta *sta,
868 869
			  struct ieee80211_key_conf *key)
{
870
	struct ath_hw *ah = common->ah;
871 872 873
	struct ath9k_keyval hk;
	const u8 *mac = NULL;
	int ret = 0;
874
	int idx;
875 876 877 878 879 880 881 882 883 884 885 886 887 888

	memset(&hk, 0, sizeof(hk));

	switch (key->alg) {
	case ALG_WEP:
		hk.kv_type = ATH9K_CIPHER_WEP;
		break;
	case ALG_TKIP:
		hk.kv_type = ATH9K_CIPHER_TKIP;
		break;
	case ALG_CCMP:
		hk.kv_type = ATH9K_CIPHER_AES_CCM;
		break;
	default:
J
Jouni Malinen 已提交
889
		return -EOPNOTSUPP;
890 891
	}

892
	hk.kv_len = key->keylen;
893 894
	memcpy(hk.kv_val, key->key, key->keylen);

895 896 897 898 899
	if (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
		/* For now, use the default keys for broadcast keys. This may
		 * need to change with virtual interfaces. */
		idx = key->keyidx;
	} else if (key->keyidx) {
900 901 902 903
		if (WARN_ON(!sta))
			return -EOPNOTSUPP;
		mac = sta->addr;

904 905 906 907 908 909
		if (vif->type != NL80211_IFTYPE_AP) {
			/* Only keyidx 0 should be used with unicast key, but
			 * allow this for client mode for now. */
			idx = key->keyidx;
		} else
			return -EIO;
910
	} else {
911 912 913 914
		if (WARN_ON(!sta))
			return -EOPNOTSUPP;
		mac = sta->addr;

915
		if (key->alg == ALG_TKIP)
916
			idx = ath_reserve_key_cache_slot_tkip(common);
917
		else
918
			idx = ath_reserve_key_cache_slot(common);
919
		if (idx < 0)
J
Jouni Malinen 已提交
920
			return -ENOSPC; /* no free key cache entries */
921 922 923
	}

	if (key->alg == ALG_TKIP)
924
		ret = ath_setkey_tkip(common, idx, key->key, &hk, mac,
925
				      vif->type == NL80211_IFTYPE_AP);
926
	else
927
		ret = ath9k_hw_set_keycache_entry(ah, idx, &hk, mac);
928 929 930 931

	if (!ret)
		return -EIO;

932
	set_bit(idx, common->keymap);
933
	if (key->alg == ALG_TKIP) {
934 935 936 937
		set_bit(idx + 64, common->keymap);
		if (common->splitmic) {
			set_bit(idx + 32, common->keymap);
			set_bit(idx + 64 + 32, common->keymap);
938 939 940 941
		}
	}

	return idx;
942 943
}

944
static void ath_key_delete(struct ath_common *common, struct ieee80211_key_conf *key)
945
{
946 947 948
	struct ath_hw *ah = common->ah;

	ath9k_hw_keyreset(ah, key->hw_key_idx);
949 950 951
	if (key->hw_key_idx < IEEE80211_WEP_NKID)
		return;

952
	clear_bit(key->hw_key_idx, common->keymap);
953 954
	if (key->alg != ALG_TKIP)
		return;
955

956 957 958 959
	clear_bit(key->hw_key_idx + 64, common->keymap);
	if (common->splitmic) {
		clear_bit(key->hw_key_idx + 32, common->keymap);
		clear_bit(key->hw_key_idx + 64 + 32, common->keymap);
960
	}
961 962
}

963 964
static void setup_ht_cap(struct ath_softc *sc,
			 struct ieee80211_sta_ht_cap *ht_info)
965
{
966
	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
967
	u8 tx_streams, rx_streams;
968

J
Johannes Berg 已提交
969 970 971 972 973
	ht_info->ht_supported = true;
	ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
		       IEEE80211_HT_CAP_SM_PS |
		       IEEE80211_HT_CAP_SGI_40 |
		       IEEE80211_HT_CAP_DSSSCCK40;
974

S
Sujith 已提交
975 976
	ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
	ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
977

J
Johannes Berg 已提交
978 979
	/* set up supported mcs set */
	memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
980 981 982 983
	tx_streams = !(common->tx_chainmask & (common->tx_chainmask - 1)) ?
		     1 : 2;
	rx_streams = !(common->rx_chainmask & (common->rx_chainmask - 1)) ?
		     1 : 2;
984 985

	if (tx_streams != rx_streams) {
986
		ath_print(common, ATH_DBG_CONFIG,
987 988
			  "TX streams %d, RX streams: %d\n",
			  tx_streams, rx_streams);
989 990 991 992
		ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
		ht_info->mcs.tx_params |= ((tx_streams - 1) <<
				IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
	}
993

994 995
	ht_info->mcs.rx_mask[0] = 0xff;
	if (rx_streams >= 2)
996 997
		ht_info->mcs.rx_mask[1] = 0xff;

998
	ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
999 1000
}

1001
static void ath9k_bss_assoc_info(struct ath_softc *sc,
S
Sujith 已提交
1002
				 struct ieee80211_vif *vif,
1003
				 struct ieee80211_bss_conf *bss_conf)
1004
{
1005
	struct ath_hw *ah = sc->sc_ah;
1006
	struct ath_common *common = ath9k_hw_common(ah);
1007

1008
	if (bss_conf->assoc) {
1009 1010 1011
		ath_print(common, ATH_DBG_CONFIG,
			  "Bss Info ASSOC %d, bssid: %pM\n",
			   bss_conf->aid, common->curbssid);
1012

1013
		/* New association, store aid */
1014
		common->curaid = bss_conf->aid;
1015
		ath9k_hw_write_associd(ah);
1016 1017 1018 1019 1020 1021 1022

		/*
		 * Request a re-configuration of Beacon related timers
		 * on the receipt of the first Beacon frame (i.e.,
		 * after time sync with the AP).
		 */
		sc->sc_flags |= SC_OP_BEACON_SYNC;
1023

1024
		/* Configure the beacon */
1025
		ath_beacon_config(sc, vif);
1026

1027
		/* Reset rssi stats */
1028
		sc->sc_ah->stats.avgbrssi = ATH_RSSI_DUMMY_MARKER;
1029

1030
		ath_start_ani(common);
1031
	} else {
1032
		ath_print(common, ATH_DBG_CONFIG, "Bss Info DISASSOC\n");
1033
		common->curaid = 0;
1034
		/* Stop ANI */
1035
		del_timer_sync(&common->ani.timer);
1036
	}
1037
}
1038

1039 1040 1041
/********************************/
/*	 LED functions		*/
/********************************/
1042

1043 1044 1045 1046 1047 1048 1049
static void ath_led_blink_work(struct work_struct *work)
{
	struct ath_softc *sc = container_of(work, struct ath_softc,
					    ath_led_blink_work.work);

	if (!(sc->sc_flags & SC_OP_LED_ASSOCIATED))
		return;
1050 1051 1052

	if ((sc->led_on_duration == ATH_LED_ON_DURATION_IDLE) ||
	    (sc->led_off_duration == ATH_LED_OFF_DURATION_IDLE))
1053
		ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 0);
1054
	else
1055
		ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin,
1056
				  (sc->sc_flags & SC_OP_LED_ON) ? 1 : 0);
1057

1058 1059 1060 1061 1062
	ieee80211_queue_delayed_work(sc->hw,
				     &sc->ath_led_blink_work,
				     (sc->sc_flags & SC_OP_LED_ON) ?
					msecs_to_jiffies(sc->led_off_duration) :
					msecs_to_jiffies(sc->led_on_duration));
1063

1064 1065 1066 1067 1068 1069
	sc->led_on_duration = sc->led_on_cnt ?
			max((ATH_LED_ON_DURATION_IDLE - sc->led_on_cnt), 25) :
			ATH_LED_ON_DURATION_IDLE;
	sc->led_off_duration = sc->led_off_cnt ?
			max((ATH_LED_OFF_DURATION_IDLE - sc->led_off_cnt), 10) :
			ATH_LED_OFF_DURATION_IDLE;
1070 1071 1072 1073 1074 1075 1076
	sc->led_on_cnt = sc->led_off_cnt = 0;
	if (sc->sc_flags & SC_OP_LED_ON)
		sc->sc_flags &= ~SC_OP_LED_ON;
	else
		sc->sc_flags |= SC_OP_LED_ON;
}

1077 1078 1079 1080 1081
static void ath_led_brightness(struct led_classdev *led_cdev,
			       enum led_brightness brightness)
{
	struct ath_led *led = container_of(led_cdev, struct ath_led, led_cdev);
	struct ath_softc *sc = led->sc;
1082

1083 1084 1085
	switch (brightness) {
	case LED_OFF:
		if (led->led_type == ATH_LED_ASSOC ||
1086
		    led->led_type == ATH_LED_RADIO) {
1087
			ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin,
1088
				(led->led_type == ATH_LED_RADIO));
1089
			sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
1090 1091 1092 1093 1094
			if (led->led_type == ATH_LED_RADIO)
				sc->sc_flags &= ~SC_OP_LED_ON;
		} else {
			sc->led_off_cnt++;
		}
1095 1096
		break;
	case LED_FULL:
1097
		if (led->led_type == ATH_LED_ASSOC) {
1098
			sc->sc_flags |= SC_OP_LED_ASSOCIATED;
1099 1100
			ieee80211_queue_delayed_work(sc->hw,
						     &sc->ath_led_blink_work, 0);
1101
		} else if (led->led_type == ATH_LED_RADIO) {
1102
			ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 0);
1103 1104 1105 1106
			sc->sc_flags |= SC_OP_LED_ON;
		} else {
			sc->led_on_cnt++;
		}
1107 1108 1109
		break;
	default:
		break;
1110
	}
1111
}
1112

1113 1114 1115 1116
static int ath_register_led(struct ath_softc *sc, struct ath_led *led,
			    char *trigger)
{
	int ret;
1117

1118 1119 1120 1121
	led->sc = sc;
	led->led_cdev.name = led->name;
	led->led_cdev.default_trigger = trigger;
	led->led_cdev.brightness_set = ath_led_brightness;
1122

1123 1124
	ret = led_classdev_register(wiphy_dev(sc->hw->wiphy), &led->led_cdev);
	if (ret)
1125 1126
		ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
			  "Failed to register led:%s", led->name);
1127 1128 1129 1130
	else
		led->registered = 1;
	return ret;
}
1131

1132 1133 1134 1135 1136
static void ath_unregister_led(struct ath_led *led)
{
	if (led->registered) {
		led_classdev_unregister(&led->led_cdev);
		led->registered = 0;
1137 1138 1139
	}
}

1140
static void ath_deinit_leds(struct ath_softc *sc)
1141
{
1142 1143 1144 1145 1146
	ath_unregister_led(&sc->assoc_led);
	sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
	ath_unregister_led(&sc->tx_led);
	ath_unregister_led(&sc->rx_led);
	ath_unregister_led(&sc->radio_led);
1147
	ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
1148
}
1149

1150 1151 1152 1153
static void ath_init_leds(struct ath_softc *sc)
{
	char *trigger;
	int ret;
1154

1155 1156 1157 1158 1159
	if (AR_SREV_9287(sc->sc_ah))
		sc->sc_ah->led_pin = ATH_LED_PIN_9287;
	else
		sc->sc_ah->led_pin = ATH_LED_PIN_DEF;

1160
	/* Configure gpio 1 for output */
1161
	ath9k_hw_cfg_output(sc->sc_ah, sc->sc_ah->led_pin,
1162 1163
			    AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
	/* LED off, active low */
1164
	ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
S
Sujith 已提交
1165

1166 1167
	INIT_DELAYED_WORK(&sc->ath_led_blink_work, ath_led_blink_work);

1168 1169
	trigger = ieee80211_get_radio_led_name(sc->hw);
	snprintf(sc->radio_led.name, sizeof(sc->radio_led.name),
D
Danny Kukawka 已提交
1170
		"ath9k-%s::radio", wiphy_name(sc->hw->wiphy));
1171 1172 1173 1174
	ret = ath_register_led(sc, &sc->radio_led, trigger);
	sc->radio_led.led_type = ATH_LED_RADIO;
	if (ret)
		goto fail;
S
Sujith 已提交
1175

1176 1177
	trigger = ieee80211_get_assoc_led_name(sc->hw);
	snprintf(sc->assoc_led.name, sizeof(sc->assoc_led.name),
D
Danny Kukawka 已提交
1178
		"ath9k-%s::assoc", wiphy_name(sc->hw->wiphy));
1179 1180 1181 1182
	ret = ath_register_led(sc, &sc->assoc_led, trigger);
	sc->assoc_led.led_type = ATH_LED_ASSOC;
	if (ret)
		goto fail;
1183

1184 1185
	trigger = ieee80211_get_tx_led_name(sc->hw);
	snprintf(sc->tx_led.name, sizeof(sc->tx_led.name),
D
Danny Kukawka 已提交
1186
		"ath9k-%s::tx", wiphy_name(sc->hw->wiphy));
1187 1188 1189 1190
	ret = ath_register_led(sc, &sc->tx_led, trigger);
	sc->tx_led.led_type = ATH_LED_TX;
	if (ret)
		goto fail;
1191

1192 1193
	trigger = ieee80211_get_rx_led_name(sc->hw);
	snprintf(sc->rx_led.name, sizeof(sc->rx_led.name),
D
Danny Kukawka 已提交
1194
		"ath9k-%s::rx", wiphy_name(sc->hw->wiphy));
1195 1196 1197 1198
	ret = ath_register_led(sc, &sc->rx_led, trigger);
	sc->rx_led.led_type = ATH_LED_RX;
	if (ret)
		goto fail;
1199

1200 1201 1202
	return;

fail:
1203
	cancel_delayed_work_sync(&sc->ath_led_blink_work);
1204
	ath_deinit_leds(sc);
1205 1206
}

1207
void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw)
1208
{
1209
	struct ath_hw *ah = sc->sc_ah;
1210
	struct ath_common *common = ath9k_hw_common(ah);
1211
	struct ieee80211_channel *channel = hw->conf.channel;
1212
	int r;
1213

1214
	ath9k_ps_wakeup(sc);
V
Vivek Natarajan 已提交
1215
	ath9k_hw_configpcipowersave(ah, 0, 0);
1216

1217 1218 1219
	if (!ah->curchan)
		ah->curchan = ath_get_curchannel(sc, sc->hw);

S
Sujith 已提交
1220
	spin_lock_bh(&sc->sc_resetlock);
1221
	r = ath9k_hw_reset(ah, ah->curchan, false);
1222
	if (r) {
1223 1224 1225 1226
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to reset channel %u (%uMhz) ",
			  "reset status %d\n",
			  channel->center_freq, r);
1227 1228 1229 1230 1231
	}
	spin_unlock_bh(&sc->sc_resetlock);

	ath_update_txpow(sc);
	if (ath_startrecv(sc) != 0) {
1232 1233
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to restart recv logic\n");
1234 1235 1236 1237
		return;
	}

	if (sc->sc_flags & SC_OP_BEACONS)
1238
		ath_beacon_config(sc, NULL);	/* restart beacons */
1239 1240

	/* Re-Enable  interrupts */
S
Sujith 已提交
1241
	ath9k_hw_set_interrupts(ah, sc->imask);
1242 1243

	/* Enable LED */
1244
	ath9k_hw_cfg_output(ah, ah->led_pin,
1245
			    AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1246
	ath9k_hw_set_gpio(ah, ah->led_pin, 0);
1247

1248
	ieee80211_wake_queues(hw);
1249
	ath9k_ps_restore(sc);
1250 1251
}

1252
void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw)
1253
{
1254
	struct ath_hw *ah = sc->sc_ah;
1255
	struct ieee80211_channel *channel = hw->conf.channel;
1256
	int r;
1257

1258
	ath9k_ps_wakeup(sc);
1259
	ieee80211_stop_queues(hw);
1260 1261

	/* Disable LED */
1262 1263
	ath9k_hw_set_gpio(ah, ah->led_pin, 1);
	ath9k_hw_cfg_gpio_input(ah, ah->led_pin);
1264 1265 1266 1267

	/* Disable interrupts */
	ath9k_hw_set_interrupts(ah, 0);

S
Sujith 已提交
1268
	ath_drain_all_txq(sc, false);	/* clear pending tx frames */
1269 1270 1271
	ath_stoprecv(sc);		/* turn off frame recv */
	ath_flushrecv(sc);		/* flush recv queue */

1272
	if (!ah->curchan)
1273
		ah->curchan = ath_get_curchannel(sc, hw);
1274

1275
	spin_lock_bh(&sc->sc_resetlock);
1276
	r = ath9k_hw_reset(ah, ah->curchan, false);
1277
	if (r) {
1278 1279 1280 1281
		ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
			  "Unable to reset channel %u (%uMhz) "
			  "reset status %d\n",
			  channel->center_freq, r);
1282 1283 1284 1285
	}
	spin_unlock_bh(&sc->sc_resetlock);

	ath9k_hw_phy_disable(ah);
V
Vivek Natarajan 已提交
1286
	ath9k_hw_configpcipowersave(ah, 1, 1);
1287
	ath9k_ps_restore(sc);
1288
	ath9k_setpower(sc, ATH9K_PM_FULL_SLEEP);
1289 1290
}

1291 1292 1293 1294
/*******************/
/*	Rfkill	   */
/*******************/

1295 1296
static bool ath_is_rfkill_set(struct ath_softc *sc)
{
1297
	struct ath_hw *ah = sc->sc_ah;
1298

1299 1300
	return ath9k_hw_gpio_get(ah, ah->rfkill_gpio) ==
				  ah->rfkill_polarity;
1301 1302
}

J
Johannes Berg 已提交
1303
static void ath9k_rfkill_poll_state(struct ieee80211_hw *hw)
1304
{
J
Johannes Berg 已提交
1305 1306
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
J
Johannes Berg 已提交
1307
	bool blocked = !!ath_is_rfkill_set(sc);
1308

J
Johannes Berg 已提交
1309
	wiphy_rfkill_set_hw_state(hw->wiphy, blocked);
1310 1311
}

J
Johannes Berg 已提交
1312
static void ath_start_rfkill_poll(struct ath_softc *sc)
1313
{
J
Johannes Berg 已提交
1314
	struct ath_hw *ah = sc->sc_ah;
S
Sujith 已提交
1315

J
Johannes Berg 已提交
1316 1317
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
		wiphy_rfkill_start_polling(sc->hw->wiphy);
S
Sujith 已提交
1318
}
1319

1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330
static void ath9k_uninit_hw(struct ath_softc *sc)
{
	struct ath_hw *ah = sc->sc_ah;

	BUG_ON(!ah);

	ath9k_exit_debug(ah);
	ath9k_hw_detach(ah);
	sc->sc_ah = NULL;
}

1331
static void ath_clean_core(struct ath_softc *sc)
1332
{
1333
	struct ieee80211_hw *hw = sc->hw;
1334
	struct ath_hw *ah = sc->sc_ah;
S
Sujith 已提交
1335
	int i = 0;
1336

1337 1338
	ath9k_ps_wakeup(sc);

1339
	dev_dbg(sc->dev, "Detach ATH hw\n");
1340

1341
	ath_deinit_leds(sc);
S
Sujith 已提交
1342
	wiphy_rfkill_stop_polling(sc->hw->wiphy);
1343

1344 1345 1346 1347 1348 1349 1350 1351
	for (i = 0; i < sc->num_sec_wiphy; i++) {
		struct ath_wiphy *aphy = sc->sec_wiphy[i];
		if (aphy == NULL)
			continue;
		sc->sec_wiphy[i] = NULL;
		ieee80211_unregister_hw(aphy->hw);
		ieee80211_free_hw(aphy->hw);
	}
1352
	ieee80211_unregister_hw(hw);
1353 1354
	ath_rx_cleanup(sc);
	ath_tx_cleanup(sc);
1355

S
Sujith 已提交
1356 1357
	tasklet_kill(&sc->intr_tq);
	tasklet_kill(&sc->bcon_tasklet);
1358

S
Sujith 已提交
1359
	if (!(sc->sc_flags & SC_OP_INVALID))
1360
		ath9k_setpower(sc, ATH9K_PM_AWAKE);
1361

S
Sujith 已提交
1362 1363 1364
	/* cleanup tx queues */
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
		if (ATH_TXQ_SETUP(sc, i))
S
Sujith 已提交
1365
			ath_tx_cleanupq(sc, &sc->tx.txq[i]);
S
Sujith 已提交
1366

1367
	if ((sc->btcoex.no_stomp_timer) &&
1368
	    ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
1369
		ath_gen_timer_free(ah, sc->btcoex.no_stomp_timer);
1370
}
1371

1372 1373 1374
void ath_detach(struct ath_softc *sc)
{
	ath_clean_core(sc);
1375
	ath9k_uninit_hw(sc);
1376 1377
}

1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391
void ath_cleanup(struct ath_softc *sc)
{
	struct ath_hw *ah = sc->sc_ah;
	struct ath_common *common = ath9k_hw_common(ah);

	ath_clean_core(sc);
	free_irq(sc->irq, sc);
	ath_bus_cleanup(common);
	kfree(sc->sec_wiphy);
	ieee80211_free_hw(sc->hw);

	ath9k_uninit_hw(sc);
}

1392 1393 1394 1395 1396 1397
static int ath9k_reg_notifier(struct wiphy *wiphy,
			      struct regulatory_request *request)
{
	struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
1398
	struct ath_regulatory *reg = ath9k_hw_regulatory(sc->sc_ah);
1399 1400 1401 1402

	return ath_reg_notifier_apply(wiphy, request, reg);
}

1403 1404 1405 1406 1407 1408 1409 1410
/*
 * Detects if there is any priority bt traffic
 */
static void ath_detect_bt_priority(struct ath_softc *sc)
{
	struct ath_btcoex *btcoex = &sc->btcoex;
	struct ath_hw *ah = sc->sc_ah;

1411
	if (ath9k_hw_gpio_get(sc->sc_ah, ah->btcoex_hw.btpriority_gpio))
1412 1413 1414 1415 1416
		btcoex->bt_priority_cnt++;

	if (time_after(jiffies, btcoex->bt_priority_time +
			msecs_to_jiffies(ATH_BT_PRIORITY_TIME_THRESHOLD))) {
		if (btcoex->bt_priority_cnt >= ATH_BT_CNT_THRESHOLD) {
1417 1418
			ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_BTCOEX,
				  "BT priority traffic detected");
1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
			sc->sc_flags |= SC_OP_BT_PRIORITY_DETECTED;
		} else {
			sc->sc_flags &= ~SC_OP_BT_PRIORITY_DETECTED;
		}

		btcoex->bt_priority_cnt = 0;
		btcoex->bt_priority_time = jiffies;
	}
}

/*
 * Configures appropriate weight based on stomp type.
 */
1432 1433
static void ath9k_btcoex_bt_stomp(struct ath_softc *sc,
				  enum ath_stomp_type stomp_type)
1434
{
1435
	struct ath_hw *ah = sc->sc_ah;
1436 1437 1438

	switch (stomp_type) {
	case ATH_BTCOEX_STOMP_ALL:
1439 1440
		ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
					   AR_STOMP_ALL_WLAN_WGHT);
1441 1442
		break;
	case ATH_BTCOEX_STOMP_LOW:
1443 1444
		ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
					   AR_STOMP_LOW_WLAN_WGHT);
1445 1446
		break;
	case ATH_BTCOEX_STOMP_NONE:
1447 1448
		ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
					   AR_STOMP_NONE_WLAN_WGHT);
1449 1450
		break;
	default:
1451 1452
		ath_print(ath9k_hw_common(ah), ATH_DBG_BTCOEX,
			  "Invalid Stomptype\n");
1453 1454 1455
		break;
	}

1456
	ath9k_hw_btcoex_enable(ah);
1457 1458
}

1459 1460 1461 1462 1463
static void ath9k_gen_timer_start(struct ath_hw *ah,
				  struct ath_gen_timer *timer,
				  u32 timer_next,
				  u32 timer_period)
{
1464 1465 1466
	struct ath_common *common = ath9k_hw_common(ah);
	struct ath_softc *sc = (struct ath_softc *) common->priv;

1467 1468
	ath9k_hw_gen_timer_start(ah, timer, timer_next, timer_period);

1469
	if ((sc->imask & ATH9K_INT_GENTIMER) == 0) {
1470
		ath9k_hw_set_interrupts(ah, 0);
1471 1472
		sc->imask |= ATH9K_INT_GENTIMER;
		ath9k_hw_set_interrupts(ah, sc->imask);
1473 1474 1475 1476 1477
	}
}

static void ath9k_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
{
1478 1479
	struct ath_common *common = ath9k_hw_common(ah);
	struct ath_softc *sc = (struct ath_softc *) common->priv;
1480 1481 1482 1483 1484 1485 1486
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	ath9k_hw_gen_timer_stop(ah, timer);

	/* if no timer is enabled, turn off interrupt mask */
	if (timer_table->timer_mask.val == 0) {
		ath9k_hw_set_interrupts(ah, 0);
1487 1488
		sc->imask &= ~ATH9K_INT_GENTIMER;
		ath9k_hw_set_interrupts(ah, sc->imask);
1489 1490 1491
	}
}

1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506
/*
 * This is the master bt coex timer which runs for every
 * 45ms, bt traffic will be given priority during 55% of this
 * period while wlan gets remaining 45%
 */
static void ath_btcoex_period_timer(unsigned long data)
{
	struct ath_softc *sc = (struct ath_softc *) data;
	struct ath_hw *ah = sc->sc_ah;
	struct ath_btcoex *btcoex = &sc->btcoex;

	ath_detect_bt_priority(sc);

	spin_lock_bh(&btcoex->btcoex_lock);

1507
	ath9k_btcoex_bt_stomp(sc, btcoex->bt_stomp_type);
1508 1509 1510 1511 1512

	spin_unlock_bh(&btcoex->btcoex_lock);

	if (btcoex->btcoex_period != btcoex->btcoex_no_stomp) {
		if (btcoex->hw_timer_enabled)
1513
			ath9k_gen_timer_stop(ah, btcoex->no_stomp_timer);
1514

1515 1516 1517 1518 1519
		ath9k_gen_timer_start(ah,
				      btcoex->no_stomp_timer,
				      (ath9k_hw_gettsf32(ah) +
				       btcoex->btcoex_no_stomp),
				       btcoex->btcoex_no_stomp * 10);
1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536
		btcoex->hw_timer_enabled = true;
	}

	mod_timer(&btcoex->period_timer, jiffies +
				  msecs_to_jiffies(ATH_BTCOEX_DEF_BT_PERIOD));
}

/*
 * Generic tsf based hw timer which configures weight
 * registers to time slice between wlan and bt traffic
 */
static void ath_btcoex_no_stomp_timer(void *arg)
{
	struct ath_softc *sc = (struct ath_softc *)arg;
	struct ath_hw *ah = sc->sc_ah;
	struct ath_btcoex *btcoex = &sc->btcoex;

1537 1538
	ath_print(ath9k_hw_common(ah), ATH_DBG_BTCOEX,
		  "no stomp timer running \n");
1539 1540 1541

	spin_lock_bh(&btcoex->btcoex_lock);

1542
	if (btcoex->bt_stomp_type == ATH_BTCOEX_STOMP_LOW)
1543
		ath9k_btcoex_bt_stomp(sc, ATH_BTCOEX_STOMP_NONE);
1544
	 else if (btcoex->bt_stomp_type == ATH_BTCOEX_STOMP_ALL)
1545
		ath9k_btcoex_bt_stomp(sc, ATH_BTCOEX_STOMP_LOW);
1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573

	spin_unlock_bh(&btcoex->btcoex_lock);
}

static int ath_init_btcoex_timer(struct ath_softc *sc)
{
	struct ath_btcoex *btcoex = &sc->btcoex;

	btcoex->btcoex_period = ATH_BTCOEX_DEF_BT_PERIOD * 1000;
	btcoex->btcoex_no_stomp = (100 - ATH_BTCOEX_DEF_DUTY_CYCLE) *
		btcoex->btcoex_period / 100;

	setup_timer(&btcoex->period_timer, ath_btcoex_period_timer,
			(unsigned long) sc);

	spin_lock_init(&btcoex->btcoex_lock);

	btcoex->no_stomp_timer = ath_gen_timer_alloc(sc->sc_ah,
			ath_btcoex_no_stomp_timer,
			ath_btcoex_no_stomp_timer,
			(void *) sc, AR_FIRST_NDP_TIMER);

	if (!btcoex->no_stomp_timer)
		return -ENOMEM;

	return 0;
}

1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584
/*
 * Read and write, they both share the same lock. We do this to serialize
 * reads and writes on Atheros 802.11n PCI devices only. This is required
 * as the FIFO on these devices can only accept sanely 2 requests. After
 * that the device goes bananas. Serializing the reads/writes prevents this
 * from happening.
 */

static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
{
	struct ath_hw *ah = (struct ath_hw *) hw_priv;
1585 1586
	struct ath_common *common = ath9k_hw_common(ah);
	struct ath_softc *sc = (struct ath_softc *) common->priv;
1587 1588 1589

	if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
		unsigned long flags;
1590 1591 1592
		spin_lock_irqsave(&sc->sc_serial_rw, flags);
		iowrite32(val, sc->mem + reg_offset);
		spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
1593
	} else
1594
		iowrite32(val, sc->mem + reg_offset);
1595 1596 1597 1598 1599
}

static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
{
	struct ath_hw *ah = (struct ath_hw *) hw_priv;
1600 1601
	struct ath_common *common = ath9k_hw_common(ah);
	struct ath_softc *sc = (struct ath_softc *) common->priv;
1602 1603 1604 1605
	u32 val;

	if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
		unsigned long flags;
1606 1607 1608
		spin_lock_irqsave(&sc->sc_serial_rw, flags);
		val = ioread32(sc->mem + reg_offset);
		spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
1609
	} else
1610
		val = ioread32(sc->mem + reg_offset);
1611 1612 1613
	return val;
}

1614
static const struct ath_ops ath9k_common_ops = {
1615 1616 1617 1618
	.read = ath9k_ioread32,
	.write = ath9k_iowrite32,
};

1619 1620 1621 1622 1623 1624
/*
 * Initialize and fill ath_softc, ath_sofct is the
 * "Software Carrier" struct. Historically it has existed
 * to allow the separation between hardware specific
 * variables (now in ath_hw) and driver specific variables.
 */
1625 1626
static int ath_init_softc(u16 devid, struct ath_softc *sc, u16 subsysid,
			  const struct ath_bus_ops *bus_ops)
S
Sujith 已提交
1627
{
1628
	struct ath_hw *ah = NULL;
1629
	struct ath_common *common;
1630
	int r = 0, i;
S
Sujith 已提交
1631
	int csz = 0;
1632
	int qnum;
S
Sujith 已提交
1633 1634 1635

	/* XXX: hardware will not be ready until ath_open() being called */
	sc->sc_flags |= SC_OP_INVALID;
1636

1637
	spin_lock_init(&sc->wiphy_lock);
S
Sujith 已提交
1638
	spin_lock_init(&sc->sc_resetlock);
1639
	spin_lock_init(&sc->sc_serial_rw);
1640
	spin_lock_init(&sc->ani_lock);
1641
	spin_lock_init(&sc->sc_pm_lock);
1642
	mutex_init(&sc->mutex);
S
Sujith 已提交
1643
	tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
S
Sujith 已提交
1644
	tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
S
Sujith 已提交
1645 1646
		     (unsigned long)sc);

1647
	ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
1648 1649
	if (!ah)
		return -ENOMEM;
1650

1651
	ah->hw_version.devid = devid;
1652
	ah->hw_version.subsysid = subsysid;
1653
	sc->sc_ah = ah;
1654

1655
	common = ath9k_hw_common(ah);
1656
	common->ops = &ath9k_common_ops;
1657
	common->bus_ops = bus_ops;
1658
	common->ah = ah;
1659
	common->hw = sc->hw;
1660
	common->priv = sc;
1661
	common->debug_mask = ath9k_debug;
1662 1663 1664 1665 1666

	/*
	 * Cache line size is used to size and align various
	 * structures used to communicate with the hardware.
	 */
1667
	ath_read_cachesize(common, &csz);
1668 1669 1670
	/* XXX assert csz is non-zero */
	common->cachelsz = csz << 2;	/* convert to bytes */

1671
	r = ath9k_hw_init(ah);
1672
	if (r) {
1673 1674 1675
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to initialize hardware; "
			  "initialization status: %d\n", r);
1676 1677 1678 1679 1680 1681 1682
		goto bad_free_hw;
	}

	if (ath9k_init_debug(ah) < 0) {
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to create debugfs files\n");
		goto bad_free_hw;
S
Sujith 已提交
1683 1684 1685
	}

	/* Get the hardware key cache size. */
1686 1687
	common->keymax = ah->caps.keycache_size;
	if (common->keymax > ATH_KEYMAX) {
1688 1689
		ath_print(common, ATH_DBG_ANY,
			  "Warning, using only %u entries in %u key cache\n",
1690 1691
			  ATH_KEYMAX, common->keymax);
		common->keymax = ATH_KEYMAX;
S
Sujith 已提交
1692 1693 1694 1695 1696 1697
	}

	/*
	 * Reset the key cache since some parts do not
	 * reset the contents on initial power up.
	 */
1698
	for (i = 0; i < common->keymax; i++)
S
Sujith 已提交
1699 1700 1701
		ath9k_hw_keyreset(ah, (u16) i);

	/* default to MONITOR mode */
1702
	sc->sc_ah->opmode = NL80211_IFTYPE_MONITOR;
1703

S
Sujith 已提交
1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715
	/* Setup rate tables */

	ath_rate_attach(sc);
	ath_setup_rates(sc, IEEE80211_BAND_2GHZ);
	ath_setup_rates(sc, IEEE80211_BAND_5GHZ);

	/*
	 * Allocate hardware transmit queues: one queue for
	 * beacon frames and one data queue for each QoS
	 * priority.  Note that the hal handles reseting
	 * these queues at the needed time.
	 */
1716
	sc->beacon.beaconq = ath9k_hw_beaconq_setup(ah);
S
Sujith 已提交
1717
	if (sc->beacon.beaconq == -1) {
1718 1719
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to setup a beacon xmit queue\n");
1720
		r = -EIO;
S
Sujith 已提交
1721 1722
		goto bad2;
	}
S
Sujith 已提交
1723 1724
	sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
	if (sc->beacon.cabq == NULL) {
1725 1726
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to setup CAB xmit queue\n");
1727
		r = -EIO;
S
Sujith 已提交
1728 1729 1730
		goto bad2;
	}

S
Sujith 已提交
1731
	sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
S
Sujith 已提交
1732 1733
	ath_cabq_update(sc);

S
Sujith 已提交
1734 1735
	for (i = 0; i < ARRAY_SIZE(sc->tx.hwq_map); i++)
		sc->tx.hwq_map[i] = -1;
S
Sujith 已提交
1736 1737 1738 1739

	/* Setup data queues */
	/* NB: ensure BK queue is the lowest priority h/w queue */
	if (!ath_tx_setup(sc, ATH9K_WME_AC_BK)) {
1740 1741
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to setup xmit queue for BK traffic\n");
1742
		r = -EIO;
S
Sujith 已提交
1743 1744 1745 1746
		goto bad2;
	}

	if (!ath_tx_setup(sc, ATH9K_WME_AC_BE)) {
1747 1748
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to setup xmit queue for BE traffic\n");
1749
		r = -EIO;
S
Sujith 已提交
1750 1751 1752
		goto bad2;
	}
	if (!ath_tx_setup(sc, ATH9K_WME_AC_VI)) {
1753 1754
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to setup xmit queue for VI traffic\n");
1755
		r = -EIO;
S
Sujith 已提交
1756 1757 1758
		goto bad2;
	}
	if (!ath_tx_setup(sc, ATH9K_WME_AC_VO)) {
1759 1760
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to setup xmit queue for VO traffic\n");
1761
		r = -EIO;
S
Sujith 已提交
1762 1763 1764 1765 1766 1767
		goto bad2;
	}

	/* Initializes the noise floor to a reasonable default value.
	 * Later on this will be updated during ANI processing. */

1768 1769
	common->ani.noise_floor = ATH_DEFAULT_NOISE_FLOOR;
	setup_timer(&common->ani.timer, ath_ani_calibrate, (unsigned long)sc);
S
Sujith 已提交
1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794

	if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
				   ATH9K_CIPHER_TKIP, NULL)) {
		/*
		 * Whether we should enable h/w TKIP MIC.
		 * XXX: if we don't support WME TKIP MIC, then we wouldn't
		 * report WMM capable, so it's always safe to turn on
		 * TKIP MIC in this case.
		 */
		ath9k_hw_setcapability(sc->sc_ah, ATH9K_CAP_TKIP_MIC,
				       0, 1, NULL);
	}

	/*
	 * Check whether the separate key cache entries
	 * are required to handle both tx+rx MIC keys.
	 * With split mic keys the number of stations is limited
	 * to 27 otherwise 59.
	 */
	if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
				   ATH9K_CIPHER_TKIP, NULL)
	    && ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
				      ATH9K_CIPHER_MIC, NULL)
	    && ath9k_hw_getcapability(ah, ATH9K_CAP_TKIP_SPLIT,
				      0, NULL))
1795
		common->splitmic = 1;
S
Sujith 已提交
1796 1797 1798 1799 1800 1801

	/* turn on mcast key search if possible */
	if (!ath9k_hw_getcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 0, NULL))
		(void)ath9k_hw_setcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 1,
					     1, NULL);

S
Sujith 已提交
1802
	sc->config.txpowlimit = ATH_TXPOWER_MAX;
S
Sujith 已提交
1803 1804

	/* 11n Capabilities */
1805
	if (ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
S
Sujith 已提交
1806 1807 1808 1809
		sc->sc_flags |= SC_OP_TXAGGR;
		sc->sc_flags |= SC_OP_RXAGGR;
	}

1810 1811
	common->tx_chainmask = ah->caps.tx_chainmask;
	common->rx_chainmask = ah->caps.rx_chainmask;
S
Sujith 已提交
1812 1813

	ath9k_hw_setcapability(ah, ATH9K_CAP_DIVERSITY, 1, true, NULL);
S
Sujith 已提交
1814
	sc->rx.defant = ath9k_hw_getdefantenna(ah);
S
Sujith 已提交
1815

1816
	if (ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
1817
		memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
S
Sujith 已提交
1818

S
Sujith 已提交
1819
	sc->beacon.slottime = ATH9K_SLOT_TIME_9;	/* default to short slot time */
S
Sujith 已提交
1820 1821

	/* initialize beacon slots */
1822
	for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
1823
		sc->beacon.bslot[i] = NULL;
1824 1825
		sc->beacon.bslot_aphy[i] = NULL;
	}
S
Sujith 已提交
1826 1827 1828

	/* setup channels and rates */

1829
	sc->sbands[IEEE80211_BAND_2GHZ].channels = ath9k_2ghz_chantable;
S
Sujith 已提交
1830 1831 1832
	sc->sbands[IEEE80211_BAND_2GHZ].bitrates =
		sc->rates[IEEE80211_BAND_2GHZ];
	sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
1833 1834
	sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
		ARRAY_SIZE(ath9k_2ghz_chantable);
S
Sujith 已提交
1835

1836
	if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes)) {
1837
		sc->sbands[IEEE80211_BAND_5GHZ].channels = ath9k_5ghz_chantable;
S
Sujith 已提交
1838 1839 1840
		sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
			sc->rates[IEEE80211_BAND_5GHZ];
		sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
1841 1842
		sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
			ARRAY_SIZE(ath9k_5ghz_chantable);
S
Sujith 已提交
1843 1844
	}

1845
	switch (ah->btcoex_hw.scheme) {
1846 1847 1848 1849 1850 1851 1852 1853
	case ATH_BTCOEX_CFG_NONE:
		break;
	case ATH_BTCOEX_CFG_2WIRE:
		ath9k_hw_btcoex_init_2wire(ah);
		break;
	case ATH_BTCOEX_CFG_3WIRE:
		ath9k_hw_btcoex_init_3wire(ah);
		r = ath_init_btcoex_timer(sc);
1854 1855
		if (r)
			goto bad2;
1856
		qnum = ath_tx_get_qnum(sc, ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BE);
1857
		ath9k_hw_init_btcoex_hw(ah, qnum);
1858
		sc->btcoex.bt_stomp_type = ATH_BTCOEX_STOMP_LOW;
1859 1860 1861 1862
		break;
	default:
		WARN_ON(1);
		break;
1863
	}
1864

S
Sujith 已提交
1865 1866 1867 1868 1869
	return 0;
bad2:
	/* cleanup tx queues */
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
		if (ATH_TXQ_SETUP(sc, i))
S
Sujith 已提交
1870
			ath_tx_cleanupq(sc, &sc->tx.txq[i]);
1871 1872

bad_free_hw:
1873
	ath9k_uninit_hw(sc);
1874
	return r;
S
Sujith 已提交
1875 1876
}

1877
void ath_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
1878
{
S
Sujith 已提交
1879 1880 1881
	hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
		IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
		IEEE80211_HW_SIGNAL_DBM |
1882 1883
		IEEE80211_HW_AMPDU_AGGREGATION |
		IEEE80211_HW_SUPPORTS_PS |
1884 1885
		IEEE80211_HW_PS_NULLFUNC_STACK |
		IEEE80211_HW_SPECTRUM_MGMT;
1886

1887
	if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || modparam_nohwcrypt)
1888 1889
		hw->flags |= IEEE80211_HW_MFP_CAPABLE;

S
Sujith 已提交
1890 1891 1892
	hw->wiphy->interface_modes =
		BIT(NL80211_IFTYPE_AP) |
		BIT(NL80211_IFTYPE_STATION) |
1893 1894
		BIT(NL80211_IFTYPE_ADHOC) |
		BIT(NL80211_IFTYPE_MESH_POINT);
1895

1896
	hw->queues = 4;
S
Sujith 已提交
1897
	hw->max_rates = 4;
S
Sujith 已提交
1898
	hw->channel_change_time = 5000;
1899
	hw->max_listen_interval = 10;
1900 1901
	/* Hardware supports 10 but we use 4 */
	hw->max_rate_tries = 4;
S
Sujith 已提交
1902
	hw->sta_data_size = sizeof(struct ath_node);
S
Sujith 已提交
1903
	hw->vif_data_size = sizeof(struct ath_vif);
1904

1905
	hw->rate_control_algorithm = "ath9k_rate_control";
1906

1907 1908 1909 1910 1911 1912 1913
	hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
		&sc->sbands[IEEE80211_BAND_2GHZ];
	if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
		hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
			&sc->sbands[IEEE80211_BAND_5GHZ];
}

1914
/* Device driver core initialization */
1915 1916
int ath_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
		    const struct ath_bus_ops *bus_ops)
1917 1918
{
	struct ieee80211_hw *hw = sc->hw;
1919
	struct ath_common *common;
1920
	struct ath_hw *ah;
1921
	int error = 0, i;
1922
	struct ath_regulatory *reg;
1923

1924
	dev_dbg(sc->dev, "Attach ATH hw\n");
1925

1926
	error = ath_init_softc(devid, sc, subsysid, bus_ops);
1927 1928 1929
	if (error != 0)
		return error;

1930
	ah = sc->sc_ah;
1931
	common = ath9k_hw_common(ah);
1932

1933 1934
	/* get mac address from hardware and set in mac80211 */

1935
	SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
1936 1937 1938

	ath_set_hw_capab(sc, hw);

1939
	error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
1940 1941 1942 1943
			      ath9k_reg_notifier);
	if (error)
		return error;

1944
	reg = &common->regulatory;
1945

1946
	if (ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
1947
		setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
1948
		if (test_bit(ATH9K_MODE_11A, ah->caps.wireless_modes))
1949
			setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
S
Sujith 已提交
1950 1951
	}

1952 1953 1954
	/* initialize tx/rx engine */
	error = ath_tx_init(sc, ATH_TXBUF);
	if (error != 0)
1955
		goto error_attach;
1956

1957 1958
	error = ath_rx_init(sc, ATH_RXBUF);
	if (error != 0)
1959
		goto error_attach;
1960

1961
	INIT_WORK(&sc->chan_work, ath9k_wiphy_chan_work);
1962 1963
	INIT_DELAYED_WORK(&sc->wiphy_work, ath9k_wiphy_work);
	sc->wiphy_scheduler_int = msecs_to_jiffies(500);
1964

1965
	error = ieee80211_register_hw(hw);
1966

1967
	if (!ath_is_world_regd(reg)) {
1968
		error = regulatory_hint(hw->wiphy, reg->alpha2);
1969 1970 1971
		if (error)
			goto error_attach;
	}
1972

1973 1974
	/* Initialize LED control */
	ath_init_leds(sc);
1975

J
Johannes Berg 已提交
1976
	ath_start_rfkill_poll(sc);
1977

1978
	return 0;
1979 1980 1981 1982 1983 1984 1985

error_attach:
	/* cleanup tx queues */
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
		if (ATH_TXQ_SETUP(sc, i))
			ath_tx_cleanupq(sc, &sc->tx.txq[i]);

1986
	ath9k_uninit_hw(sc);
1987

1988
	return error;
1989 1990
}

S
Sujith 已提交
1991 1992
int ath_reset(struct ath_softc *sc, bool retry_tx)
{
1993
	struct ath_hw *ah = sc->sc_ah;
1994
	struct ath_common *common = ath9k_hw_common(ah);
1995
	struct ieee80211_hw *hw = sc->hw;
1996
	int r;
S
Sujith 已提交
1997 1998

	ath9k_hw_set_interrupts(ah, 0);
S
Sujith 已提交
1999
	ath_drain_all_txq(sc, retry_tx);
S
Sujith 已提交
2000 2001 2002 2003
	ath_stoprecv(sc);
	ath_flushrecv(sc);

	spin_lock_bh(&sc->sc_resetlock);
2004
	r = ath9k_hw_reset(ah, sc->sc_ah->curchan, false);
2005
	if (r)
2006 2007
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to reset hardware; reset status %d\n", r);
S
Sujith 已提交
2008 2009 2010
	spin_unlock_bh(&sc->sc_resetlock);

	if (ath_startrecv(sc) != 0)
2011 2012
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to start recv logic\n");
S
Sujith 已提交
2013 2014 2015 2016 2017 2018

	/*
	 * We may be doing a reset in response to a request
	 * that changes the channel so update any state that
	 * might change as a result.
	 */
2019
	ath_cache_conf_rate(sc, &hw->conf);
S
Sujith 已提交
2020 2021 2022 2023

	ath_update_txpow(sc);

	if (sc->sc_flags & SC_OP_BEACONS)
2024
		ath_beacon_config(sc, NULL);	/* restart beacons */
S
Sujith 已提交
2025

S
Sujith 已提交
2026
	ath9k_hw_set_interrupts(ah, sc->imask);
S
Sujith 已提交
2027 2028 2029 2030 2031

	if (retry_tx) {
		int i;
		for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
			if (ATH_TXQ_SETUP(sc, i)) {
S
Sujith 已提交
2032 2033 2034
				spin_lock_bh(&sc->tx.txq[i].axq_lock);
				ath_txq_schedule(sc, &sc->tx.txq[i]);
				spin_unlock_bh(&sc->tx.txq[i].axq_lock);
S
Sujith 已提交
2035 2036 2037 2038
			}
		}
	}

2039
	return r;
S
Sujith 已提交
2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054
}

/*
 *  This function will allocate both the DMA descriptor structure, and the
 *  buffers it contains.  These are used to contain the descriptors used
 *  by the system.
*/
int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
		      struct list_head *head, const char *name,
		      int nbuf, int ndesc)
{
#define	DS2PHYS(_dd, _ds)						\
	((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
2055
	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
S
Sujith 已提交
2056 2057 2058 2059
	struct ath_desc *ds;
	struct ath_buf *bf;
	int i, bsize, error;

2060 2061
	ath_print(common, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
		  name, nbuf, ndesc);
S
Sujith 已提交
2062

2063
	INIT_LIST_HEAD(head);
S
Sujith 已提交
2064 2065
	/* ath_desc must be a multiple of DWORDs */
	if ((sizeof(struct ath_desc) % 4) != 0) {
2066 2067
		ath_print(common, ATH_DBG_FATAL,
			  "ath_desc not DWORD aligned\n");
2068
		BUG_ON((sizeof(struct ath_desc) % 4) != 0);
S
Sujith 已提交
2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079
		error = -ENOMEM;
		goto fail;
	}

	dd->dd_desc_len = sizeof(struct ath_desc) * nbuf * ndesc;

	/*
	 * Need additional DMA memory because we can't use
	 * descriptors that cross the 4K page boundary. Assume
	 * one skipped descriptor per 4K page.
	 */
2080
	if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
S
Sujith 已提交
2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093
		u32 ndesc_skipped =
			ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
		u32 dma_len;

		while (ndesc_skipped) {
			dma_len = ndesc_skipped * sizeof(struct ath_desc);
			dd->dd_desc_len += dma_len;

			ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
		};
	}

	/* allocate descriptors */
2094
	dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
2095
					 &dd->dd_desc_paddr, GFP_KERNEL);
S
Sujith 已提交
2096 2097 2098 2099 2100
	if (dd->dd_desc == NULL) {
		error = -ENOMEM;
		goto fail;
	}
	ds = dd->dd_desc;
2101 2102 2103
	ath_print(common, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
		  name, ds, (u32) dd->dd_desc_len,
		  ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
S
Sujith 已提交
2104 2105 2106

	/* allocate buffers */
	bsize = sizeof(struct ath_buf) * nbuf;
2107
	bf = kzalloc(bsize, GFP_KERNEL);
S
Sujith 已提交
2108 2109 2110 2111 2112 2113 2114 2115 2116 2117
	if (bf == NULL) {
		error = -ENOMEM;
		goto fail2;
	}
	dd->dd_bufptr = bf;

	for (i = 0; i < nbuf; i++, bf++, ds += ndesc) {
		bf->bf_desc = ds;
		bf->bf_daddr = DS2PHYS(dd, ds);

2118
		if (!(sc->sc_ah->caps.hw_caps &
S
Sujith 已提交
2119 2120 2121 2122 2123 2124 2125
		      ATH9K_HW_CAP_4KB_SPLITTRANS)) {
			/*
			 * Skip descriptor addresses which can cause 4KB
			 * boundary crossing (addr + length) with a 32 dword
			 * descriptor fetch.
			 */
			while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
2126
				BUG_ON((caddr_t) bf->bf_desc >=
S
Sujith 已提交
2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138
				       ((caddr_t) dd->dd_desc +
					dd->dd_desc_len));

				ds += ndesc;
				bf->bf_desc = ds;
				bf->bf_daddr = DS2PHYS(dd, ds);
			}
		}
		list_add_tail(&bf->list, head);
	}
	return 0;
fail2:
2139 2140
	dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
			  dd->dd_desc_paddr);
S
Sujith 已提交
2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152
fail:
	memset(dd, 0, sizeof(*dd));
	return error;
#undef ATH_DESC_4KB_BOUND_CHECK
#undef ATH_DESC_4KB_BOUND_NUM_SKIPPED
#undef DS2PHYS
}

void ath_descdma_cleanup(struct ath_softc *sc,
			 struct ath_descdma *dd,
			 struct list_head *head)
{
2153 2154
	dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
			  dd->dd_desc_paddr);
S
Sujith 已提交
2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166

	INIT_LIST_HEAD(head);
	kfree(dd->dd_bufptr);
	memset(dd, 0, sizeof(*dd));
}

int ath_get_hal_qnum(u16 queue, struct ath_softc *sc)
{
	int qnum;

	switch (queue) {
	case 0:
S
Sujith 已提交
2167
		qnum = sc->tx.hwq_map[ATH9K_WME_AC_VO];
S
Sujith 已提交
2168 2169
		break;
	case 1:
S
Sujith 已提交
2170
		qnum = sc->tx.hwq_map[ATH9K_WME_AC_VI];
S
Sujith 已提交
2171 2172
		break;
	case 2:
S
Sujith 已提交
2173
		qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
S
Sujith 已提交
2174 2175
		break;
	case 3:
S
Sujith 已提交
2176
		qnum = sc->tx.hwq_map[ATH9K_WME_AC_BK];
S
Sujith 已提交
2177 2178
		break;
	default:
S
Sujith 已提交
2179
		qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
S
Sujith 已提交
2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210
		break;
	}

	return qnum;
}

int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc)
{
	int qnum;

	switch (queue) {
	case ATH9K_WME_AC_VO:
		qnum = 0;
		break;
	case ATH9K_WME_AC_VI:
		qnum = 1;
		break;
	case ATH9K_WME_AC_BE:
		qnum = 2;
		break;
	case ATH9K_WME_AC_BK:
		qnum = 3;
		break;
	default:
		qnum = -1;
		break;
	}

	return qnum;
}

2211 2212
/* XXX: Remove me once we don't depend on ath9k_channel for all
 * this redundant data */
2213 2214
void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
			   struct ath9k_channel *ichan)
2215 2216 2217 2218 2219 2220 2221 2222 2223
{
	struct ieee80211_channel *chan = hw->conf.channel;
	struct ieee80211_conf *conf = &hw->conf;

	ichan->channel = chan->center_freq;
	ichan->chan = chan;

	if (chan->band == IEEE80211_BAND_2GHZ) {
		ichan->chanmode = CHANNEL_G;
S
Sujith 已提交
2224
		ichan->channelFlags = CHANNEL_2GHZ | CHANNEL_OFDM | CHANNEL_G;
2225 2226 2227 2228 2229
	} else {
		ichan->chanmode = CHANNEL_A;
		ichan->channelFlags = CHANNEL_5GHZ | CHANNEL_OFDM;
	}

L
Luis R. Rodriguez 已提交
2230
	if (conf_is_ht(conf))
2231 2232 2233 2234
		ichan->chanmode = ath_get_extchanmode(sc, chan,
					    conf->channel_type);
}

S
Sujith 已提交
2235 2236 2237 2238
/**********************/
/* mac80211 callbacks */
/**********************/

2239 2240 2241 2242 2243 2244 2245 2246
/*
 * (Re)start btcoex timers
 */
static void ath9k_btcoex_timer_resume(struct ath_softc *sc)
{
	struct ath_btcoex *btcoex = &sc->btcoex;
	struct ath_hw *ah = sc->sc_ah;

2247 2248
	ath_print(ath9k_hw_common(ah), ATH_DBG_BTCOEX,
		  "Starting btcoex timers");
2249 2250 2251

	/* make sure duty cycle timer is also stopped when resuming */
	if (btcoex->hw_timer_enabled)
2252
		ath9k_gen_timer_stop(sc->sc_ah, btcoex->no_stomp_timer);
2253 2254 2255 2256 2257 2258 2259 2260

	btcoex->bt_priority_cnt = 0;
	btcoex->bt_priority_time = jiffies;
	sc->sc_flags &= ~SC_OP_BT_PRIORITY_DETECTED;

	mod_timer(&btcoex->period_timer, jiffies);
}

2261
static int ath9k_start(struct ieee80211_hw *hw)
2262
{
2263 2264
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2265
	struct ath_hw *ah = sc->sc_ah;
2266
	struct ath_common *common = ath9k_hw_common(ah);
2267
	struct ieee80211_channel *curchan = hw->conf.channel;
S
Sujith 已提交
2268
	struct ath9k_channel *init_channel;
2269
	int r;
2270

2271 2272 2273
	ath_print(common, ATH_DBG_CONFIG,
		  "Starting driver with initial channel: %d MHz\n",
		  curchan->center_freq);
2274

2275 2276
	mutex_lock(&sc->mutex);

2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297
	if (ath9k_wiphy_started(sc)) {
		if (sc->chan_idx == curchan->hw_value) {
			/*
			 * Already on the operational channel, the new wiphy
			 * can be marked active.
			 */
			aphy->state = ATH_WIPHY_ACTIVE;
			ieee80211_wake_queues(hw);
		} else {
			/*
			 * Another wiphy is on another channel, start the new
			 * wiphy in paused state.
			 */
			aphy->state = ATH_WIPHY_PAUSED;
			ieee80211_stop_queues(hw);
		}
		mutex_unlock(&sc->mutex);
		return 0;
	}
	aphy->state = ATH_WIPHY_ACTIVE;

2298
	/* setup initial channel */
2299

2300
	sc->chan_idx = curchan->hw_value;
2301

2302
	init_channel = ath_get_curchannel(sc, hw);
S
Sujith 已提交
2303 2304

	/* Reset SERDES registers */
2305
	ath9k_hw_configpcipowersave(ah, 0, 0);
S
Sujith 已提交
2306 2307 2308 2309 2310 2311 2312 2313 2314

	/*
	 * The basic interface to setting the hardware in a good
	 * state is ``reset''.  On return the hardware is known to
	 * be powered up and with interrupts disabled.  This must
	 * be followed by initialization of the appropriate bits
	 * and then setup of the interrupt mask.
	 */
	spin_lock_bh(&sc->sc_resetlock);
2315
	r = ath9k_hw_reset(ah, init_channel, false);
2316
	if (r) {
2317 2318 2319 2320
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to reset hardware; reset status %d "
			  "(freq %u MHz)\n", r,
			  curchan->center_freq);
S
Sujith 已提交
2321
		spin_unlock_bh(&sc->sc_resetlock);
2322
		goto mutex_unlock;
S
Sujith 已提交
2323 2324 2325 2326 2327 2328 2329 2330
	}
	spin_unlock_bh(&sc->sc_resetlock);

	/*
	 * This is needed only to setup initial state
	 * but it's best done after a reset.
	 */
	ath_update_txpow(sc);
2331

S
Sujith 已提交
2332 2333 2334 2335 2336 2337 2338 2339
	/*
	 * Setup the hardware after reset:
	 * The receive engine is set going.
	 * Frame transmit is handled entirely
	 * in the frame output path; there's nothing to do
	 * here except setup the interrupt mask.
	 */
	if (ath_startrecv(sc) != 0) {
2340 2341
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to start recv logic\n");
2342 2343
		r = -EIO;
		goto mutex_unlock;
2344
	}
2345

S
Sujith 已提交
2346
	/* Setup our intr mask. */
S
Sujith 已提交
2347
	sc->imask = ATH9K_INT_RX | ATH9K_INT_TX
S
Sujith 已提交
2348 2349 2350
		| ATH9K_INT_RXEOL | ATH9K_INT_RXORN
		| ATH9K_INT_FATAL | ATH9K_INT_GLOBAL;

2351
	if (ah->caps.hw_caps & ATH9K_HW_CAP_GTT)
S
Sujith 已提交
2352
		sc->imask |= ATH9K_INT_GTT;
S
Sujith 已提交
2353

2354
	if (ah->caps.hw_caps & ATH9K_HW_CAP_HT)
S
Sujith 已提交
2355
		sc->imask |= ATH9K_INT_CST;
S
Sujith 已提交
2356

2357
	ath_cache_conf_rate(sc, &hw->conf);
S
Sujith 已提交
2358 2359 2360 2361

	sc->sc_flags &= ~SC_OP_INVALID;

	/* Disable BMISS interrupt when we're not associated */
S
Sujith 已提交
2362
	sc->imask &= ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS);
2363
	ath9k_hw_set_interrupts(ah, sc->imask);
S
Sujith 已提交
2364

2365
	ieee80211_wake_queues(hw);
S
Sujith 已提交
2366

2367
	ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work, 0);
2368

2369 2370
	if ((ah->btcoex_hw.scheme != ATH_BTCOEX_CFG_NONE) &&
	    !ah->btcoex_hw.enabled) {
2371 2372
		ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
					   AR_STOMP_LOW_WLAN_WGHT);
2373
		ath9k_hw_btcoex_enable(ah);
2374

2375 2376
		if (common->bus_ops->bt_coex_prep)
			common->bus_ops->bt_coex_prep(common);
2377
		if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
2378
			ath9k_btcoex_timer_resume(sc);
2379 2380
	}

2381 2382 2383
mutex_unlock:
	mutex_unlock(&sc->mutex);

2384
	return r;
2385 2386
}

2387 2388
static int ath9k_tx(struct ieee80211_hw *hw,
		    struct sk_buff *skb)
2389
{
S
Sujith 已提交
2390
	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
2391 2392
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2393
	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
S
Sujith 已提交
2394
	struct ath_tx_control txctl;
2395
	int hdrlen, padsize;
S
Sujith 已提交
2396

2397
	if (aphy->state != ATH_WIPHY_ACTIVE && aphy->state != ATH_WIPHY_SCAN) {
2398 2399 2400
		ath_print(common, ATH_DBG_XMIT,
			  "ath9k: %s: TX in unexpected wiphy state "
			  "%d\n", wiphy_name(hw->wiphy), aphy->state);
2401 2402 2403
		goto exit;
	}

2404
	if (sc->ps_enabled) {
2405 2406 2407 2408 2409 2410 2411 2412
		struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
		/*
		 * mac80211 does not set PM field for normal data frames, so we
		 * need to update that based on the current PS mode.
		 */
		if (ieee80211_is_data(hdr->frame_control) &&
		    !ieee80211_is_nullfunc(hdr->frame_control) &&
		    !ieee80211_has_pm(hdr->frame_control)) {
2413 2414
			ath_print(common, ATH_DBG_PS, "Add PM=1 for a TX frame "
				  "while in PS mode\n");
2415 2416 2417 2418
			hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
		}
	}

2419 2420 2421 2422 2423 2424 2425 2426 2427 2428
	if (unlikely(sc->sc_ah->power_mode != ATH9K_PM_AWAKE)) {
		/*
		 * We are using PS-Poll and mac80211 can request TX while in
		 * power save mode. Need to wake up hardware for the TX to be
		 * completed and if needed, also for RX of buffered frames.
		 */
		struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
		ath9k_ps_wakeup(sc);
		ath9k_hw_setrxabort(sc->sc_ah, 0);
		if (ieee80211_is_pspoll(hdr->frame_control)) {
2429 2430
			ath_print(common, ATH_DBG_PS,
				  "Sending PS-Poll to pick a buffered frame\n");
2431 2432
			sc->sc_flags |= SC_OP_WAIT_FOR_PSPOLL_DATA;
		} else {
2433 2434
			ath_print(common, ATH_DBG_PS,
				  "Wake up to complete TX\n");
2435 2436 2437 2438 2439 2440 2441 2442 2443 2444
			sc->sc_flags |= SC_OP_WAIT_FOR_TX_ACK;
		}
		/*
		 * The actual restore operation will happen only after
		 * the sc_flags bit is cleared. We are just dropping
		 * the ps_usecount here.
		 */
		ath9k_ps_restore(sc);
	}

S
Sujith 已提交
2445
	memset(&txctl, 0, sizeof(struct ath_tx_control));
2446

2447 2448 2449 2450 2451 2452 2453 2454
	/*
	 * As a temporary workaround, assign seq# here; this will likely need
	 * to be cleaned up to work better with Beacon transmission and virtual
	 * BSSes.
	 */
	if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
		struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
		if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
S
Sujith 已提交
2455
			sc->tx.seq_no += 0x10;
2456
		hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
S
Sujith 已提交
2457
		hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
2458
	}
2459

2460 2461 2462 2463 2464 2465 2466 2467 2468 2469
	/* Add the padding after the header if this is not already done */
	hdrlen = ieee80211_get_hdrlen_from_skb(skb);
	if (hdrlen & 3) {
		padsize = hdrlen % 4;
		if (skb_headroom(skb) < padsize)
			return -1;
		skb_push(skb, padsize);
		memmove(skb->data, skb->data + padsize, hdrlen);
	}

S
Sujith 已提交
2470 2471 2472 2473 2474 2475
	/* Check if a tx queue is available */

	txctl.txq = ath_test_get_txq(sc, skb);
	if (!txctl.txq)
		goto exit;

2476
	ath_print(common, ATH_DBG_XMIT, "transmitting packet, skb: %p\n", skb);
2477

2478
	if (ath_tx_start(hw, skb, &txctl) != 0) {
2479
		ath_print(common, ATH_DBG_XMIT, "TX failed\n");
S
Sujith 已提交
2480
		goto exit;
2481 2482
	}

S
Sujith 已提交
2483 2484 2485
	return 0;
exit:
	dev_kfree_skb_any(skb);
2486
	return 0;
2487 2488
}

2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499
/*
 * Pause btcoex timer and bt duty cycle timer
 */
static void ath9k_btcoex_timer_pause(struct ath_softc *sc)
{
	struct ath_btcoex *btcoex = &sc->btcoex;
	struct ath_hw *ah = sc->sc_ah;

	del_timer_sync(&btcoex->period_timer);

	if (btcoex->hw_timer_enabled)
2500
		ath9k_gen_timer_stop(ah, btcoex->no_stomp_timer);
2501 2502 2503 2504

	btcoex->hw_timer_enabled = false;
}

2505
static void ath9k_stop(struct ieee80211_hw *hw)
2506
{
2507 2508
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2509
	struct ath_hw *ah = sc->sc_ah;
2510
	struct ath_common *common = ath9k_hw_common(ah);
2511

S
Sujith 已提交
2512 2513
	mutex_lock(&sc->mutex);

2514 2515
	aphy->state = ATH_WIPHY_INACTIVE;

2516 2517 2518 2519 2520 2521 2522 2523
	cancel_delayed_work_sync(&sc->ath_led_blink_work);
	cancel_delayed_work_sync(&sc->tx_complete_work);

	if (!sc->num_sec_wiphy) {
		cancel_delayed_work_sync(&sc->wiphy_work);
		cancel_work_sync(&sc->chan_work);
	}

S
Sujith 已提交
2524
	if (sc->sc_flags & SC_OP_INVALID) {
2525
		ath_print(common, ATH_DBG_ANY, "Device not present\n");
S
Sujith 已提交
2526
		mutex_unlock(&sc->mutex);
S
Sujith 已提交
2527 2528
		return;
	}
2529

2530 2531 2532 2533 2534
	if (ath9k_wiphy_started(sc)) {
		mutex_unlock(&sc->mutex);
		return; /* another wiphy still in use */
	}

2535
	if (ah->btcoex_hw.enabled) {
2536
		ath9k_hw_btcoex_disable(ah);
2537
		if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
2538
			ath9k_btcoex_timer_pause(sc);
2539 2540
	}

S
Sujith 已提交
2541 2542
	/* make sure h/w will not generate any interrupt
	 * before setting the invalid flag. */
2543
	ath9k_hw_set_interrupts(ah, 0);
S
Sujith 已提交
2544 2545

	if (!(sc->sc_flags & SC_OP_INVALID)) {
S
Sujith 已提交
2546
		ath_drain_all_txq(sc, false);
S
Sujith 已提交
2547
		ath_stoprecv(sc);
2548
		ath9k_hw_phy_disable(ah);
S
Sujith 已提交
2549
	} else
S
Sujith 已提交
2550
		sc->rx.rxlink = NULL;
S
Sujith 已提交
2551 2552

	/* disable HAL and put h/w to sleep */
2553 2554
	ath9k_hw_disable(ah);
	ath9k_hw_configpcipowersave(ah, 1, 1);
2555
	ath9k_setpower(sc, ATH9K_PM_FULL_SLEEP);
S
Sujith 已提交
2556 2557

	sc->sc_flags |= SC_OP_INVALID;
2558

2559 2560
	mutex_unlock(&sc->mutex);

2561
	ath_print(common, ATH_DBG_CONFIG, "Driver halt\n");
2562 2563
}

2564 2565
static int ath9k_add_interface(struct ieee80211_hw *hw,
			       struct ieee80211_if_init_conf *conf)
2566
{
2567 2568
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2569
	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
S
Sujith 已提交
2570
	struct ath_vif *avp = (void *)conf->vif->drv_priv;
2571
	enum nl80211_iftype ic_opmode = NL80211_IFTYPE_UNSPECIFIED;
2572
	int ret = 0;
2573

2574 2575
	mutex_lock(&sc->mutex);

2576 2577 2578 2579 2580 2581
	if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK) &&
	    sc->nvifs > 0) {
		ret = -ENOBUFS;
		goto out;
	}

2582
	switch (conf->type) {
2583
	case NL80211_IFTYPE_STATION:
2584
		ic_opmode = NL80211_IFTYPE_STATION;
2585
		break;
2586 2587
	case NL80211_IFTYPE_ADHOC:
	case NL80211_IFTYPE_AP:
2588
	case NL80211_IFTYPE_MESH_POINT:
2589 2590 2591 2592
		if (sc->nbcnvifs >= ATH_BCBUF) {
			ret = -ENOBUFS;
			goto out;
		}
2593
		ic_opmode = conf->type;
2594 2595
		break;
	default:
2596
		ath_print(common, ATH_DBG_FATAL,
S
Sujith 已提交
2597
			"Interface type %d not yet supported\n", conf->type);
2598 2599
		ret = -EOPNOTSUPP;
		goto out;
2600 2601
	}

2602 2603
	ath_print(common, ATH_DBG_CONFIG,
		  "Attach a VIF of type: %d\n", ic_opmode);
2604

S
Sujith 已提交
2605
	/* Set the VIF opmode */
S
Sujith 已提交
2606 2607 2608
	avp->av_opmode = ic_opmode;
	avp->av_bslot = -1;

2609
	sc->nvifs++;
2610 2611 2612 2613

	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
		ath9k_set_bssid_mask(hw);

2614 2615 2616
	if (sc->nvifs > 1)
		goto out; /* skip global settings for secondary vif */

S
Sujith 已提交
2617
	if (ic_opmode == NL80211_IFTYPE_AP) {
S
Sujith 已提交
2618
		ath9k_hw_set_tsfadjust(sc->sc_ah, 1);
S
Sujith 已提交
2619 2620
		sc->sc_flags |= SC_OP_TSF_RESET;
	}
S
Sujith 已提交
2621 2622

	/* Set the device opmode */
2623
	sc->sc_ah->opmode = ic_opmode;
S
Sujith 已提交
2624

2625 2626 2627 2628
	/*
	 * Enable MIB interrupts when there are hardware phy counters.
	 * Note we only do this (at the moment) for station mode.
	 */
2629
	if ((conf->type == NL80211_IFTYPE_STATION) ||
2630 2631
	    (conf->type == NL80211_IFTYPE_ADHOC) ||
	    (conf->type == NL80211_IFTYPE_MESH_POINT)) {
S
Sujith 已提交
2632
		sc->imask |= ATH9K_INT_MIB;
2633 2634 2635
		sc->imask |= ATH9K_INT_TSFOOR;
	}

S
Sujith 已提交
2636
	ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
2637

2638 2639 2640
	if (conf->type == NL80211_IFTYPE_AP    ||
	    conf->type == NL80211_IFTYPE_ADHOC ||
	    conf->type == NL80211_IFTYPE_MONITOR)
2641
		ath_start_ani(common);
2642

2643
out:
2644
	mutex_unlock(&sc->mutex);
2645
	return ret;
2646 2647
}

2648 2649
static void ath9k_remove_interface(struct ieee80211_hw *hw,
				   struct ieee80211_if_init_conf *conf)
2650
{
2651 2652
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2653
	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
S
Sujith 已提交
2654
	struct ath_vif *avp = (void *)conf->vif->drv_priv;
2655
	int i;
2656

2657
	ath_print(common, ATH_DBG_CONFIG, "Detach Interface\n");
2658

2659 2660
	mutex_lock(&sc->mutex);

2661
	/* Stop ANI */
2662
	del_timer_sync(&common->ani.timer);
J
Jouni Malinen 已提交
2663

2664
	/* Reclaim beacon resources */
2665 2666 2667
	if ((sc->sc_ah->opmode == NL80211_IFTYPE_AP) ||
	    (sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC) ||
	    (sc->sc_ah->opmode == NL80211_IFTYPE_MESH_POINT)) {
S
Sujith 已提交
2668
		ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
2669
		ath_beacon_return(sc, avp);
J
Jouni Malinen 已提交
2670
	}
2671

2672
	sc->sc_flags &= ~SC_OP_BEACONS;
2673

2674 2675 2676 2677 2678
	for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
		if (sc->beacon.bslot[i] == conf->vif) {
			printk(KERN_DEBUG "%s: vif had allocated beacon "
			       "slot\n", __func__);
			sc->beacon.bslot[i] = NULL;
2679
			sc->beacon.bslot_aphy[i] = NULL;
2680 2681 2682
		}
	}

S
Sujith 已提交
2683
	sc->nvifs--;
2684 2685

	mutex_unlock(&sc->mutex);
2686 2687
}

2688
static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
2689
{
2690 2691
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2692
	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2693
	struct ieee80211_conf *conf = &hw->conf;
2694
	struct ath_hw *ah = sc->sc_ah;
2695
	bool disable_radio;
2696

2697
	mutex_lock(&sc->mutex);
2698

2699 2700 2701 2702 2703 2704
	/*
	 * Leave this as the first check because we need to turn on the
	 * radio if it was disabled before prior to processing the rest
	 * of the changes. Likewise we must only disable the radio towards
	 * the end.
	 */
2705
	if (changed & IEEE80211_CONF_CHANGE_IDLE) {
2706 2707 2708
		bool enable_radio;
		bool all_wiphys_idle;
		bool idle = !!(conf->flags & IEEE80211_CONF_IDLE);
2709 2710 2711

		spin_lock_bh(&sc->wiphy_lock);
		all_wiphys_idle =  ath9k_all_wiphys_idle(sc);
2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722
		ath9k_set_wiphy_idle(aphy, idle);

		if (!idle && all_wiphys_idle)
			enable_radio = true;

		/*
		 * After we unlock here its possible another wiphy
		 * can be re-renabled so to account for that we will
		 * only disable the radio toward the end of this routine
		 * if by then all wiphys are still idle.
		 */
2723 2724
		spin_unlock_bh(&sc->wiphy_lock);

2725
		if (enable_radio) {
2726
			ath_radio_enable(sc, hw);
2727 2728
			ath_print(common, ATH_DBG_CONFIG,
				  "not-idle: enabling radio\n");
2729 2730 2731
		}
	}

2732 2733
	if (changed & IEEE80211_CONF_CHANGE_PS) {
		if (conf->flags & IEEE80211_CONF_PS) {
2734 2735 2736 2737 2738 2739 2740 2741
			if (!(ah->caps.hw_caps &
			      ATH9K_HW_CAP_AUTOSLEEP)) {
				if ((sc->imask & ATH9K_INT_TIM_TIMER) == 0) {
					sc->imask |= ATH9K_INT_TIM_TIMER;
					ath9k_hw_set_interrupts(sc->sc_ah,
							sc->imask);
				}
				ath9k_hw_setrxabort(sc->sc_ah, 1);
2742
			}
2743
			sc->ps_enabled = true;
2744
		} else {
2745
			sc->ps_enabled = false;
2746
			ath9k_setpower(sc, ATH9K_PM_AWAKE);
2747 2748 2749
			if (!(ah->caps.hw_caps &
			      ATH9K_HW_CAP_AUTOSLEEP)) {
				ath9k_hw_setrxabort(sc->sc_ah, 0);
2750 2751 2752 2753
				sc->sc_flags &= ~(SC_OP_WAIT_FOR_BEACON |
						  SC_OP_WAIT_FOR_CAB |
						  SC_OP_WAIT_FOR_PSPOLL_DATA |
						  SC_OP_WAIT_FOR_TX_ACK);
2754 2755 2756 2757 2758
				if (sc->imask & ATH9K_INT_TIM_TIMER) {
					sc->imask &= ~ATH9K_INT_TIM_TIMER;
					ath9k_hw_set_interrupts(sc->sc_ah,
							sc->imask);
				}
2759 2760 2761 2762
			}
		}
	}

2763
	if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
2764
		struct ieee80211_channel *curchan = hw->conf.channel;
2765
		int pos = curchan->hw_value;
J
Johannes Berg 已提交
2766

2767 2768 2769
		aphy->chan_idx = pos;
		aphy->chan_is_ht = conf_is_ht(conf);

2770 2771 2772 2773 2774 2775 2776 2777 2778 2779
		if (aphy->state == ATH_WIPHY_SCAN ||
		    aphy->state == ATH_WIPHY_ACTIVE)
			ath9k_wiphy_pause_all_forced(sc, aphy);
		else {
			/*
			 * Do not change operational channel based on a paused
			 * wiphy changes.
			 */
			goto skip_chan_change;
		}
2780

2781 2782
		ath_print(common, ATH_DBG_CONFIG, "Set channel: %d MHz\n",
			  curchan->center_freq);
2783

2784
		/* XXX: remove me eventualy */
2785
		ath9k_update_ichannel(sc, hw, &sc->sc_ah->channels[pos]);
2786

2787
		ath_update_chainmask(sc, conf_is_ht(conf));
S
Sujith 已提交
2788

2789
		if (ath_set_channel(sc, hw, &sc->sc_ah->channels[pos]) < 0) {
2790 2791
			ath_print(common, ATH_DBG_FATAL,
				  "Unable to set channel\n");
2792
			mutex_unlock(&sc->mutex);
2793 2794
			return -EINVAL;
		}
S
Sujith 已提交
2795
	}
2796

2797
skip_chan_change:
2798
	if (changed & IEEE80211_CONF_CHANGE_POWER)
S
Sujith 已提交
2799
		sc->config.txpowlimit = 2 * conf->power_level;
2800

2801 2802 2803 2804
	spin_lock_bh(&sc->wiphy_lock);
	disable_radio = ath9k_all_wiphys_idle(sc);
	spin_unlock_bh(&sc->wiphy_lock);

2805
	if (disable_radio) {
2806
		ath_print(common, ATH_DBG_CONFIG, "idle: disabling radio\n");
2807
		ath_radio_disable(sc, hw);
2808 2809
	}

2810
	mutex_unlock(&sc->mutex);
2811

2812 2813 2814
	return 0;
}

2815 2816 2817 2818
#define SUPPORTED_FILTERS			\
	(FIF_PROMISC_IN_BSS |			\
	FIF_ALLMULTI |				\
	FIF_CONTROL |				\
2819
	FIF_PSPOLL |				\
2820 2821 2822
	FIF_OTHER_BSS |				\
	FIF_BCN_PRBRESP_PROMISC |		\
	FIF_FCSFAIL)
2823

2824 2825 2826 2827
/* FIXME: sc->sc_full_reset ? */
static void ath9k_configure_filter(struct ieee80211_hw *hw,
				   unsigned int changed_flags,
				   unsigned int *total_flags,
2828
				   u64 multicast)
2829
{
2830 2831
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2832
	u32 rfilt;
2833

2834 2835
	changed_flags &= SUPPORTED_FILTERS;
	*total_flags &= SUPPORTED_FILTERS;
2836

S
Sujith 已提交
2837
	sc->rx.rxfilter = *total_flags;
2838
	ath9k_ps_wakeup(sc);
2839 2840
	rfilt = ath_calcrxfilter(sc);
	ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
2841
	ath9k_ps_restore(sc);
2842

2843 2844
	ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_CONFIG,
		  "Set HW RX filter: 0x%x\n", rfilt);
2845
}
2846

2847 2848 2849
static void ath9k_sta_notify(struct ieee80211_hw *hw,
			     struct ieee80211_vif *vif,
			     enum sta_notify_cmd cmd,
2850
			     struct ieee80211_sta *sta)
2851
{
2852 2853
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2854

2855 2856
	switch (cmd) {
	case STA_NOTIFY_ADD:
S
Sujith 已提交
2857
		ath_node_attach(sc, sta);
2858 2859
		break;
	case STA_NOTIFY_REMOVE:
S
Sujith 已提交
2860
		ath_node_detach(sc, sta);
2861 2862 2863 2864
		break;
	default:
		break;
	}
2865 2866
}

2867
static int ath9k_conf_tx(struct ieee80211_hw *hw, u16 queue,
2868
			 const struct ieee80211_tx_queue_params *params)
2869
{
2870 2871
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2872
	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2873 2874
	struct ath9k_tx_queue_info qi;
	int ret = 0, qnum;
2875

2876 2877
	if (queue >= WME_NUM_AC)
		return 0;
2878

2879 2880
	mutex_lock(&sc->mutex);

2881 2882
	memset(&qi, 0, sizeof(struct ath9k_tx_queue_info));

2883 2884 2885 2886 2887
	qi.tqi_aifs = params->aifs;
	qi.tqi_cwmin = params->cw_min;
	qi.tqi_cwmax = params->cw_max;
	qi.tqi_burstTime = params->txop;
	qnum = ath_get_hal_qnum(queue, sc);
2888

2889 2890 2891 2892 2893
	ath_print(common, ATH_DBG_CONFIG,
		  "Configure tx [queue/halq] [%d/%d],  "
		  "aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
		  queue, qnum, params->aifs, params->cw_min,
		  params->cw_max, params->txop);
2894

2895 2896
	ret = ath_txq_update(sc, qnum, &qi);
	if (ret)
2897
		ath_print(common, ATH_DBG_FATAL, "TXQ Update failed\n");
2898

2899 2900
	mutex_unlock(&sc->mutex);

2901 2902
	return ret;
}
2903

2904 2905
static int ath9k_set_key(struct ieee80211_hw *hw,
			 enum set_key_cmd cmd,
2906 2907
			 struct ieee80211_vif *vif,
			 struct ieee80211_sta *sta,
2908 2909
			 struct ieee80211_key_conf *key)
{
2910 2911
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2912
	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2913
	int ret = 0;
2914

2915 2916 2917
	if (modparam_nohwcrypt)
		return -ENOSPC;

2918
	mutex_lock(&sc->mutex);
2919
	ath9k_ps_wakeup(sc);
2920
	ath_print(common, ATH_DBG_CONFIG, "Set HW Key\n");
2921

2922 2923
	switch (cmd) {
	case SET_KEY:
2924
		ret = ath_key_config(common, vif, sta, key);
2925 2926
		if (ret >= 0) {
			key->hw_key_idx = ret;
2927 2928 2929 2930
			/* push IV and Michael MIC generation to stack */
			key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
			if (key->alg == ALG_TKIP)
				key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
2931 2932
			if (sc->sc_ah->sw_mgmt_crypto && key->alg == ALG_CCMP)
				key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
2933
			ret = 0;
2934 2935 2936
		}
		break;
	case DISABLE_KEY:
2937
		ath_key_delete(common, key);
2938 2939 2940 2941
		break;
	default:
		ret = -EINVAL;
	}
2942

2943
	ath9k_ps_restore(sc);
2944 2945
	mutex_unlock(&sc->mutex);

2946 2947
	return ret;
}
2948

2949 2950 2951 2952 2953
static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
				   struct ieee80211_vif *vif,
				   struct ieee80211_bss_conf *bss_conf,
				   u32 changed)
{
2954 2955
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2956
	struct ath_hw *ah = sc->sc_ah;
2957
	struct ath_common *common = ath9k_hw_common(ah);
2958 2959 2960
	struct ath_vif *avp = (void *)vif->drv_priv;
	u32 rfilt = 0;
	int error, i;
2961

2962 2963
	mutex_lock(&sc->mutex);

2964 2965 2966 2967 2968 2969 2970 2971 2972
	/*
	 * TODO: Need to decide which hw opmode to use for
	 *       multi-interface cases
	 * XXX: This belongs into add_interface!
	 */
	if (vif->type == NL80211_IFTYPE_AP &&
	    ah->opmode != NL80211_IFTYPE_AP) {
		ah->opmode = NL80211_IFTYPE_STATION;
		ath9k_hw_setopmode(ah);
2973 2974
		memcpy(common->curbssid, common->macaddr, ETH_ALEN);
		common->curaid = 0;
2975
		ath9k_hw_write_associd(ah);
2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986
		/* Request full reset to get hw opmode changed properly */
		sc->sc_flags |= SC_OP_FULL_RESET;
	}

	if ((changed & BSS_CHANGED_BSSID) &&
	    !is_zero_ether_addr(bss_conf->bssid)) {
		switch (vif->type) {
		case NL80211_IFTYPE_STATION:
		case NL80211_IFTYPE_ADHOC:
		case NL80211_IFTYPE_MESH_POINT:
			/* Set BSSID */
2987
			memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
2988
			memcpy(avp->bssid, bss_conf->bssid, ETH_ALEN);
2989
			common->curaid = 0;
2990
			ath9k_hw_write_associd(ah);
2991 2992 2993 2994

			/* Set aggregation protection mode parameters */
			sc->config.ath_aggr_prot = 0;

2995 2996 2997
			ath_print(common, ATH_DBG_CONFIG,
				  "RX filter 0x%x bssid %pM aid 0x%x\n",
				  rfilt, common->curbssid, common->curaid);
2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035

			/* need to reconfigure the beacon */
			sc->sc_flags &= ~SC_OP_BEACONS ;

			break;
		default:
			break;
		}
	}

	if ((vif->type == NL80211_IFTYPE_ADHOC) ||
	    (vif->type == NL80211_IFTYPE_AP) ||
	    (vif->type == NL80211_IFTYPE_MESH_POINT)) {
		if ((changed & BSS_CHANGED_BEACON) ||
		    (changed & BSS_CHANGED_BEACON_ENABLED &&
		     bss_conf->enable_beacon)) {
			/*
			 * Allocate and setup the beacon frame.
			 *
			 * Stop any previous beacon DMA.  This may be
			 * necessary, for example, when an ibss merge
			 * causes reconfiguration; we may be called
			 * with beacon transmission active.
			 */
			ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);

			error = ath_beacon_alloc(aphy, vif);
			if (!error)
				ath_beacon_config(sc, vif);
		}
	}

	/* Check for WLAN_CAPABILITY_PRIVACY ? */
	if ((avp->av_opmode != NL80211_IFTYPE_STATION)) {
		for (i = 0; i < IEEE80211_WEP_NKID; i++)
			if (ath9k_hw_keyisvalid(sc->sc_ah, (u16)i))
				ath9k_hw_keysetmac(sc->sc_ah,
						   (u16)i,
3036
						   common->curbssid);
3037 3038 3039 3040 3041 3042
	}

	/* Only legacy IBSS for now */
	if (vif->type == NL80211_IFTYPE_ADHOC)
		ath_update_chainmask(sc, 0);

3043
	if (changed & BSS_CHANGED_ERP_PREAMBLE) {
3044 3045
		ath_print(common, ATH_DBG_CONFIG, "BSS Changed PREAMBLE %d\n",
			  bss_conf->use_short_preamble);
3046 3047 3048 3049 3050
		if (bss_conf->use_short_preamble)
			sc->sc_flags |= SC_OP_PREAMBLE_SHORT;
		else
			sc->sc_flags &= ~SC_OP_PREAMBLE_SHORT;
	}
3051

3052
	if (changed & BSS_CHANGED_ERP_CTS_PROT) {
3053 3054
		ath_print(common, ATH_DBG_CONFIG, "BSS Changed CTS PROT %d\n",
			  bss_conf->use_cts_prot);
3055 3056 3057 3058 3059 3060
		if (bss_conf->use_cts_prot &&
		    hw->conf.channel->band != IEEE80211_BAND_5GHZ)
			sc->sc_flags |= SC_OP_PROTECT_ENABLE;
		else
			sc->sc_flags &= ~SC_OP_PROTECT_ENABLE;
	}
3061

3062
	if (changed & BSS_CHANGED_ASSOC) {
3063
		ath_print(common, ATH_DBG_CONFIG, "BSS Changed ASSOC %d\n",
3064
			bss_conf->assoc);
S
Sujith 已提交
3065
		ath9k_bss_assoc_info(sc, vif, bss_conf);
3066
	}
3067

3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079
	/*
	 * The HW TSF has to be reset when the beacon interval changes.
	 * We set the flag here, and ath_beacon_config_ap() would take this
	 * into account when it gets called through the subsequent
	 * config_interface() call - with IFCC_BEACON in the changed field.
	 */

	if (changed & BSS_CHANGED_BEACON_INT) {
		sc->sc_flags |= SC_OP_TSF_RESET;
		sc->beacon_interval = bss_conf->beacon_int;
	}

3080
	mutex_unlock(&sc->mutex);
3081
}
3082

3083 3084 3085
static u64 ath9k_get_tsf(struct ieee80211_hw *hw)
{
	u64 tsf;
3086 3087
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
3088

3089 3090 3091
	mutex_lock(&sc->mutex);
	tsf = ath9k_hw_gettsf64(sc->sc_ah);
	mutex_unlock(&sc->mutex);
3092

3093 3094
	return tsf;
}
3095

3096 3097
static void ath9k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
{
3098 3099
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
3100

3101 3102 3103
	mutex_lock(&sc->mutex);
	ath9k_hw_settsf64(sc->sc_ah, tsf);
	mutex_unlock(&sc->mutex);
3104 3105
}

3106 3107
static void ath9k_reset_tsf(struct ieee80211_hw *hw)
{
3108 3109
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
3110

3111
	mutex_lock(&sc->mutex);
3112 3113

	ath9k_ps_wakeup(sc);
3114
	ath9k_hw_reset_tsf(sc->sc_ah);
3115 3116
	ath9k_ps_restore(sc);

3117
	mutex_unlock(&sc->mutex);
3118
}
3119

3120
static int ath9k_ampdu_action(struct ieee80211_hw *hw,
3121 3122 3123
			      enum ieee80211_ampdu_mlme_action action,
			      struct ieee80211_sta *sta,
			      u16 tid, u16 *ssn)
3124
{
3125 3126
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
3127
	int ret = 0;
3128

3129 3130
	switch (action) {
	case IEEE80211_AMPDU_RX_START:
3131 3132
		if (!(sc->sc_flags & SC_OP_RXAGGR))
			ret = -ENOTSUPP;
3133 3134 3135 3136
		break;
	case IEEE80211_AMPDU_RX_STOP:
		break;
	case IEEE80211_AMPDU_TX_START:
S
Sujith 已提交
3137 3138
		ath_tx_aggr_start(sc, sta, tid, ssn);
		ieee80211_start_tx_ba_cb_irqsafe(hw, sta->addr, tid);
3139 3140
		break;
	case IEEE80211_AMPDU_TX_STOP:
S
Sujith 已提交
3141
		ath_tx_aggr_stop(sc, sta, tid);
3142
		ieee80211_stop_tx_ba_cb_irqsafe(hw, sta->addr, tid);
3143
		break;
3144
	case IEEE80211_AMPDU_TX_OPERATIONAL:
3145 3146
		ath_tx_aggr_resume(sc, sta, tid);
		break;
3147
	default:
3148 3149
		ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
			  "Unknown AMPDU action\n");
3150 3151 3152
	}

	return ret;
3153 3154
}

3155 3156
static void ath9k_sw_scan_start(struct ieee80211_hw *hw)
{
3157 3158
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
3159

3160
	mutex_lock(&sc->mutex);
3161 3162 3163 3164 3165 3166 3167
	if (ath9k_wiphy_scanning(sc)) {
		printk(KERN_DEBUG "ath9k: Two wiphys trying to scan at the "
		       "same time\n");
		/*
		 * Do not allow the concurrent scanning state for now. This
		 * could be improved with scanning control moved into ath9k.
		 */
3168
		mutex_unlock(&sc->mutex);
3169 3170 3171 3172 3173 3174
		return;
	}

	aphy->state = ATH_WIPHY_SCAN;
	ath9k_wiphy_pause_all_forced(sc, aphy);

3175
	spin_lock_bh(&sc->ani_lock);
3176
	sc->sc_flags |= SC_OP_SCANNING;
3177
	spin_unlock_bh(&sc->ani_lock);
3178
	mutex_unlock(&sc->mutex);
3179 3180 3181 3182
}

static void ath9k_sw_scan_complete(struct ieee80211_hw *hw)
{
3183 3184
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
3185

3186
	mutex_lock(&sc->mutex);
3187
	spin_lock_bh(&sc->ani_lock);
3188
	aphy->state = ATH_WIPHY_ACTIVE;
3189
	sc->sc_flags &= ~SC_OP_SCANNING;
S
Sujith 已提交
3190
	sc->sc_flags |= SC_OP_FULL_RESET;
3191
	spin_unlock_bh(&sc->ani_lock);
3192
	ath_beacon_config(sc, NULL);
3193
	mutex_unlock(&sc->mutex);
3194 3195
}

3196
struct ieee80211_ops ath9k_ops = {
3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208
	.tx 		    = ath9k_tx,
	.start 		    = ath9k_start,
	.stop 		    = ath9k_stop,
	.add_interface 	    = ath9k_add_interface,
	.remove_interface   = ath9k_remove_interface,
	.config 	    = ath9k_config,
	.configure_filter   = ath9k_configure_filter,
	.sta_notify         = ath9k_sta_notify,
	.conf_tx 	    = ath9k_conf_tx,
	.bss_info_changed   = ath9k_bss_info_changed,
	.set_key            = ath9k_set_key,
	.get_tsf 	    = ath9k_get_tsf,
3209
	.set_tsf 	    = ath9k_set_tsf,
3210
	.reset_tsf 	    = ath9k_reset_tsf,
3211
	.ampdu_action       = ath9k_ampdu_action,
3212 3213
	.sw_scan_start      = ath9k_sw_scan_start,
	.sw_scan_complete   = ath9k_sw_scan_complete,
J
Johannes Berg 已提交
3214
	.rfkill_poll        = ath9k_rfkill_poll_state,
3215 3216
};

3217
static int __init ath9k_init(void)
3218
{
3219 3220 3221 3222 3223 3224
	int error;

	/* Register rate control algorithm */
	error = ath_rate_control_register();
	if (error != 0) {
		printk(KERN_ERR
3225 3226
			"ath9k: Unable to register rate control "
			"algorithm: %d\n",
3227
			error);
3228
		goto err_out;
3229 3230
	}

3231 3232 3233 3234 3235 3236 3237 3238
	error = ath9k_debug_create_root();
	if (error) {
		printk(KERN_ERR
			"ath9k: Unable to create debugfs root: %d\n",
			error);
		goto err_rate_unregister;
	}

3239 3240
	error = ath_pci_init();
	if (error < 0) {
3241
		printk(KERN_ERR
3242
			"ath9k: No PCI devices found, driver not installed.\n");
3243
		error = -ENODEV;
3244
		goto err_remove_root;
3245 3246
	}

3247 3248 3249 3250 3251 3252
	error = ath_ahb_init();
	if (error < 0) {
		error = -ENODEV;
		goto err_pci_exit;
	}

3253
	return 0;
3254

3255 3256 3257
 err_pci_exit:
	ath_pci_exit();

3258 3259
 err_remove_root:
	ath9k_debug_remove_root();
3260 3261 3262 3263
 err_rate_unregister:
	ath_rate_control_unregister();
 err_out:
	return error;
3264
}
3265
module_init(ath9k_init);
3266

3267
static void __exit ath9k_exit(void)
3268
{
3269
	ath_ahb_exit();
3270
	ath_pci_exit();
3271
	ath9k_debug_remove_root();
3272
	ath_rate_control_unregister();
S
Sujith 已提交
3273
	printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
3274
}
3275
module_exit(ath9k_exit);