bnx2x.h 69.8 KB
Newer Older
E
Eliezer Tamir 已提交
1 2
/* bnx2x.h: Broadcom Everest network driver.
 *
3
 * Copyright (c) 2007-2013 Broadcom Corporation
E
Eliezer Tamir 已提交
4 5 6 7 8
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation.
 *
9 10
 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
 * Written by: Eliezer Tamir
E
Eliezer Tamir 已提交
11 12 13 14 15
 * Based on code from Michael Chan's bnx2 driver
 */

#ifndef BNX2X_H
#define BNX2X_H
16 17

#include <linux/pci.h>
V
Vladislav Zolotarov 已提交
18
#include <linux/netdevice.h>
19
#include <linux/dma-mapping.h>
V
Vladislav Zolotarov 已提交
20
#include <linux/types.h>
21
#include <linux/pci_regs.h>
E
Eliezer Tamir 已提交
22

23 24 25 26 27 28
/* compilation time flags */

/* define this to make the driver freeze on error to allow getting debug info
 * (you will need to reboot afterwards) */
/* #define BNX2X_STOP_ON_ERROR */

29 30
#define DRV_MODULE_VERSION      "1.78.02-0"
#define DRV_MODULE_RELDATE      "2013/01/14"
31 32
#define BNX2X_BC_VER            0x040200

S
Shmulik Ravid 已提交
33
#if defined(CONFIG_DCB)
34
#define BCM_DCBNL
S
Shmulik Ravid 已提交
35
#endif
36 37 38 39


#include "bnx2x_hsi.h"

40
#include "../cnic_if.h"
41

42 43

#define BNX2X_MIN_MSIX_VEC_CNT(bp)		((bp)->min_msix_vec_cnt)
E
Eilon Greenstein 已提交
44 45

#include <linux/mdio.h>
46

E
Eilon Greenstein 已提交
47 48
#include "bnx2x_reg.h"
#include "bnx2x_fw_defs.h"
49
#include "bnx2x_mfw_req.h"
E
Eilon Greenstein 已提交
50
#include "bnx2x_link.h"
51
#include "bnx2x_sp.h"
V
Vladislav Zolotarov 已提交
52
#include "bnx2x_dcb.h"
53
#include "bnx2x_stats.h"
54
#include "bnx2x_vfpf.h"
E
Eilon Greenstein 已提交
55

56 57 58 59 60 61
enum bnx2x_int_mode {
	BNX2X_INT_MODE_MSIX,
	BNX2X_INT_MODE_INTX,
	BNX2X_INT_MODE_MSI
};

E
Eliezer Tamir 已提交
62 63
/* error/debug prints */

64
#define DRV_MODULE_NAME		"bnx2x"
E
Eliezer Tamir 已提交
65 66

/* for messages that are currently off */
M
Merav Sicron 已提交
67 68 69 70 71 72 73 74 75 76 77
#define BNX2X_MSG_OFF			0x0
#define BNX2X_MSG_MCP			0x0010000 /* was: NETIF_MSG_HW */
#define BNX2X_MSG_STATS			0x0020000 /* was: NETIF_MSG_TIMER */
#define BNX2X_MSG_NVM			0x0040000 /* was: NETIF_MSG_HW */
#define BNX2X_MSG_DMAE			0x0080000 /* was: NETIF_MSG_HW */
#define BNX2X_MSG_SP			0x0100000 /* was: NETIF_MSG_INTR */
#define BNX2X_MSG_FP			0x0200000 /* was: NETIF_MSG_INTR */
#define BNX2X_MSG_IOV			0x0800000
#define BNX2X_MSG_IDLE			0x2000000 /* used for idle check*/
#define BNX2X_MSG_ETHTOOL		0x4000000
#define BNX2X_MSG_DCB			0x8000000
E
Eliezer Tamir 已提交
78 79

/* regular debug print */
80
#define DP(__mask, fmt, ...)					\
81
do {								\
M
Merav Sicron 已提交
82
	if (unlikely(bp->msg_enable & (__mask)))		\
83 84 85 86
		pr_notice("[%s:%d(%s)]" fmt,			\
			  __func__, __LINE__,			\
			  bp->dev ? (bp->dev->name) : "?",	\
			  ##__VA_ARGS__);			\
87
} while (0)
E
Eliezer Tamir 已提交
88

89
#define DP_CONT(__mask, fmt, ...)				\
90
do {								\
M
Merav Sicron 已提交
91
	if (unlikely(bp->msg_enable & (__mask)))		\
92
		pr_cont(fmt, ##__VA_ARGS__);			\
93 94
} while (0)

95
/* errors debug print */
96
#define BNX2X_DBG_ERR(fmt, ...)					\
97
do {								\
M
Merav Sicron 已提交
98
	if (unlikely(netif_msg_probe(bp)))			\
99
		pr_err("[%s:%d(%s)]" fmt,			\
100 101
		       __func__, __LINE__,			\
		       bp->dev ? (bp->dev->name) : "?",		\
102
		       ##__VA_ARGS__);				\
103
} while (0)
E
Eliezer Tamir 已提交
104

105
/* for errors (never masked) */
106
#define BNX2X_ERR(fmt, ...)					\
107
do {								\
108
	pr_err("[%s:%d(%s)]" fmt,				\
109 110
	       __func__, __LINE__,				\
	       bp->dev ? (bp->dev->name) : "?",			\
111 112
	       ##__VA_ARGS__);					\
} while (0)
V
Vladislav Zolotarov 已提交
113

114 115
#define BNX2X_ERROR(fmt, ...)					\
	pr_err("[%s:%d]" fmt, __func__, __LINE__, ##__VA_ARGS__)
V
Vladislav Zolotarov 已提交
116

E
Eliezer Tamir 已提交
117

E
Eliezer Tamir 已提交
118
/* before we have a dev->name use dev_info() */
119
#define BNX2X_DEV_INFO(fmt, ...)				 \
120
do {								 \
M
Merav Sicron 已提交
121
	if (unlikely(netif_msg_probe(bp)))			 \
122
		dev_info(&bp->pdev->dev, fmt, ##__VA_ARGS__);	 \
123
} while (0)
E
Eliezer Tamir 已提交
124

125 126
/* Error handling */
void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int);
E
Eliezer Tamir 已提交
127
#ifdef BNX2X_STOP_ON_ERROR
128 129 130 131
#define bnx2x_panic()				\
do {						\
	bp->panic = 1;				\
	BNX2X_ERR("driver assert\n");		\
Y
Yuval Mintz 已提交
132
	bnx2x_panic_dump(bp, true);		\
133
} while (0)
E
Eliezer Tamir 已提交
134
#else
135 136 137 138
#define bnx2x_panic()				\
do {						\
	bp->panic = 1;				\
	BNX2X_ERR("driver assert\n");		\
Y
Yuval Mintz 已提交
139
	bnx2x_panic_dump(bp, false);		\
140
} while (0)
E
Eliezer Tamir 已提交
141 142
#endif

143
#define bnx2x_mc_addr(ha)      ((ha)->addr)
144
#define bnx2x_uc_addr(ha)      ((ha)->addr)
E
Eliezer Tamir 已提交
145

Y
Yuval Mintz 已提交
146 147
#define U64_LO(x)			((u32)(((u64)(x)) & 0xffffffff))
#define U64_HI(x)			((u32)(((u64)(x)) >> 32))
148
#define HILO_U64(hi, lo)		((((u64)(hi)) << 32) + (lo))
E
Eliezer Tamir 已提交
149 150


151
#define REG_ADDR(bp, offset)		((bp->regview) + (offset))
E
Eliezer Tamir 已提交
152

153 154
#define REG_RD(bp, offset)		readl(REG_ADDR(bp, offset))
#define REG_RD8(bp, offset)		readb(REG_ADDR(bp, offset))
155
#define REG_RD16(bp, offset)		readw(REG_ADDR(bp, offset))
156 157

#define REG_WR(bp, offset, val)		writel((u32)val, REG_ADDR(bp, offset))
E
Eliezer Tamir 已提交
158
#define REG_WR8(bp, offset, val)	writeb((u8)val, REG_ADDR(bp, offset))
159
#define REG_WR16(bp, offset, val)	writew((u16)val, REG_ADDR(bp, offset))
E
Eliezer Tamir 已提交
160

161 162
#define REG_RD_IND(bp, offset)		bnx2x_reg_rd_ind(bp, offset)
#define REG_WR_IND(bp, offset, val)	bnx2x_reg_wr_ind(bp, offset, val)
E
Eliezer Tamir 已提交
163

Y
Yaniv Rosner 已提交
164 165 166
#define REG_RD_DMAE(bp, offset, valp, len32) \
	do { \
		bnx2x_read_dmae(bp, offset, len32);\
167
		memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
Y
Yaniv Rosner 已提交
168 169
	} while (0)

170
#define REG_WR_DMAE(bp, offset, valp, len32) \
E
Eliezer Tamir 已提交
171
	do { \
172
		memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
E
Eliezer Tamir 已提交
173 174 175 176
		bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
				 offset, len32); \
	} while (0)

177 178 179
#define REG_WR_DMAE_LEN(bp, offset, valp, len32) \
	REG_WR_DMAE(bp, offset, valp, len32)

V
Vladislav Zolotarov 已提交
180
#define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
181 182 183 184 185
	do { \
		memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
		bnx2x_write_big_buf_wb(bp, addr, len32); \
	} while (0)

186 187 188 189
#define SHMEM_ADDR(bp, field)		(bp->common.shmem_base + \
					 offsetof(struct shmem_region, field))
#define SHMEM_RD(bp, field)		REG_RD(bp, SHMEM_ADDR(bp, field))
#define SHMEM_WR(bp, field, val)	REG_WR(bp, SHMEM_ADDR(bp, field), val)
E
Eliezer Tamir 已提交
190

191 192 193 194
#define SHMEM2_ADDR(bp, field)		(bp->common.shmem2_base + \
					 offsetof(struct shmem2_region, field))
#define SHMEM2_RD(bp, field)		REG_RD(bp, SHMEM2_ADDR(bp, field))
#define SHMEM2_WR(bp, field, val)	REG_WR(bp, SHMEM2_ADDR(bp, field), val)
195 196
#define MF_CFG_ADDR(bp, field)		(bp->common.mf_cfg_base + \
					 offsetof(struct mf_cfg, field))
D
Dmitry Kravkov 已提交
197
#define MF2_CFG_ADDR(bp, field)		(bp->common.mf2_cfg_base + \
D
Dmitry Kravkov 已提交
198
					 offsetof(struct mf2_cfg, field))
199

200 201 202
#define MF_CFG_RD(bp, field)		REG_RD(bp, MF_CFG_ADDR(bp, field))
#define MF_CFG_WR(bp, field, val)	REG_WR(bp,\
					       MF_CFG_ADDR(bp, field), (val))
D
Dmitry Kravkov 已提交
203
#define MF2_CFG_RD(bp, field)		REG_RD(bp, MF2_CFG_ADDR(bp, field))
D
Dmitry Kravkov 已提交
204

D
Dmitry Kravkov 已提交
205 206 207
#define SHMEM2_HAS(bp, field)		((bp)->common.shmem2_base &&	\
					 (SHMEM2_RD((bp), size) >	\
					 offsetof(struct shmem2_region, field)))
208

209
#define EMAC_RD(bp, reg)		REG_RD(bp, emac_base + reg)
210
#define EMAC_WR(bp, reg, val)		REG_WR(bp, emac_base + reg, val)
E
Eliezer Tamir 已提交
211

212 213 214 215 216 217 218 219
/* SP SB indices */

/* General SP events - stats query, cfc delete, etc  */
#define HC_SP_INDEX_ETH_DEF_CONS		3

/* EQ completions */
#define HC_SP_INDEX_EQ_CONS			7

V
Vladislav Zolotarov 已提交
220 221 222
/* FCoE L2 connection completions */
#define HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS		6
#define HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS		4
223 224 225 226
/* iSCSI L2 */
#define HC_SP_INDEX_ETH_ISCSI_CQ_CONS		5
#define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS	1

V
Vladislav Zolotarov 已提交
227 228 229 230 231 232 233 234 235 236 237 238
/* Special clients parameters */

/* SB indices */
/* FCoE L2 */
#define BNX2X_FCOE_L2_RX_INDEX \
	(&bp->def_status_blk->sp_sb.\
	index_values[HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS])

#define BNX2X_FCOE_L2_TX_INDEX \
	(&bp->def_status_blk->sp_sb.\
	index_values[HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS])

239 240 241 242 243 244 245 246
/**
 *  CIDs and CLIDs:
 *  CLIDs below is a CLID for func 0, then the CLID for other
 *  functions will be calculated by the formula:
 *
 *  FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X
 *
 */
247 248 249 250 251 252
enum {
	BNX2X_ISCSI_ETH_CL_ID_IDX,
	BNX2X_FCOE_ETH_CL_ID_IDX,
	BNX2X_MAX_CNIC_ETH_CL_ID_IDX,
};

253 254
#define BNX2X_CNIC_START_ETH_CID(bp)	(BNX2X_NUM_NON_CNIC_QUEUES(bp) *\
					 (bp)->max_cos)
255
	/* iSCSI L2 */
256
#define	BNX2X_ISCSI_ETH_CID(bp)		(BNX2X_CNIC_START_ETH_CID(bp))
257
	/* FCoE L2 */
258
#define	BNX2X_FCOE_ETH_CID(bp)		(BNX2X_CNIC_START_ETH_CID(bp) + 1)
V
Vladislav Zolotarov 已提交
259

260 261 262 263
#define CNIC_SUPPORT(bp)		((bp)->cnic_support)
#define CNIC_ENABLED(bp)		((bp)->cnic_enabled)
#define CNIC_LOADED(bp)			((bp)->cnic_loaded)
#define FCOE_INIT(bp)			((bp)->fcoe_init)
264

265 266 267
#define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \
	AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR

268 269
#define SM_RX_ID			0
#define SM_TX_ID			1
E
Eliezer Tamir 已提交
270

271 272 273 274 275
/* defines for multiple tx priority indices */
#define FIRST_TX_ONLY_COS_INDEX		1
#define FIRST_TX_COS_INDEX		0

/* rules for calculating the cids of tx-only connections */
276 277 278
#define CID_TO_FP(cid, bp)		((cid) % BNX2X_NUM_NON_CNIC_QUEUES(bp))
#define CID_COS_TO_TX_ONLY_CID(cid, cos, bp) \
				(cid + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
279 280

/* fp index inside class of service range */
281 282 283 284 285 286 287 288
#define FP_COS_TO_TXQ(fp, cos, bp) \
			((fp)->index + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))

/* Indexes for transmission queues array:
 * txdata for RSS i CoS j is at location i + (j * num of RSS)
 * txdata for FCoE (if exist) is at location max cos * num of RSS
 * txdata for FWD (if exist) is one location after FCoE
 * txdata for OOO (if exist) is one location after FWD
289
 */
290 291 292 293 294 295 296
enum {
	FCOE_TXQ_IDX_OFFSET,
	FWD_TXQ_IDX_OFFSET,
	OOO_TXQ_IDX_OFFSET,
};
#define MAX_ETH_TXQ_IDX(bp)	(BNX2X_NUM_NON_CNIC_QUEUES(bp) * (bp)->max_cos)
#define FCOE_TXQ_IDX(bp)	(MAX_ETH_TXQ_IDX(bp) + FCOE_TXQ_IDX_OFFSET)
E
Eliezer Tamir 已提交
297

298
/* fast path */
299 300 301 302 303
/*
 * This driver uses new build_skb() API :
 * RX ring buffer contains pointer to kmalloc() data only,
 * skb are built only after Hardware filled the frame.
 */
E
Eliezer Tamir 已提交
304
struct sw_rx_bd {
305
	u8		*data;
306
	DEFINE_DMA_UNMAP_ADDR(mapping);
E
Eliezer Tamir 已提交
307 308 309
};

struct sw_tx_bd {
310 311
	struct sk_buff	*skb;
	u16		first_bd;
E
Eilon Greenstein 已提交
312 313 314
	u8		flags;
/* Set on the first BD descriptor when there is a split BD */
#define BNX2X_TSO_SPLIT_BD		(1<<0)
E
Eliezer Tamir 已提交
315 316
};

317 318
struct sw_rx_page {
	struct page	*page;
319
	DEFINE_DMA_UNMAP_ADDR(mapping);
320 321
};

E
Eilon Greenstein 已提交
322 323 324 325 326
union db_prod {
	struct doorbell_set_prod data;
	u32		raw;
};

327 328 329 330 331 332 333 334
/* dropless fc FW/HW related params */
#define BRB_SIZE(bp)		(CHIP_IS_E3(bp) ? 1024 : 512)
#define MAX_AGG_QS(bp)		(CHIP_IS_E1(bp) ? \
					ETH_MAX_AGGREGATION_QUEUES_E1 :\
					ETH_MAX_AGGREGATION_QUEUES_E1H_E2)
#define FW_DROP_LEVEL(bp)	(3 + MAX_SPQ_PENDING + MAX_AGG_QS(bp))
#define FW_PREFETCH_CNT		16
#define DROPLESS_FC_HEADROOM	100
335 336

/* MC hsi */
337 338 339
#define BCM_PAGE_SHIFT		12
#define BCM_PAGE_SIZE		(1 << BCM_PAGE_SHIFT)
#define BCM_PAGE_MASK		(~(BCM_PAGE_SIZE - 1))
340 341
#define BCM_PAGE_ALIGN(addr)	(((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)

342 343 344 345 346
#define PAGES_PER_SGE_SHIFT	0
#define PAGES_PER_SGE		(1 << PAGES_PER_SGE_SHIFT)
#define SGE_PAGE_SIZE		PAGE_SIZE
#define SGE_PAGE_SHIFT		PAGE_SHIFT
#define SGE_PAGE_ALIGN(addr)	PAGE_ALIGN((typeof(PAGE_SIZE))(addr))
347 348 349
#define SGE_PAGES		(SGE_PAGE_SIZE * PAGES_PER_SGE)
#define TPA_AGG_SIZE		min_t(u32, (min_t(u32, 8, MAX_SKB_FRAGS) * \
					    SGE_PAGES), 0xffff)
350 351

/* SGE ring related macros */
352
#define NUM_RX_SGE_PAGES	2
353
#define RX_SGE_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
354 355
#define NEXT_PAGE_SGE_DESC_CNT	2
#define MAX_RX_SGE_CNT		(RX_SGE_CNT - NEXT_PAGE_SGE_DESC_CNT)
E
Eilon Greenstein 已提交
356
/* RX_SGE_CNT is promised to be a power of 2 */
357 358 359
#define RX_SGE_MASK		(RX_SGE_CNT - 1)
#define NUM_RX_SGE		(RX_SGE_CNT * NUM_RX_SGE_PAGES)
#define MAX_RX_SGE		(NUM_RX_SGE - 1)
360
#define NEXT_SGE_IDX(x)		((((x) & RX_SGE_MASK) == \
361 362 363
				  (MAX_RX_SGE_CNT - 1)) ? \
					(x) + 1 + NEXT_PAGE_SGE_DESC_CNT : \
					(x) + 1)
364 365
#define RX_SGE(x)		((x) & MAX_RX_SGE)

366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382
/*
 * Number of required  SGEs is the sum of two:
 * 1. Number of possible opened aggregations (next packet for
 *    these aggregations will probably consume SGE immidiatelly)
 * 2. Rest of BRB blocks divided by 2 (block will consume new SGE only
 *    after placement on BD for new TPA aggregation)
 *
 * Takes into account NEXT_PAGE_SGE_DESC_CNT "next" elements on each page
 */
#define NUM_SGE_REQ		(MAX_AGG_QS(bp) + \
					(BRB_SIZE(bp) - MAX_AGG_QS(bp)) / 2)
#define NUM_SGE_PG_REQ		((NUM_SGE_REQ + MAX_RX_SGE_CNT - 1) / \
						MAX_RX_SGE_CNT)
#define SGE_TH_LO(bp)		(NUM_SGE_REQ + \
				 NUM_SGE_PG_REQ * NEXT_PAGE_SGE_DESC_CNT)
#define SGE_TH_HI(bp)		(SGE_TH_LO(bp) + DROPLESS_FC_HEADROOM)

383
/* Manipulate a bit vector defined as an array of u64 */
384 385

/* Number of bits in one sge_mask array element */
386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412
#define BIT_VEC64_ELEM_SZ		64
#define BIT_VEC64_ELEM_SHIFT		6
#define BIT_VEC64_ELEM_MASK		((u64)BIT_VEC64_ELEM_SZ - 1)


#define __BIT_VEC64_SET_BIT(el, bit) \
	do { \
		el = ((el) | ((u64)0x1 << (bit))); \
	} while (0)

#define __BIT_VEC64_CLEAR_BIT(el, bit) \
	do { \
		el = ((el) & (~((u64)0x1 << (bit)))); \
	} while (0)


#define BIT_VEC64_SET_BIT(vec64, idx) \
	__BIT_VEC64_SET_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
			   (idx) & BIT_VEC64_ELEM_MASK)

#define BIT_VEC64_CLEAR_BIT(vec64, idx) \
	__BIT_VEC64_CLEAR_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
			     (idx) & BIT_VEC64_ELEM_MASK)

#define BIT_VEC64_TEST_BIT(vec64, idx) \
	(((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT] >> \
	((idx) & BIT_VEC64_ELEM_MASK)) & 0x1)
413 414 415

/* Creates a bitmask of all ones in less significant bits.
   idx - index of the most significant bit in the created mask */
416 417 418 419 420 421 422
#define BIT_VEC64_ONES_MASK(idx) \
		(((u64)0x1 << (((idx) & BIT_VEC64_ELEM_MASK) + 1)) - 1)
#define BIT_VEC64_ELEM_ONE_MASK	((u64)(~0))

/*******************************************************/


423 424

/* Number of u64 elements in SGE mask array */
425
#define RX_SGE_MASK_LEN			(NUM_RX_SGE / BIT_VEC64_ELEM_SZ)
426 427 428
#define RX_SGE_MASK_LEN_MASK		(RX_SGE_MASK_LEN - 1)
#define NEXT_SGE_MASK_ELEM(el)		(((el) + 1) & RX_SGE_MASK_LEN_MASK)

429 430 431
union host_hc_status_block {
	/* pointer to fp status block e1x */
	struct host_hc_status_block_e1x *e1x_sb;
D
Dmitry Kravkov 已提交
432 433
	/* pointer to fp status block e2 */
	struct host_hc_status_block_e2  *e2_sb;
434
};
435

436 437
struct bnx2x_agg_info {
	/*
438 439
	 * First aggregation buffer is a data buffer, the following - are pages.
	 * We will preallocate the data buffer for each aggregation when
440 441 442 443 444 445 446 447 448 449 450 451 452
	 * we open the interface and will replace the BD at the consumer
	 * with this one when we receive the TPA_START CQE in order to
	 * keep the Rx BD ring consistent.
	 */
	struct sw_rx_bd		first_buf;
	u8			tpa_state;
#define BNX2X_TPA_START			1
#define BNX2X_TPA_STOP			2
#define BNX2X_TPA_ERROR			3
	u8			placement_offset;
	u16			parsing_flags;
	u16			vlan_tag;
	u16			len_on_bd;
453
	u32			rxhash;
E
Eric Dumazet 已提交
454
	bool			l4_rxhash;
D
Dmitry Kravkov 已提交
455 456
	u16			gro_size;
	u16			full_page;
457 458 459 460 461
};

#define Q_STATS_OFFSET32(stat_name) \
			(offsetof(struct bnx2x_eth_q_stats, stat_name) / 4)

462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
struct bnx2x_fp_txdata {

	struct sw_tx_bd		*tx_buf_ring;

	union eth_tx_bd_types	*tx_desc_ring;
	dma_addr_t		tx_desc_mapping;

	u32			cid;

	union db_prod		tx_db;

	u16			tx_pkt_prod;
	u16			tx_pkt_cons;
	u16			tx_bd_prod;
	u16			tx_bd_cons;

	unsigned long		tx_pkt;

	__le16			*tx_cons_sb;

	int			txq_index;
483 484
	struct bnx2x_fastpath	*parent_fp;
	int			tx_ring_size;
485 486
};

D
Dmitry Kravkov 已提交
487 488 489 490 491
enum bnx2x_tpa_mode_t {
	TPA_MODE_LRO,
	TPA_MODE_GRO
};

E
Eliezer Tamir 已提交
492
struct bnx2x_fastpath {
493
	struct bnx2x		*bp; /* parent */
E
Eliezer Tamir 已提交
494

495
	struct napi_struct	napi;
D
Dmitry Kravkov 已提交
496
	union host_hc_status_block	status_blk;
497 498 499 500 501 502
	/* chip independed shortcuts into sb structure */
	__le16			*sb_index_values;
	__le16			*sb_running_index;
	/* chip independed shortcut into rx_prods_offset memory */
	u32			ustorm_rx_prods_offset;

503
	u32			rx_buf_size;
E
Eric Dumazet 已提交
504
	u32			rx_frag_size; /* 0 if kmalloced(), or rx_buf_size + NET_SKB_PAD */
505
	dma_addr_t		status_blk_mapping;
E
Eliezer Tamir 已提交
506

D
Dmitry Kravkov 已提交
507 508
	enum bnx2x_tpa_mode_t	mode;

509
	u8			max_cos; /* actual number of active tx coses */
510
	struct bnx2x_fp_txdata	*txdata_ptr[BNX2X_MULTI_TX_COS];
E
Eliezer Tamir 已提交
511

512 513
	struct sw_rx_bd		*rx_buf_ring;	/* BDs mappings ring */
	struct sw_rx_page	*rx_page_ring;	/* SGE pages mappings ring */
E
Eliezer Tamir 已提交
514 515

	struct eth_rx_bd	*rx_desc_ring;
516
	dma_addr_t		rx_desc_mapping;
E
Eliezer Tamir 已提交
517 518

	union eth_rx_cqe	*rx_comp_ring;
519 520
	dma_addr_t		rx_comp_mapping;

521 522 523 524 525 526
	/* SGE ring */
	struct eth_rx_sge	*rx_sge_ring;
	dma_addr_t		rx_sge_mapping;

	u64			sge_mask[RX_SGE_MASK_LEN];

527
	u32			cid;
528

529 530
	__le16			fp_hc_idx;

D
Dmitry Kravkov 已提交
531
	u8			index;		/* number in fp array */
532
	u8			rx_queue;	/* index for skb_record */
D
Dmitry Kravkov 已提交
533
	u8			cl_id;		/* eth client id */
534 535 536
	u8			cl_qzone_id;
	u8			fw_sb_id;	/* status block number in FW */
	u8			igu_sb_id;	/* status block number in HW */
537 538 539 540 541

	u16			rx_bd_prod;
	u16			rx_bd_cons;
	u16			rx_comp_prod;
	u16			rx_comp_cons;
542 543 544
	u16			rx_sge_prod;
	/* The last maximal completed SGE */
	u16			last_max_sge;
545
	__le16			*rx_cons_sb;
546
	unsigned long		rx_pkt,
Y
Yitchak Gertner 已提交
547
				rx_calls;
548

549
	/* TPA related */
B
Barak Witkowski 已提交
550
	struct bnx2x_agg_info	*tpa_info;
551 552 553 554
	u8			disable_tpa;
#ifdef BNX2X_STOP_ON_ERROR
	u64			tpa_queue_used;
#endif
E
Eilon Greenstein 已提交
555 556 557 558 559 560
	/* The size is calculated using the following:
	     sizeof name field from netdev structure +
	     4 ('-Xx-' string) +
	     4 (for the digits and to make it DWORD aligned) */
#define FP_NAME_SIZE		(sizeof(((struct net_device *)0)->name) + 8)
	char			name[FP_NAME_SIZE];
E
Eliezer Tamir 已提交
561 562
};

B
Barak Witkowski 已提交
563 564 565 566
#define bnx2x_fp(bp, nr, var)	((bp)->fp[(nr)].var)
#define bnx2x_sp_obj(bp, fp)	((bp)->sp_objs[(fp)->index])
#define bnx2x_fp_stats(bp, fp)	(&((bp)->fp_stats[(fp)->index]))
#define bnx2x_fp_qstats(bp, fp)	(&((bp)->fp_stats[(fp)->index].eth_q_stats))
567 568 569 570

/* Use 2500 as a mini-jumbo MTU for FCoE */
#define BNX2X_FCOE_MINI_JUMBO_MTU	2500

571 572 573 574 575 576
#define	FCOE_IDX_OFFSET		0

#define FCOE_IDX(bp)		(BNX2X_NUM_NON_CNIC_QUEUES(bp) + \
				 FCOE_IDX_OFFSET)
#define bnx2x_fcoe_fp(bp)	(&bp->fp[FCOE_IDX(bp)])
#define bnx2x_fcoe(bp, var)	(bnx2x_fcoe_fp(bp)->var)
B
Barak Witkowski 已提交
577 578
#define bnx2x_fcoe_inner_sp_obj(bp)	(&bp->sp_objs[FCOE_IDX(bp)])
#define bnx2x_fcoe_sp_obj(bp, var)	(bnx2x_fcoe_inner_sp_obj(bp)->var)
579 580 581
#define bnx2x_fcoe_tx(bp, var)	(bnx2x_fcoe_fp(bp)-> \
						txdata_ptr[FIRST_TX_COS_INDEX] \
						->var)
582 583


584 585 586
#define IS_ETH_FP(fp)		((fp)->index < BNX2X_NUM_ETH_QUEUES((fp)->bp))
#define IS_FCOE_FP(fp)		((fp)->index == FCOE_IDX((fp)->bp))
#define IS_FCOE_IDX(idx)	((idx) == FCOE_IDX(bp))
587 588 589


/* MC hsi */
590 591
#define MAX_FETCH_BD		13	/* HW max BDs per packet */
#define RX_COPY_THRESH		92
592

593
#define NUM_TX_RINGS		16
E
Eilon Greenstein 已提交
594
#define TX_DESC_CNT		(BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
595 596
#define NEXT_PAGE_TX_DESC_CNT	1
#define MAX_TX_DESC_CNT		(TX_DESC_CNT - NEXT_PAGE_TX_DESC_CNT)
597 598 599
#define NUM_TX_BD		(TX_DESC_CNT * NUM_TX_RINGS)
#define MAX_TX_BD		(NUM_TX_BD - 1)
#define MAX_TX_AVAIL		(MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
600
#define NEXT_TX_IDX(x)		((((x) & MAX_TX_DESC_CNT) == \
601 602 603
				  (MAX_TX_DESC_CNT - 1)) ? \
					(x) + 1 + NEXT_PAGE_TX_DESC_CNT : \
					(x) + 1)
604 605
#define TX_BD(x)		((x) & MAX_TX_BD)
#define TX_BD_POFF(x)		((x) & MAX_TX_DESC_CNT)
606

607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622
/* number of NEXT_PAGE descriptors may be required during placement */
#define NEXT_CNT_PER_TX_PKT(bds)	\
				(((bds) + MAX_TX_DESC_CNT - 1) / \
				 MAX_TX_DESC_CNT * NEXT_PAGE_TX_DESC_CNT)
/* max BDs per tx packet w/o next_pages:
 * START_BD		- describes packed
 * START_BD(splitted)	- includes unpaged data segment for GSO
 * PARSING_BD		- for TSO and CSUM data
 * Frag BDs		- decribes pages for frags
 */
#define BDS_PER_TX_PKT		3
#define MAX_BDS_PER_TX_PKT	(MAX_SKB_FRAGS + BDS_PER_TX_PKT)
/* max BDs per tx packet including next pages */
#define MAX_DESC_PER_TX_PKT	(MAX_BDS_PER_TX_PKT + \
				 NEXT_CNT_PER_TX_PKT(MAX_BDS_PER_TX_PKT))

623
/* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
624
#define NUM_RX_RINGS		8
625
#define RX_DESC_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
626 627
#define NEXT_PAGE_RX_DESC_CNT	2
#define MAX_RX_DESC_CNT		(RX_DESC_CNT - NEXT_PAGE_RX_DESC_CNT)
628 629 630 631
#define RX_DESC_MASK		(RX_DESC_CNT - 1)
#define NUM_RX_BD		(RX_DESC_CNT * NUM_RX_RINGS)
#define MAX_RX_BD		(NUM_RX_BD - 1)
#define MAX_RX_AVAIL		(MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647

/* dropless fc calculations for BDs
 *
 * Number of BDs should as number of buffers in BRB:
 * Low threshold takes into account NEXT_PAGE_RX_DESC_CNT
 * "next" elements on each page
 */
#define NUM_BD_REQ		BRB_SIZE(bp)
#define NUM_BD_PG_REQ		((NUM_BD_REQ + MAX_RX_DESC_CNT - 1) / \
					      MAX_RX_DESC_CNT)
#define BD_TH_LO(bp)		(NUM_BD_REQ + \
				 NUM_BD_PG_REQ * NEXT_PAGE_RX_DESC_CNT + \
				 FW_DROP_LEVEL(bp))
#define BD_TH_HI(bp)		(BD_TH_LO(bp) + DROPLESS_FC_HEADROOM)

#define MIN_RX_AVAIL		((bp)->dropless_fc ? BD_TH_HI(bp) + 128 : 128)
648 649 650 651 652 653 654 655 656

#define MIN_RX_SIZE_TPA_HW	(CHIP_IS_E1(bp) ? \
					ETH_MIN_RX_CQES_WITH_TPA_E1 : \
					ETH_MIN_RX_CQES_WITH_TPA_E1H_E2)
#define MIN_RX_SIZE_NONTPA_HW   ETH_MIN_RX_CQES_WITHOUT_TPA
#define MIN_RX_SIZE_TPA		(max_t(u32, MIN_RX_SIZE_TPA_HW, MIN_RX_AVAIL))
#define MIN_RX_SIZE_NONTPA	(max_t(u32, MIN_RX_SIZE_NONTPA_HW,\
								MIN_RX_AVAIL))

657
#define NEXT_RX_IDX(x)		((((x) & RX_DESC_MASK) == \
658 659 660
				  (MAX_RX_DESC_CNT - 1)) ? \
					(x) + 1 + NEXT_PAGE_RX_DESC_CNT : \
					(x) + 1)
661
#define RX_BD(x)		((x) & MAX_RX_BD)
662

663 664 665 666 667 668
/*
 * As long as CQE is X times bigger than BD entry we have to allocate X times
 * more pages for CQ ring in order to keep it balanced with BD ring
 */
#define CQE_BD_REL	(sizeof(union eth_rx_cqe) / sizeof(struct eth_rx_bd))
#define NUM_RCQ_RINGS		(NUM_RX_RINGS * CQE_BD_REL)
669
#define RCQ_DESC_CNT		(BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
670 671
#define NEXT_PAGE_RCQ_DESC_CNT	1
#define MAX_RCQ_DESC_CNT	(RCQ_DESC_CNT - NEXT_PAGE_RCQ_DESC_CNT)
672 673 674
#define NUM_RCQ_BD		(RCQ_DESC_CNT * NUM_RCQ_RINGS)
#define MAX_RCQ_BD		(NUM_RCQ_BD - 1)
#define MAX_RCQ_AVAIL		(MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
675
#define NEXT_RCQ_IDX(x)		((((x) & MAX_RCQ_DESC_CNT) == \
676 677 678
				  (MAX_RCQ_DESC_CNT - 1)) ? \
					(x) + 1 + NEXT_PAGE_RCQ_DESC_CNT : \
					(x) + 1)
679
#define RCQ_BD(x)		((x) & MAX_RCQ_BD)
680

681 682 683 684 685 686 687 688 689 690 691 692 693 694
/* dropless fc calculations for RCQs
 *
 * Number of RCQs should be as number of buffers in BRB:
 * Low threshold takes into account NEXT_PAGE_RCQ_DESC_CNT
 * "next" elements on each page
 */
#define NUM_RCQ_REQ		BRB_SIZE(bp)
#define NUM_RCQ_PG_REQ		((NUM_BD_REQ + MAX_RCQ_DESC_CNT - 1) / \
					      MAX_RCQ_DESC_CNT)
#define RCQ_TH_LO(bp)		(NUM_RCQ_REQ + \
				 NUM_RCQ_PG_REQ * NEXT_PAGE_RCQ_DESC_CNT + \
				 FW_DROP_LEVEL(bp))
#define RCQ_TH_HI(bp)		(RCQ_TH_LO(bp) + DROPLESS_FC_HEADROOM)

695

E
Eilon Greenstein 已提交
696
/* This is needed for determining of last_max */
697 698
#define SUB_S16(a, b)		(s16)((s16)(a) - (s16)(b))
#define SUB_S32(a, b)		(s32)((s32)(a) - (s32)(b))
699 700


701 702
#define BNX2X_SWCID_SHIFT	17
#define BNX2X_SWCID_MASK	((0x1 << BNX2X_SWCID_SHIFT) - 1)
703 704

/* used on a CID received from the HW */
705
#define SW_CID(x)			(le32_to_cpu(x) & BNX2X_SWCID_MASK)
706 707 708
#define CQE_CMD(x)			(le32_to_cpu(x) >> \
					COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)

Y
Yitchak Gertner 已提交
709 710 711 712
#define BD_UNMAP_ADDR(bd)		HILO_U64(le32_to_cpu((bd)->addr_hi), \
						 le32_to_cpu((bd)->addr_lo))
#define BD_UNMAP_LEN(bd)		(le16_to_cpu((bd)->nbytes))

713 714
#define BNX2X_DB_MIN_SHIFT		3	/* 8 bytes */
#define BNX2X_DB_SHIFT			7	/* 128 bytes*/
715 716 717
#if (BNX2X_DB_SHIFT < BNX2X_DB_MIN_SHIFT)
#error "Min DB doorbell stride is 8"
#endif
718 719 720
#define DPM_TRIGER_TYPE			0x40
#define DOORBELL(bp, cid, val) \
	do { \
721
		writel((u32)(val), bp->doorbells + (bp->db_size * (cid)) + \
722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744
		       DPM_TRIGER_TYPE); \
	} while (0)


/* TX CSUM helpers */
#define SKB_CS_OFF(skb)		(offsetof(struct tcphdr, check) - \
				 skb->csum_offset)
#define SKB_CS(skb)		(*(u16 *)(skb_transport_header(skb) + \
					  skb->csum_offset))

#define pbd_tcp_flags(skb)	(ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff)

#define XMIT_PLAIN			0
#define XMIT_CSUM_V4			0x1
#define XMIT_CSUM_V6			0x2
#define XMIT_CSUM_TCP			0x4
#define XMIT_GSO_V4			0x8
#define XMIT_GSO_V6			0x10

#define XMIT_CSUM			(XMIT_CSUM_V4 | XMIT_CSUM_V6)
#define XMIT_GSO			(XMIT_GSO_V4 | XMIT_GSO_V6)


745
/* stuff added to make the code fit 80Col */
746 747 748 749 750
#define CQE_TYPE(cqe_fp_flags)	 ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
#define CQE_TYPE_START(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_START_AGG)
#define CQE_TYPE_STOP(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_STOP_AGG)
#define CQE_TYPE_SLOW(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_RAMROD)
#define CQE_TYPE_FAST(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_FASTPATH)
751

752 753
#define ETH_RX_ERROR_FALGS		ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG

E
Eilon Greenstein 已提交
754 755 756 757 758
#define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
				(((le16_to_cpu(flags) & \
				   PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
				  PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
				 == PRS_FLAG_OVERETH_IPV4)
759
#define BNX2X_RX_SUM_FIX(cqe) \
E
Eilon Greenstein 已提交
760
	BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
761

762 763 764 765 766 767

#define FP_USB_FUNC_OFF	\
			offsetof(struct cstorm_status_block_u, func)
#define FP_CSB_FUNC_OFF	\
			offsetof(struct cstorm_status_block_c, func)

768
#define HC_INDEX_ETH_RX_CQ_CONS		1
769

770
#define HC_INDEX_OOO_TX_CQ_CONS		4
771

772 773 774
#define HC_INDEX_ETH_TX_CQ_CONS_COS0	5

#define HC_INDEX_ETH_TX_CQ_CONS_COS1	6
775

776 777 778
#define HC_INDEX_ETH_TX_CQ_CONS_COS2	7

#define HC_INDEX_ETH_FIRST_TX_CQ_CONS	HC_INDEX_ETH_TX_CQ_CONS_COS0
E
Eliezer Tamir 已提交
779

780
#define BNX2X_RX_SB_INDEX \
781
	(&fp->sb_index_values[HC_INDEX_ETH_RX_CQ_CONS])
E
Eliezer Tamir 已提交
782

783 784 785 786
#define BNX2X_TX_SB_INDEX_BASE BNX2X_TX_SB_INDEX_COS0

#define BNX2X_TX_SB_INDEX_COS0 \
	(&fp->sb_index_values[HC_INDEX_ETH_TX_CQ_CONS_COS0])
787 788 789

/* end of fast path */

790
/* common */
E
Eliezer Tamir 已提交
791

792
struct bnx2x_common {
E
Eliezer Tamir 已提交
793

794
	u32			chip_id;
E
Eliezer Tamir 已提交
795
/* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
796
#define CHIP_ID(bp)			(bp->common.chip_id & 0xfffffff0)
797

798
#define CHIP_NUM(bp)			(bp->common.chip_id >> 16)
799 800 801
#define CHIP_NUM_57710			0x164e
#define CHIP_NUM_57711			0x164f
#define CHIP_NUM_57711E			0x1650
D
Dmitry Kravkov 已提交
802
#define CHIP_NUM_57712			0x1662
803
#define CHIP_NUM_57712_MF		0x1663
804
#define CHIP_NUM_57712_VF		0x166f
805 806 807 808
#define CHIP_NUM_57713			0x1651
#define CHIP_NUM_57713E			0x1652
#define CHIP_NUM_57800			0x168a
#define CHIP_NUM_57800_MF		0x16a5
809
#define CHIP_NUM_57800_VF		0x16a9
810 811
#define CHIP_NUM_57810			0x168e
#define CHIP_NUM_57810_MF		0x16ae
812
#define CHIP_NUM_57810_VF		0x16af
813 814
#define CHIP_NUM_57811			0x163d
#define CHIP_NUM_57811_MF		0x163e
815
#define CHIP_NUM_57811_VF		0x163f
Y
Yuval Mintz 已提交
816
#define CHIP_NUM_57840_OBSOLETE		0x168d
Y
Yuval Mintz 已提交
817 818 819 820
#define CHIP_NUM_57840_MF_OBSOLETE	0x16ab
#define CHIP_NUM_57840_4_10		0x16a1
#define CHIP_NUM_57840_2_20		0x16a2
#define CHIP_NUM_57840_MF		0x16a4
821
#define CHIP_NUM_57840_VF		0x16ad
822 823 824
#define CHIP_IS_E1(bp)			(CHIP_NUM(bp) == CHIP_NUM_57710)
#define CHIP_IS_57711(bp)		(CHIP_NUM(bp) == CHIP_NUM_57711)
#define CHIP_IS_57711E(bp)		(CHIP_NUM(bp) == CHIP_NUM_57711E)
D
Dmitry Kravkov 已提交
825
#define CHIP_IS_57712(bp)		(CHIP_NUM(bp) == CHIP_NUM_57712)
826
#define CHIP_IS_57712_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57712_VF)
827 828 829
#define CHIP_IS_57712_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57712_MF)
#define CHIP_IS_57800(bp)		(CHIP_NUM(bp) == CHIP_NUM_57800)
#define CHIP_IS_57800_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57800_MF)
830
#define CHIP_IS_57800_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57800_VF)
831 832
#define CHIP_IS_57810(bp)		(CHIP_NUM(bp) == CHIP_NUM_57810)
#define CHIP_IS_57810_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57810_MF)
833
#define CHIP_IS_57810_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57810_VF)
834 835
#define CHIP_IS_57811(bp)		(CHIP_NUM(bp) == CHIP_NUM_57811)
#define CHIP_IS_57811_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57811_MF)
836
#define CHIP_IS_57811_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57811_VF)
Y
Yuval Mintz 已提交
837 838 839 840 841 842
#define CHIP_IS_57840(bp)		\
		((CHIP_NUM(bp) == CHIP_NUM_57840_4_10) || \
		 (CHIP_NUM(bp) == CHIP_NUM_57840_2_20) || \
		 (CHIP_NUM(bp) == CHIP_NUM_57840_OBSOLETE))
#define CHIP_IS_57840_MF(bp)	((CHIP_NUM(bp) == CHIP_NUM_57840_MF) || \
				 (CHIP_NUM(bp) == CHIP_NUM_57840_MF_OBSOLETE))
843
#define CHIP_IS_57840_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57840_VF)
844 845
#define CHIP_IS_E1H(bp)			(CHIP_IS_57711(bp) || \
					 CHIP_IS_57711E(bp))
D
Dmitry Kravkov 已提交
846
#define CHIP_IS_E2(bp)			(CHIP_IS_57712(bp) || \
847 848
					 CHIP_IS_57712_MF(bp) || \
					 CHIP_IS_57712_VF(bp))
849 850
#define CHIP_IS_E3(bp)			(CHIP_IS_57800(bp) || \
					 CHIP_IS_57800_MF(bp) || \
851
					 CHIP_IS_57800_VF(bp) || \
852 853
					 CHIP_IS_57810(bp) || \
					 CHIP_IS_57810_MF(bp) || \
854
					 CHIP_IS_57810_VF(bp) || \
855 856
					 CHIP_IS_57811(bp) || \
					 CHIP_IS_57811_MF(bp) || \
857
					 CHIP_IS_57811_VF(bp) || \
858
					 CHIP_IS_57840(bp) || \
859 860
					 CHIP_IS_57840_MF(bp) || \
					 CHIP_IS_57840_VF(bp))
D
Dmitry Kravkov 已提交
861
#define CHIP_IS_E1x(bp)			(CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp)))
862 863 864 865 866 867 868 869
#define USES_WARPCORE(bp)		(CHIP_IS_E3(bp))
#define IS_E1H_OFFSET			(!CHIP_IS_E1(bp))

#define CHIP_REV_SHIFT			12
#define CHIP_REV_MASK			(0xF << CHIP_REV_SHIFT)
#define CHIP_REV_VAL(bp)		(bp->common.chip_id & CHIP_REV_MASK)
#define CHIP_REV_Ax			(0x0 << CHIP_REV_SHIFT)
#define CHIP_REV_Bx			(0x1 << CHIP_REV_SHIFT)
870
/* assume maximum 5 revisions */
871
#define CHIP_REV_IS_SLOW(bp)		(CHIP_REV_VAL(bp) > 0x00005000)
872 873
/* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
#define CHIP_REV_IS_EMUL(bp)		((CHIP_REV_IS_SLOW(bp)) && \
874
					 !(CHIP_REV_VAL(bp) & 0x00001000))
875 876
/* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
#define CHIP_REV_IS_FPGA(bp)		((CHIP_REV_IS_SLOW(bp)) && \
877
					 (CHIP_REV_VAL(bp) & 0x00001000))
878 879 880 881

#define CHIP_TIME(bp)			((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
					((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))

882 883
#define CHIP_METAL(bp)			(bp->common.chip_id & 0x00000ff0)
#define CHIP_BOND_ID(bp)		(bp->common.chip_id & 0x0000000f)
884 885 886 887 888 889 890 891 892 893
#define CHIP_REV_SIM(bp)		(((CHIP_REV_MASK - CHIP_REV_VAL(bp)) >>\
					   (CHIP_REV_SHIFT + 1)) \
						<< CHIP_REV_SHIFT)
#define CHIP_REV(bp)			(CHIP_REV_IS_SLOW(bp) ? \
						CHIP_REV_SIM(bp) :\
						CHIP_REV_VAL(bp))
#define CHIP_IS_E3B0(bp)		(CHIP_IS_E3(bp) && \
					 (CHIP_REV(bp) == CHIP_REV_Bx))
#define CHIP_IS_E3A0(bp)		(CHIP_IS_E3(bp) && \
					 (CHIP_REV(bp) == CHIP_REV_Ax))
894 895 896 897 898 899 900 901 902 903 904 905
/* This define is used in two main places:
 * 1. In the early stages of nic_load, to know if to configrue Parser / Searcher
 * to nic-only mode or to offload mode. Offload mode is configured if either the
 * chip is E1x (where MIC_MODE register is not applicable), or if cnic already
 * registered for this port (which means that the user wants storage services).
 * 2. During cnic-related load, to know if offload mode is already configured in
 * the HW or needs to be configrued.
 * Since the transition from nic-mode to offload-mode in HW causes traffic
 * coruption, nic-mode is configured only in ports on which storage services
 * where never requested.
 */
#define CONFIGURE_NIC_MODE(bp)		(!CHIP_IS_E1x(bp) && !CNIC_ENABLED(bp))
E
Eliezer Tamir 已提交
906

907
	int			flash_size;
D
Dmitry Kravkov 已提交
908 909 910
#define BNX2X_NVRAM_1MB_SIZE			0x20000	/* 1M bit in bytes */
#define BNX2X_NVRAM_TIMEOUT_COUNT		30000
#define BNX2X_NVRAM_PAGE_SIZE			256
E
Eliezer Tamir 已提交
911

912
	u32			shmem_base;
913
	u32			shmem2_base;
914
	u32			mf_cfg_base;
D
Dmitry Kravkov 已提交
915
	u32			mf2_cfg_base;
916 917

	u32			hw_config;
Y
Yaniv Rosner 已提交
918

919
	u32			bc_ver;
920 921 922

	u8			int_block;
#define INT_BLOCK_HC			0
D
Dmitry Kravkov 已提交
923 924 925 926
#define INT_BLOCK_IGU			1
#define INT_BLOCK_MODE_NORMAL		0
#define INT_BLOCK_MODE_BW_COMP		2
#define CHIP_INT_MODE_IS_NBC(bp)		\
927
			(!CHIP_IS_E1x(bp) &&	\
D
Dmitry Kravkov 已提交
928 929 930
			!((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP))
#define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp))

931
	u8			chip_port_mode;
D
Dmitry Kravkov 已提交
932 933
#define CHIP_4_PORT_MODE			0x0
#define CHIP_2_PORT_MODE			0x1
934
#define CHIP_PORT_MODE_NONE			0x2
D
Dmitry Kravkov 已提交
935 936
#define CHIP_MODE(bp)			(bp->common.chip_port_mode)
#define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE)
937 938

	u32			boot_mode;
939
};
Y
Yaniv Rosner 已提交
940

D
Dmitry Kravkov 已提交
941 942 943
/* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */
#define BNX2X_IGU_STAS_MSG_VF_CNT 64
#define BNX2X_IGU_STAS_MSG_PF_CNT 4
944

945
#define MAX_IGU_ATTN_ACK_TO       100
946 947 948 949 950 951
/* end of common */

/* port */

struct bnx2x_port {
	u32			pmf;
Y
Yaniv Rosner 已提交
952

Y
Yaniv Rosner 已提交
953
	u32			link_config[LINK_CONFIG_SIZE];
E
Eliezer Tamir 已提交
954

Y
Yaniv Rosner 已提交
955
	u32			supported[LINK_CONFIG_SIZE];
956 957 958
/* link settings - missing defines */
#define SUPPORTED_2500baseX_Full	(1 << 15)

Y
Yaniv Rosner 已提交
959
	u32			advertising[LINK_CONFIG_SIZE];
E
Eliezer Tamir 已提交
960
/* link settings - missing defines */
961
#define ADVERTISED_2500baseX_Full	(1 << 15)
E
Eliezer Tamir 已提交
962

963
	u32			phy_addr;
Y
Yaniv Rosner 已提交
964 965 966 967

	/* used to synchronize phy accesses */
	struct mutex		phy_mutex;

968
	u32			port_stx;
E
Eliezer Tamir 已提交
969

970 971
	struct nig_stats	old_nig_stats;
};
E
Eliezer Tamir 已提交
972

973 974
/* end of port */

975 976
#define STATS_OFFSET32(stat_name) \
			(offsetof(struct bnx2x_eth_stats, stat_name) / 4)
Y
Yitchak Gertner 已提交
977

978 979 980 981 982 983
/* slow path */

/* slow path work-queue */
extern struct workqueue_struct *bnx2x_wq;

#define BNX2X_MAX_NUM_OF_VFS	64
984 985
#define BNX2X_VF_CID_WND	0
#define BNX2X_CIDS_PER_VF	(1 << BNX2X_VF_CID_WND)
986
#define BNX2X_CLIENTS_PER_VF	1
987
#define BNX2X_FIRST_VF_CID	256
988
#define BNX2X_VF_CIDS		(BNX2X_MAX_NUM_OF_VFS * BNX2X_CIDS_PER_VF)
989
#define BNX2X_VF_ID_INVALID	0xFF
990

991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
/*
 * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is
 * control by the number of fast-path status blocks supported by the
 * device (HW/FW). Each fast-path status block (FP-SB) aka non-default
 * status block represents an independent interrupts context that can
 * serve a regular L2 networking queue. However special L2 queues such
 * as the FCoE queue do not require a FP-SB and other components like
 * the CNIC may consume FP-SB reducing the number of possible L2 queues
 *
 * If the maximum number of FP-SB available is X then:
 * a. If CNIC is supported it consumes 1 FP-SB thus the max number of
 *    regular L2 queues is Y=X-1
 * b. in MF mode the actual number of L2 queues is Y= (X-1/MF_factor)
 * c. If the FCoE L2 queue is supported the actual number of L2 queues
 *    is Y+1
 * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for
 *    slow-path interrupts) or Y+2 if CNIC is supported (one additional
 *    FP interrupt context for the CNIC).
 * e. The number of HW context (CID count) is always X or X+1 if FCoE
 *    L2 queue is supported. the cid for the FCoE L2 queue is always X.
 */

1013 1014 1015 1016
/* fast-path interrupt contexts E1x */
#define FP_SB_MAX_E1x		16
/* fast-path interrupt contexts E2 */
#define FP_SB_MAX_E2		HC_SB_MAX_SB_E2
1017

1018 1019 1020 1021 1022
union cdu_context {
	struct eth_context eth;
	char pad[1024];
};

1023
/* CDU host DB constants */
M
Merav Sicron 已提交
1024 1025
#define CDU_ILT_PAGE_SZ_HW	2
#define CDU_ILT_PAGE_SZ		(8192 << CDU_ILT_PAGE_SZ_HW) /* 32K */
1026 1027 1028
#define ILT_PAGE_CIDS		(CDU_ILT_PAGE_SZ / sizeof(union cdu_context))

#define CNIC_ISCSI_CID_MAX	256
V
Vladislav Zolotarov 已提交
1029 1030
#define CNIC_FCOE_CID_MAX	2048
#define CNIC_CID_MAX		(CNIC_ISCSI_CID_MAX + CNIC_FCOE_CID_MAX)
1031 1032
#define CNIC_ILT_LINES		DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS)

1033 1034
#define QM_ILT_PAGE_SZ_HW	0
#define QM_ILT_PAGE_SZ		(4096 << QM_ILT_PAGE_SZ_HW) /* 4K */
1035 1036 1037
#define QM_CID_ROUND		1024

/* TM (timers) host DB constants */
1038 1039
#define TM_ILT_PAGE_SZ_HW	0
#define TM_ILT_PAGE_SZ		(4096 << TM_ILT_PAGE_SZ_HW) /* 4K */
1040 1041 1042 1043 1044 1045
/* #define TM_CONN_NUM		(CNIC_STARTING_CID+CNIC_ISCSI_CXT_MAX) */
#define TM_CONN_NUM		1024
#define TM_ILT_SZ		(8 * TM_CONN_NUM)
#define TM_ILT_LINES		DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ)

/* SRC (Searcher) host DB constants */
1046 1047
#define SRC_ILT_PAGE_SZ_HW	0
#define SRC_ILT_PAGE_SZ		(4096 << SRC_ILT_PAGE_SZ_HW) /* 4K */
1048 1049 1050 1051 1052
#define SRC_HASH_BITS		10
#define SRC_CONN_NUM		(1 << SRC_HASH_BITS) /* 1024 */
#define SRC_ILT_SZ		(sizeof(struct src_ent) * SRC_CONN_NUM)
#define SRC_T2_SZ		SRC_ILT_SZ
#define SRC_ILT_LINES		DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ)
1053 1054

#define MAX_DMAE_C		8
1055 1056 1057

/* DMA memory not used in fastpath */
struct bnx2x_slowpath {
1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083
	union {
		struct mac_configuration_cmd		e1x;
		struct eth_classify_rules_ramrod_data	e2;
	} mac_rdata;


	union {
		struct tstorm_eth_mac_filter_config	e1x;
		struct eth_filter_rules_ramrod_data	e2;
	} rx_mode_rdata;

	union {
		struct mac_configuration_cmd		e1;
		struct eth_multicast_rules_ramrod_data  e2;
	} mcast_rdata;

	struct eth_rss_update_ramrod_data	rss_rdata;

	/* Queue State related ramrods are always sent under rtnl_lock */
	union {
		struct client_init_ramrod_data  init_data;
		struct client_update_ramrod_data update_data;
	} q_rdata;

	union {
		struct function_start_data	func_start;
D
Dmitry Kravkov 已提交
1084 1085
		/* pfc configuration for DCBX ramrod */
		struct flow_control_configuration pfc_config;
1086
	} func_rdata;
1087

B
Barak Witkowski 已提交
1088 1089 1090 1091 1092 1093 1094
	/* afex ramrod can not be a part of func_rdata union because these
	 * events might arrive in parallel to other events from func_rdata.
	 * Therefore, if they would have been defined in the same union,
	 * data can get corrupted.
	 */
	struct afex_vif_list_ramrod_data func_afex_rdata;

1095 1096 1097
	/* used by dmae command executer */
	struct dmae_command		dmae[MAX_DMAE_C];

Y
Yitchak Gertner 已提交
1098 1099 1100 1101 1102
	u32				stats_comp;
	union mac_stats			mac_stats;
	struct nig_stats		nig_stats;
	struct host_port_stats		port_stats;
	struct host_func_stats		func_stats;
1103 1104 1105

	u32				wb_comp;
	u32				wb_data[4];
1106 1107

	union drv_info_to_mcp		drv_info_to_mcp;
1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118
};

#define bnx2x_sp(bp, var)		(&bp->slowpath->var)
#define bnx2x_sp_mapping(bp, var) \
		(bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))


/* attn group wiring */
#define MAX_DYNAMIC_ATTN_GRPS		8

struct attn_route {
1119
	u32 sig[5];
1120 1121
};

1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
struct iro {
	u32 base;
	u16 m1;
	u16 m2;
	u16 m3;
	u16 size;
};

struct hw_context {
	union cdu_context *vcxt;
	dma_addr_t cxt_mapping;
	size_t size;
};

/* forward */
struct bnx2x_ilt;

1139
struct bnx2x_vfdb;
1140 1141

enum bnx2x_recovery_state {
1142 1143 1144
	BNX2X_RECOVERY_DONE,
	BNX2X_RECOVERY_INIT,
	BNX2X_RECOVERY_WAIT,
A
Ariel Elior 已提交
1145 1146
	BNX2X_RECOVERY_FAILED,
	BNX2X_RECOVERY_NIC_LOADING
1147
};
1148

1149
/*
1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170
 * Event queue (EQ or event ring) MC hsi
 * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2
 */
#define NUM_EQ_PAGES		1
#define EQ_DESC_CNT_PAGE	(BCM_PAGE_SIZE / sizeof(union event_ring_elem))
#define EQ_DESC_MAX_PAGE	(EQ_DESC_CNT_PAGE - 1)
#define NUM_EQ_DESC		(EQ_DESC_CNT_PAGE * NUM_EQ_PAGES)
#define EQ_DESC_MASK		(NUM_EQ_DESC - 1)
#define MAX_EQ_AVAIL		(EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2)

/* depends on EQ_DESC_CNT_PAGE being a power of 2 */
#define NEXT_EQ_IDX(x)		((((x) & EQ_DESC_MAX_PAGE) == \
				  (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1)

/* depends on the above and on NUM_EQ_PAGES being a power of 2 */
#define EQ_DESC(x)		((x) & EQ_DESC_MASK)

#define BNX2X_EQ_INDEX \
	(&bp->def_status_blk->sp_sb.\
	index_values[HC_SP_INDEX_EQ_CONS])

1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186
/* This is a data that will be used to create a link report message.
 * We will keep the data used for the last link report in order
 * to prevent reporting the same link parameters twice.
 */
struct bnx2x_link_report_data {
	u16 line_speed;			/* Effective line speed */
	unsigned long link_report_flags;/* BNX2X_LINK_REPORT_XXX flags */
};

enum {
	BNX2X_LINK_REPORT_FD,		/* Full DUPLEX */
	BNX2X_LINK_REPORT_LINK_DOWN,
	BNX2X_LINK_REPORT_RX_FC_ON,
	BNX2X_LINK_REPORT_TX_FC_ON,
};

1187 1188 1189
enum {
	BNX2X_PORT_QUERY_IDX,
	BNX2X_PF_QUERY_IDX,
B
Barak Witkowski 已提交
1190
	BNX2X_FCOE_QUERY_IDX,
1191 1192 1193 1194 1195
	BNX2X_FIRST_QUEUE_QUERY_IDX,
};

struct bnx2x_fw_stats_req {
	struct stats_query_header hdr;
B
Barak Witkowski 已提交
1196 1197
	struct stats_query_entry query[FP_SB_MAX_E1x+
		BNX2X_FIRST_QUEUE_QUERY_IDX];
1198 1199 1200
};

struct bnx2x_fw_stats_data {
Y
Yuval Mintz 已提交
1201 1202 1203
	struct stats_counter		storm_counters;
	struct per_port_stats		port;
	struct per_pf_stats		pf;
B
Barak Witkowski 已提交
1204
	struct fcoe_statistics_params	fcoe;
Y
Yuval Mintz 已提交
1205
	struct per_queue_stats		queue_stats[1];
1206 1207
};

1208 1209
/* Public slow path states */
enum {
1210
	BNX2X_SP_RTNL_SETUP_TC,
1211
	BNX2X_SP_RTNL_TX_TIMEOUT,
1212
	BNX2X_SP_RTNL_FAN_FAILURE,
1213 1214
	BNX2X_SP_RTNL_AFEX_F_UPDATE,
	BNX2X_SP_RTNL_ENABLE_SRIOV,
1215 1216
	BNX2X_SP_RTNL_VFPF_MCAST,
	BNX2X_SP_RTNL_VFPF_STORM_RX_MODE,
1217
	BNX2X_SP_RTNL_HYPERVISOR_VLAN,
1218 1219 1220
};


1221 1222 1223 1224 1225
struct bnx2x_prev_path_list {
	u8 bus;
	u8 slot;
	u8 path;
	struct list_head list;
1226
	u8 undi;
1227 1228
};

B
Barak Witkowski 已提交
1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244
struct bnx2x_sp_objs {
	/* MACs object */
	struct bnx2x_vlan_mac_obj mac_obj;

	/* Queue State object */
	struct bnx2x_queue_sp_obj q_obj;
};

struct bnx2x_fp_stats {
	struct tstorm_per_queue_stats old_tclient;
	struct ustorm_per_queue_stats old_uclient;
	struct xstorm_per_queue_stats old_xclient;
	struct bnx2x_eth_q_stats eth_q_stats;
	struct bnx2x_eth_q_stats_old eth_q_stats_old;
};

1245 1246 1247 1248
struct bnx2x {
	/* Fields used in the tx and intr/napi performance paths
	 * are grouped together in the beginning of the structure
	 */
1249
	struct bnx2x_fastpath	*fp;
B
Barak Witkowski 已提交
1250 1251
	struct bnx2x_sp_objs	*sp_objs;
	struct bnx2x_fp_stats	*fp_stats;
1252
	struct bnx2x_fp_txdata	*bnx2x_txq;
1253 1254
	void __iomem		*regview;
	void __iomem		*doorbells;
1255
	u16			db_size;
1256

1257 1258 1259 1260 1261 1262 1263
	u8			pf_num;	/* absolute PF number */
	u8			pfid;	/* per-path PF number */
	int			base_fw_ndsb; /**/
#define BP_PATH(bp)			(CHIP_IS_E1x(bp) ? 0 : (bp->pf_num & 1))
#define BP_PORT(bp)			(bp->pfid & 1)
#define BP_FUNC(bp)			(bp->pfid)
#define BP_ABS_FUNC(bp)			(bp->pf_num)
1264 1265 1266 1267 1268 1269
#define BP_VN(bp)			((bp)->pfid >> 1)
#define BP_MAX_VN_NUM(bp)		(CHIP_MODE_IS_4_PORT(bp) ? 2 : 4)
#define BP_L_ID(bp)			(BP_VN(bp) << 2)
#define BP_FW_MB_IDX_VN(bp, vn)		(BP_PORT(bp) +\
	  (vn) * ((CHIP_IS_E1x(bp) || (CHIP_MODE_IS_4_PORT(bp))) ? 2  : 1))
#define BP_FW_MB_IDX(bp)		BP_FW_MB_IDX_VN(bp, BP_VN(bp))
1270

A
Ariel Elior 已提交
1271
#ifdef CONFIG_BNX2X_SRIOV
1272 1273 1274 1275
	/* vf pf channel mailbox contains request and response buffers */
	struct bnx2x_vf_mbx_msg	*vf2pf_mbox;
	dma_addr_t		vf2pf_mbox_mapping;

1276 1277 1278
	/* we set aside a copy of the acquire response */
	struct pfvf_acquire_resp_tlv acquire_resp;

1279 1280 1281 1282 1283
	/* bulletin board for messages from pf to vf */
	union pf_vf_bulletin   *pf2vf_bulletin;
	dma_addr_t		pf2vf_bulletin_mapping;

	struct pf_vf_bulletin_content	old_bulletin;
1284 1285

	u16 requested_nr_virtfn;
A
Ariel Elior 已提交
1286
#endif /* CONFIG_BNX2X_SRIOV */
1287

1288 1289 1290
	struct net_device	*dev;
	struct pci_dev		*pdev;

1291
	const struct iro	*iro_arr;
1292 1293
#define IRO (bp->iro_arr)

1294
	enum bnx2x_recovery_state recovery_state;
1295
	int			is_leader;
1296
	struct msix_entry	*msix_table;
1297 1298 1299

	int			tx_ring_size;

1300 1301
/* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
#define ETH_OVREHEAD		(ETH_HLEN + 8 + 8)
1302 1303 1304
#define ETH_MIN_PACKET_SIZE		60
#define ETH_MAX_PACKET_SIZE		1500
#define ETH_MAX_JUMBO_PACKET_SIZE	9600
D
Dmitry Kravkov 已提交
1305 1306
/* TCP with Timestamp Option (32) + IPv6 (40) */
#define ETH_MAX_TPA_HEADER_SIZE		72
E
Eliezer Tamir 已提交
1307

E
Eilon Greenstein 已提交
1308
	/* Max supported alignment is 256 (8 shift) */
1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319
#define BNX2X_RX_ALIGN_SHIFT		min(8, L1_CACHE_SHIFT)

	/* FW uses 2 Cache lines Alignment for start packet and size
	 *
	 * We assume skb_build() uses sizeof(struct skb_shared_info) bytes
	 * at the end of skb->data, to avoid wasting a full cache line.
	 * This reduces memory use (skb->truesize).
	 */
#define BNX2X_FW_RX_ALIGN_START	(1UL << BNX2X_RX_ALIGN_SHIFT)

#define BNX2X_FW_RX_ALIGN_END					\
J
Joren Van Onder 已提交
1320
	max_t(u64, 1UL << BNX2X_RX_ALIGN_SHIFT,			\
1321 1322
	    SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))

1323
#define BNX2X_PXP_DRAM_ALIGN		(BNX2X_RX_ALIGN_SHIFT - 5)
E
Eilon Greenstein 已提交
1324

1325 1326 1327 1328
	struct host_sp_status_block *def_status_blk;
#define DEF_SB_IGU_ID			16
#define DEF_SB_ID			HC_SP_SB_ID
	__le16			def_idx;
1329
	__le16			def_att_idx;
1330 1331 1332 1333 1334 1335 1336 1337 1338
	u32			attn_state;
	struct attn_route	attn_group[MAX_DYNAMIC_ATTN_GRPS];

	/* slow path ring */
	struct eth_spe		*spq;
	dma_addr_t		spq_mapping;
	u16			spq_prod_idx;
	struct eth_spe		*spq_prod_bd;
	struct eth_spe		*spq_last_bd;
1339
	__le16			*dsb_sp_prod;
1340
	atomic_t		cq_spq_left; /* ETH_XXX ramrods credit */
1341 1342 1343
	/* used to synchronize spq accesses */
	spinlock_t		spq_lock;

1344 1345 1346 1347 1348 1349
	/* event queue */
	union event_ring_elem	*eq_ring;
	dma_addr_t		eq_mapping;
	u16			eq_prod;
	u16			eq_cons;
	__le16			*eq_cons_sb;
1350
	atomic_t		eq_spq_left; /* COMMON_XXX ramrods credit */
1351

1352 1353 1354 1355
	/* Counter for marking that there is a STAT_QUERY ramrod pending */
	u16			stats_pending;
	/*  Counter for completed statistics ramrods */
	u16			stats_comp;
1356

E
Eilon Greenstein 已提交
1357
	/* End of fields used in the performance code paths */
1358 1359

	int			panic;
1360
	int			msg_enable;
1361 1362

	u32			flags;
1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
#define PCIX_FLAG			(1 << 0)
#define PCI_32BIT_FLAG			(1 << 1)
#define ONE_PORT_FLAG			(1 << 2)
#define NO_WOL_FLAG			(1 << 3)
#define USING_DAC_FLAG			(1 << 4)
#define USING_MSIX_FLAG			(1 << 5)
#define USING_MSI_FLAG			(1 << 6)
#define DISABLE_MSI_FLAG		(1 << 7)
#define TPA_ENABLE_FLAG			(1 << 8)
#define NO_MCP_FLAG			(1 << 9)
D
Dmitry Kravkov 已提交
1373
#define GRO_ENABLE_FLAG			(1 << 10)
1374 1375 1376 1377 1378
#define MF_FUNC_DIS			(1 << 11)
#define OWN_CNIC_IRQ			(1 << 12)
#define NO_ISCSI_OOO_FLAG		(1 << 13)
#define NO_ISCSI_FLAG			(1 << 14)
#define NO_FCOE_FLAG			(1 << 15)
B
Barak Witkowski 已提交
1379
#define BC_SUPPORTS_PFC_STATS		(1 << 17)
1380
#define BC_SUPPORTS_FCOE_FEATURES	(1 << 19)
1381
#define USING_SINGLE_MSIX_FLAG		(1 << 20)
1382
#define BC_SUPPORTS_DCBX_MSG_NON_PMF	(1 << 21)
1383 1384 1385
#define IS_VF_FLAG			(1 << 22)

#define BP_NOMCP(bp)			((bp)->flags & NO_MCP_FLAG)
A
Ariel Elior 已提交
1386 1387

#ifdef CONFIG_BNX2X_SRIOV
1388 1389
#define IS_VF(bp)			((bp)->flags & IS_VF_FLAG)
#define IS_PF(bp)			(!((bp)->flags & IS_VF_FLAG))
A
Ariel Elior 已提交
1390 1391 1392 1393
#else
#define IS_VF(bp)			false
#define IS_PF(bp)			true
#endif
V
Vladislav Zolotarov 已提交
1394

1395 1396
#define NO_ISCSI(bp)		((bp)->flags & NO_ISCSI_FLAG)
#define NO_ISCSI_OOO(bp)	((bp)->flags & NO_ISCSI_OOO_FLAG)
1397
#define NO_FCOE(bp)		((bp)->flags & NO_FCOE_FLAG)
1398

1399 1400 1401
	u8			cnic_support;
	bool			cnic_enabled;
	bool			cnic_loaded;
1402
	struct cnic_eth_dev	*(*cnic_probe)(struct net_device *);
1403 1404 1405 1406 1407 1408

	/* Flag that indicates that we can start looking for FCoE L2 queue
	 * completions in the default status block.
	 */
	bool			fcoe_init;

1409
	int			pm_cap;
1410
	int			mrrs;
1411

1412
	struct delayed_work	sp_task;
1413
	atomic_t		interrupt_occurred;
1414
	struct delayed_work	sp_rtnl_task;
1415 1416

	struct delayed_work	period_task;
1417 1418 1419 1420 1421 1422 1423 1424 1425
	struct timer_list	timer;
	int			current_interval;

	u16			fw_seq;
	u16			fw_drv_pulse_wr_seq;
	u32			func_stx;

	struct link_params	link_params;
	struct link_vars	link_vars;
1426 1427 1428
	u32			link_cnt;
	struct bnx2x_link_report_data last_reported_link;

E
Eilon Greenstein 已提交
1429
	struct mdio_if_info	mdio;
E
Eliezer Tamir 已提交
1430

1431 1432 1433
	struct bnx2x_common	common;
	struct bnx2x_port	port;

1434 1435
	struct cmng_init	cmng;

D
Dmitry Kravkov 已提交
1436
	u32			mf_config[E1HVN_MAX];
B
Barak Witkowski 已提交
1437
	u32			mf_ext_config;
1438
	u32			path_has_ovlan; /* E3 */
D
Dmitry Kravkov 已提交
1439 1440
	u16			mf_ov;
	u8			mf_mode;
D
Dmitry Kravkov 已提交
1441
#define IS_MF(bp)		(bp->mf_mode != 0)
1442 1443
#define IS_MF_SI(bp)		(bp->mf_mode == MULTI_FUNCTION_SI)
#define IS_MF_SD(bp)		(bp->mf_mode == MULTI_FUNCTION_SD)
B
Barak Witkowski 已提交
1444
#define IS_MF_AFEX(bp)		(bp->mf_mode == MULTI_FUNCTION_AFEX)
E
Eliezer Tamir 已提交
1445

E
Eliezer Tamir 已提交
1446 1447
	u8			wol;

1448
	int			rx_ring_size;
E
Eliezer Tamir 已提交
1449

1450 1451 1452 1453
	u16			tx_quick_cons_trip_int;
	u16			tx_quick_cons_trip;
	u16			tx_ticks_int;
	u16			tx_ticks;
E
Eliezer Tamir 已提交
1454

1455 1456 1457 1458
	u16			rx_quick_cons_trip_int;
	u16			rx_quick_cons_trip;
	u16			rx_ticks_int;
	u16			rx_ticks;
V
Vladislav Zolotarov 已提交
1459 1460
/* Maximal coalescing timeout in us */
#define BNX2X_MAX_COALESCE_TOUT		(0xf0*12)
E
Eliezer Tamir 已提交
1461

1462
	u32			lin_cnt;
E
Eliezer Tamir 已提交
1463

1464
	u16			state;
E
Eilon Greenstein 已提交
1465
#define BNX2X_STATE_CLOSED		0
1466 1467
#define BNX2X_STATE_OPENING_WAIT4_LOAD	0x1000
#define BNX2X_STATE_OPENING_WAIT4_PORT	0x2000
E
Eliezer Tamir 已提交
1468
#define BNX2X_STATE_OPEN		0x3000
1469
#define BNX2X_STATE_CLOSING_WAIT4_HALT	0x4000
E
Eliezer Tamir 已提交
1470
#define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
1471

1472 1473
#define BNX2X_STATE_DIAG		0xe000
#define BNX2X_STATE_ERROR		0xf000
E
Eliezer Tamir 已提交
1474

1475 1476 1477 1478
#define BNX2X_MAX_PRIORITY		8
#define BNX2X_MAX_ENTRIES_PER_PRI	16
#define BNX2X_MAX_COS			3
#define BNX2X_MAX_TX_COS		2
1479
	int			num_queues;
1480 1481
	uint			num_ethernet_queues;
	uint			num_cnic_queues;
M
Merav Sicron 已提交
1482
	int			num_napi_queues;
1483
	int			disable_tpa;
1484

1485 1486 1487 1488 1489 1490
	u32			rx_mode;
#define BNX2X_RX_MODE_NONE		0
#define BNX2X_RX_MODE_NORMAL		1
#define BNX2X_RX_MODE_ALLMULTI		2
#define BNX2X_RX_MODE_PROMISC		3
#define BNX2X_MAX_MULTICAST		64
E
Eliezer Tamir 已提交
1491

1492 1493 1494
	u8			igu_dsb_id;
	u8			igu_base_sb;
	u8			igu_sb_cnt;
1495
	u8			min_msix_vec_cnt;
1496

1497
	u32			igu_base_addr;
1498
	dma_addr_t		def_status_blk_mapping;
E
Eliezer Tamir 已提交
1499

1500 1501
	struct bnx2x_slowpath	*slowpath;
	dma_addr_t		slowpath_mapping;
1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521

	/* Total number of FW statistics requests */
	u8			fw_stats_num;

	/*
	 * This is a memory buffer that will contain both statistics
	 * ramrod request and data.
	 */
	void			*fw_stats;
	dma_addr_t		fw_stats_mapping;

	/*
	 * FW statistics request shortcut (points at the
	 * beginning of fw_stats buffer).
	 */
	struct bnx2x_fw_stats_req	*fw_stats_req;
	dma_addr_t			fw_stats_req_mapping;
	int				fw_stats_req_sz;

	/*
1522
	 * FW statistics data shortcut (points at the beginning of
1523 1524 1525 1526 1527 1528
	 * fw_stats buffer + fw_stats_req_sz).
	 */
	struct bnx2x_fw_stats_data	*fw_stats_data;
	dma_addr_t			fw_stats_data_mapping;
	int				fw_stats_data_sz;

M
Merav Sicron 已提交
1529 1530 1531 1532 1533
	/* For max 196 cids (64*3 + non-eth), 32KB ILT page size and 1KB
	 * context size we need 8 ILT entries.
	 */
#define ILT_MAX_L2_LINES	8
	struct hw_context	context[ILT_MAX_L2_LINES];
1534 1535 1536

	struct bnx2x_ilt	*ilt;
#define BP_ILT(bp)		((bp)->ilt)
1537
#define ILT_MAX_LINES		256
1538 1539 1540 1541
/*
 * Maximum supported number of RSS queues: number of IGU SBs minus one that goes
 * to CNIC.
 */
1542
#define BNX2X_MAX_RSS_COUNT(bp)	((bp)->igu_sb_cnt - CNIC_SUPPORT(bp))
1543

1544 1545
/*
 * Maximum CID count that might be required by the bnx2x:
1546
 * Max RSS * Max_Tx_Multi_Cos + FCoE + iSCSI
1547
 */
1548
#define BNX2X_L2_CID_COUNT(bp)	(BNX2X_NUM_ETH_QUEUES(bp) * BNX2X_MULTI_TX_COS \
1549
				+ 2 * CNIC_SUPPORT(bp))
1550
#define BNX2X_L2_MAX_CID(bp)	(BNX2X_MAX_RSS_COUNT(bp) * BNX2X_MULTI_TX_COS \
1551
				+ 2 * CNIC_SUPPORT(bp))
1552 1553
#define L2_ILT_LINES(bp)	(DIV_ROUND_UP(BNX2X_L2_CID_COUNT(bp),\
					ILT_PAGE_CIDS))
1554 1555

	int			qm_cid_count;
E
Eliezer Tamir 已提交
1556

1557
	bool			dropless_fc;
1558

1559 1560
	void			*t2;
	dma_addr_t		t2_mapping;
1561
	struct cnic_ops	__rcu	*cnic_ops;
1562 1563 1564
	void			*cnic_data;
	u32			cnic_tag;
	struct cnic_eth_dev	cnic_eth_dev;
1565
	union host_hc_status_block cnic_sb;
1566 1567 1568 1569 1570 1571 1572
	dma_addr_t		cnic_sb_mapping;
	struct eth_spe		*cnic_kwq;
	struct eth_spe		*cnic_kwq_prod;
	struct eth_spe		*cnic_kwq_cons;
	struct eth_spe		*cnic_kwq_last;
	u16			cnic_kwq_pending;
	u16			cnic_spq_pending;
V
Vladislav Zolotarov 已提交
1573
	u8			fip_mac[ETH_ALEN];
1574 1575 1576 1577 1578
	struct mutex		cnic_mutex;
	struct bnx2x_vlan_mac_obj iscsi_l2_mac_obj;

	/* Start index of the "special" (CNIC related) L2 cleints */
	u8				cnic_base_cl_id;
1579

1580 1581
	int			dmae_ready;
	/* used to synchronize dmae accesses */
1582
	spinlock_t		dmae_lock;
1583

E
Eilon Greenstein 已提交
1584 1585 1586
	/* used to protect the FW mail box */
	struct mutex		fw_mb_mutex;

Y
Yitchak Gertner 已提交
1587 1588
	/* used to synchronize stats collecting */
	int			stats_state;
1589 1590 1591 1592

	/* used for synchronization of concurrent threads statistics handling */
	spinlock_t		stats_lock;

Y
Yitchak Gertner 已提交
1593 1594 1595
	/* used by dmae command loader */
	struct dmae_command	stats_dmae;
	int			executer_idx;
1596

Y
Yitchak Gertner 已提交
1597 1598
	u16			stats_counter;
	struct bnx2x_eth_stats	eth_stats;
1599
	struct host_func_stats		func_stats;
1600 1601 1602 1603
	struct bnx2x_eth_stats_old	eth_stats_old;
	struct bnx2x_net_stats_old	net_stats_old;
	struct bnx2x_fw_port_stats_old	fw_stats_old;
	bool			stats_init;
Y
Yitchak Gertner 已提交
1604 1605 1606 1607 1608

	struct z_stream_s	*strm;
	void			*gunzip_buf;
	dma_addr_t		gunzip_mapping;
	int			gunzip_outlen;
1609
#define FW_BUF_SIZE			0x8000
1610 1611 1612
#define GUNZIP_BUF(bp)			(bp->gunzip_buf)
#define GUNZIP_PHYS(bp)			(bp->gunzip_mapping)
#define GUNZIP_OUTLEN(bp)		(bp->gunzip_outlen)
E
Eliezer Tamir 已提交
1613

1614
	struct raw_op		*init_ops;
1615
	/* Init blocks offsets inside init_ops */
1616
	u16			*init_ops_offsets;
1617
	/* Data blob - has 32 bit granularity */
1618
	u32			*init_data;
1619 1620
	u32			init_mode_flags;
#define INIT_MODE_FLAGS(bp)	(bp->init_mode_flags)
1621
	/* Zipped PRAM blobs - raw data */
1622 1623 1624 1625 1626 1627 1628 1629
	const u8		*tsem_int_table_data;
	const u8		*tsem_pram_data;
	const u8		*usem_int_table_data;
	const u8		*usem_pram_data;
	const u8		*xsem_int_table_data;
	const u8		*xsem_pram_data;
	const u8		*csem_int_table_data;
	const u8		*csem_pram_data;
1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641
#define INIT_OPS(bp)			(bp->init_ops)
#define INIT_OPS_OFFSETS(bp)		(bp->init_ops_offsets)
#define INIT_DATA(bp)			(bp->init_data)
#define INIT_TSEM_INT_TABLE_DATA(bp)	(bp->tsem_int_table_data)
#define INIT_TSEM_PRAM_DATA(bp)		(bp->tsem_pram_data)
#define INIT_USEM_INT_TABLE_DATA(bp)	(bp->usem_int_table_data)
#define INIT_USEM_PRAM_DATA(bp)		(bp->usem_pram_data)
#define INIT_XSEM_INT_TABLE_DATA(bp)	(bp->xsem_int_table_data)
#define INIT_XSEM_PRAM_DATA(bp)		(bp->xsem_pram_data)
#define INIT_CSEM_INT_TABLE_DATA(bp)	(bp->csem_int_table_data)
#define INIT_CSEM_PRAM_DATA(bp)		(bp->csem_pram_data)

1642
#define PHY_FW_VER_LEN			20
1643
	char			fw_ver[32];
1644
	const struct firmware	*firmware;
1645

1646 1647 1648
	struct bnx2x_vfdb	*vfdb;
#define IS_SRIOV(bp)		((bp)->vfdb)

S
Shmulik Ravid 已提交
1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662
	/* DCB support on/off */
	u16 dcb_state;
#define BNX2X_DCB_STATE_OFF			0
#define BNX2X_DCB_STATE_ON			1

	/* DCBX engine mode */
	int dcbx_enabled;
#define BNX2X_DCBX_ENABLED_OFF			0
#define BNX2X_DCBX_ENABLED_ON_NEG_OFF		1
#define BNX2X_DCBX_ENABLED_ON_NEG_ON		2
#define BNX2X_DCBX_ENABLED_INVALID		(-1)

	bool dcbx_mode_uset;

V
Vladislav Zolotarov 已提交
1663 1664 1665 1666
	struct bnx2x_config_dcbx_params		dcbx_config_params;
	struct bnx2x_dcbx_port_params		dcbx_port_params;
	int					dcb_version;

1667
	/* CAM credit pools */
1668 1669 1670 1671

	/* used only in sriov */
	struct bnx2x_credit_pool_obj		vlans_pool;

1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
	struct bnx2x_credit_pool_obj		macs_pool;

	/* RX_MODE object */
	struct bnx2x_rx_mode_obj		rx_mode_obj;

	/* MCAST object */
	struct bnx2x_mcast_obj			mcast_obj;

	/* RSS configuration object */
	struct bnx2x_rss_config_obj		rss_conf_obj;

	/* Function State controlling object */
	struct bnx2x_func_sp_obj		func_obj;

	unsigned long				sp_state;

1688 1689 1690
	/* operation indication for the sp_rtnl task */
	unsigned long				sp_rtnl_state;

1691
	/* DCBX Negotation results */
V
Vladislav Zolotarov 已提交
1692 1693
	struct dcbx_features			dcbx_local_feat;
	u32					dcbx_error;
1694

1695 1696 1697 1698
#ifdef BCM_DCBNL
	struct dcbx_features			dcbx_remote_feat;
	u32					dcbx_remote_flags;
#endif
B
Barak Witkowski 已提交
1699 1700 1701
	/* AFEX: store default vlan used */
	int					afex_def_vlan_tag;
	enum mf_cfg_afex_vlan_mode		afex_vlan_mode;
1702
	u32					pending_max;
1703 1704 1705 1706 1707 1708

	/* multiple tx classes of service */
	u8					max_cos;

	/* priority to cos mapping */
	u8					prio_to_cos[8];
1709 1710

	int fp_array_size;
1711
	u32 dump_preset_idx;
E
Eliezer Tamir 已提交
1712 1713
};

1714 1715
/* Tx queues may be less or equal to Rx queues */
extern int num_queues;
1716
#define BNX2X_NUM_QUEUES(bp)	(bp->num_queues)
1717
#define BNX2X_NUM_ETH_QUEUES(bp) ((bp)->num_ethernet_queues)
1718
#define BNX2X_NUM_NON_CNIC_QUEUES(bp)	(BNX2X_NUM_QUEUES(bp) - \
1719
					 (bp)->num_cnic_queues)
1720
#define BNX2X_NUM_RX_QUEUES(bp)	BNX2X_NUM_QUEUES(bp)
V
Vladislav Zolotarov 已提交
1721

1722
#define is_multi(bp)		(BNX2X_NUM_QUEUES(bp) > 1)
1723

1724 1725
#define BNX2X_MAX_QUEUES(bp)	BNX2X_MAX_RSS_COUNT(bp)
/* #define is_eth_multi(bp)	(BNX2X_NUM_ETH_QUEUES(bp) > 1) */
1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739

#define RSS_IPV4_CAP_MASK						\
	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY

#define RSS_IPV4_TCP_CAP_MASK						\
	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY

#define RSS_IPV6_CAP_MASK						\
	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY

#define RSS_IPV6_TCP_CAP_MASK						\
	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY

/* func init flags */
1740 1741 1742 1743 1744 1745
#define FUNC_FLG_RSS		0x0001
#define FUNC_FLG_STATS		0x0002
/* removed  FUNC_FLG_UNMATCHED	0x0004 */
#define FUNC_FLG_TPA		0x0008
#define FUNC_FLG_SPQ		0x0010
#define FUNC_FLG_LEADING	0x0020	/* PF only */
1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758


struct bnx2x_func_init_params {
	/* dma */
	dma_addr_t	fw_stat_map;	/* valid iff FUNC_FLG_STATS */
	dma_addr_t	spq_map;	/* valid iff FUNC_FLG_SPQ */

	u16		func_flgs;
	u16		func_id;	/* abs fid */
	u16		pf_id;
	u16		spq_prod;	/* valid iff FUNC_FLG_SPQ */
};

1759 1760 1761 1762 1763 1764 1765
#define for_each_cnic_queue(bp, var) \
	for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
	     (var)++) \
		if (skip_queue(bp, var))	\
			continue;		\
		else

V
Vladislav Zolotarov 已提交
1766
#define for_each_eth_queue(bp, var) \
1767
	for ((var) = 0; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
V
Vladislav Zolotarov 已提交
1768 1769

#define for_each_nondefault_eth_queue(bp, var) \
1770
	for ((var) = 1; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
V
Vladislav Zolotarov 已提交
1771

E
Eilon Greenstein 已提交
1772
#define for_each_queue(bp, var) \
1773
	for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
V
Vladislav Zolotarov 已提交
1774 1775 1776 1777
		if (skip_queue(bp, var))	\
			continue;		\
		else

1778
/* Skip forwarding FP */
1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794
#define for_each_valid_rx_queue(bp, var)			\
	for ((var) = 0;						\
	     (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) :	\
		      BNX2X_NUM_ETH_QUEUES(bp));		\
	     (var)++)						\
		if (skip_rx_queue(bp, var))			\
			continue;				\
		else

#define for_each_rx_queue_cnic(bp, var) \
	for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
	     (var)++) \
		if (skip_rx_queue(bp, var))	\
			continue;		\
		else

V
Vladislav Zolotarov 已提交
1795
#define for_each_rx_queue(bp, var) \
1796
	for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
V
Vladislav Zolotarov 已提交
1797 1798 1799 1800
		if (skip_rx_queue(bp, var))	\
			continue;		\
		else

1801
/* Skip OOO FP */
1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817
#define for_each_valid_tx_queue(bp, var)			\
	for ((var) = 0;						\
	     (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) :	\
		      BNX2X_NUM_ETH_QUEUES(bp));		\
	     (var)++)						\
		if (skip_tx_queue(bp, var))			\
			continue;				\
		else

#define for_each_tx_queue_cnic(bp, var) \
	for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
	     (var)++) \
		if (skip_tx_queue(bp, var))	\
			continue;		\
		else

V
Vladislav Zolotarov 已提交
1818
#define for_each_tx_queue(bp, var) \
1819
	for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
V
Vladislav Zolotarov 已提交
1820 1821 1822 1823
		if (skip_tx_queue(bp, var))	\
			continue;		\
		else

1824
#define for_each_nondefault_queue(bp, var) \
1825
	for ((var) = 1; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
V
Vladislav Zolotarov 已提交
1826 1827 1828
		if (skip_queue(bp, var))	\
			continue;		\
		else
1829

1830 1831 1832
#define for_each_cos_in_tx_queue(fp, var) \
	for ((var) = 0; (var) < (fp)->max_cos; (var)++)

V
Vladislav Zolotarov 已提交
1833
/* skip rx queue
1834
 * if FCOE l2 support is disabled and this is the fcoe L2 queue
V
Vladislav Zolotarov 已提交
1835 1836 1837 1838
 */
#define skip_rx_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))

/* skip tx queue
1839
 * if FCOE l2 support is disabled and this is the fcoe L2 queue
V
Vladislav Zolotarov 已提交
1840 1841 1842 1843
 */
#define skip_tx_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))

#define skip_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))
1844

D
Dmitry Kravkov 已提交
1845

1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888


/**
 * bnx2x_set_mac_one - configure a single MAC address
 *
 * @bp:			driver handle
 * @mac:		MAC to configure
 * @obj:		MAC object handle
 * @set:		if 'true' add a new MAC, otherwise - delete
 * @mac_type:		the type of the MAC to configure (e.g. ETH, UC list)
 * @ramrod_flags:	RAMROD_XXX flags (e.g. RAMROD_CONT, RAMROD_COMP_WAIT)
 *
 * Configures one MAC according to provided parameters or continues the
 * execution of previously scheduled commands if RAMROD_CONT is set in
 * ramrod_flags.
 *
 * Returns zero if operation has successfully completed, a positive value if the
 * operation has been successfully scheduled and a negative - if a requested
 * operations has failed.
 */
int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
		      struct bnx2x_vlan_mac_obj *obj, bool set,
		      int mac_type, unsigned long *ramrod_flags);
/**
 * bnx2x_del_all_macs - delete all MACs configured for the specific MAC object
 *
 * @bp:			driver handle
 * @mac_obj:		MAC object handle
 * @mac_type:		type of the MACs to clear (BNX2X_XXX_MAC)
 * @wait_for_comp:	if 'true' block until completion
 *
 * Deletes all MACs of the specific type (e.g. ETH, UC list).
 *
 * Returns zero if operation has successfully completed, a positive value if the
 * operation has been successfully scheduled and a negative - if a requested
 * operations has failed.
 */
int bnx2x_del_all_macs(struct bnx2x *bp,
		       struct bnx2x_vlan_mac_obj *mac_obj,
		       int mac_type, bool wait_for_comp);

/* Init Function API  */
void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p);
1889 1890
void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
		    u8 vf_valid, int fw_sb_id, int igu_sb_id);
1891
u32 bnx2x_get_pretend_reg(struct bnx2x *bp);
1892 1893 1894 1895
int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode);
int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
1896 1897
void bnx2x_read_mf_cfg(struct bnx2x *bp);

1898
int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val);
1899

D
Dmitry Kravkov 已提交
1900
/* dmae */
Y
Yaniv Rosner 已提交
1901 1902 1903
void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
		      u32 len32);
D
Dmitry Kravkov 已提交
1904 1905 1906 1907 1908 1909
void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx);
u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type);
u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode);
u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
		      bool with_comp, u8 comp_type);

1910 1911 1912 1913 1914
void bnx2x_prep_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
			       u8 src_type, u8 dst_type);
int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae);
void bnx2x_dp_dmae(struct bnx2x *bp, struct dmae_command *dmae, int msglvl);

A
Ariel Elior 已提交
1915 1916 1917 1918
/* FLR related routines */
u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp);
void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count);
int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt);
1919
u8 bnx2x_is_pcie_pending(struct pci_dev *dev);
A
Ariel Elior 已提交
1920 1921
int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
				    char *msg, u32 poll_cnt);
D
Dmitry Kravkov 已提交
1922

1923 1924
void bnx2x_calc_fc_adv(struct bnx2x *bp);
int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
1925
		  u32 data_hi, u32 data_lo, int cmd_type);
1926
void bnx2x_update_coalesce(struct bnx2x *bp);
Y
Yaniv Rosner 已提交
1927
int bnx2x_get_cur_phy_idx(struct bnx2x *bp);
D
Dmitry Kravkov 已提交
1928

1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944
static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
			   int wait)
{
	u32 val;

	do {
		val = REG_RD(bp, reg);
		if (val == expected)
			break;
		ms -= wait;
		msleep(wait);

	} while (ms > 0);

	return val;
}
D
Dmitry Kravkov 已提交
1945

1946 1947 1948
void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id,
			    bool is_pf);

1949 1950
#define BNX2X_ILT_ZALLOC(x, y, size) \
	do { \
1951
		x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
1952 1953 1954 1955 1956 1957 1958
		if (x) \
			memset(x, 0, size); \
	} while (0)

#define BNX2X_ILT_FREE(x, y, size) \
	do { \
		if (x) { \
1959
			dma_free_coherent(&bp->pdev->dev, size, x, y); \
1960 1961 1962 1963 1964 1965 1966 1967 1968
			x = NULL; \
			y = 0; \
		} \
	} while (0)

#define ILOG2(x)	(ilog2((x)))

#define ILT_NUM_PAGE_ENTRIES	(3072)
/* In 57710/11 we use whole table since we have 8 func
D
Dmitry Kravkov 已提交
1969 1970
 * In 57712 we have only 4 func, but use same size per func, then only half of
 * the table in use
1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982
 */
#define ILT_PER_FUNC		(ILT_NUM_PAGE_ENTRIES/8)

#define FUNC_ILT_BASE(func)	(func * ILT_PER_FUNC)
/*
 * the phys address is shifted right 12 bits and has an added
 * 1=valid bit added to the 53rd bit
 * then since this is a wide register(TM)
 * we split it into two 32 bit writes
 */
#define ONCHIP_ADDR1(x)		((u32)(((u64)x >> 12) & 0xFFFFFFFF))
#define ONCHIP_ADDR2(x)		((u32)((1 << 20) | ((u64)x >> 44)))
1983 1984 1985 1986 1987

/* load/unload mode */
#define LOAD_NORMAL			0
#define LOAD_OPEN			1
#define LOAD_DIAG			2
1988
#define LOAD_LOOPBACK_EXT		3
1989 1990
#define UNLOAD_NORMAL			0
#define UNLOAD_CLOSE			1
D
Dmitry Kravkov 已提交
1991
#define UNLOAD_RECOVERY			2
1992

Y
Yitchak Gertner 已提交
1993

1994
/* DMAE command defines */
D
Dmitry Kravkov 已提交
1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013
#define DMAE_TIMEOUT			-1
#define DMAE_PCI_ERROR			-2	/* E2 and onward */
#define DMAE_NOT_RDY			-3
#define DMAE_PCI_ERR_FLAG		0x80000000

#define DMAE_SRC_PCI			0
#define DMAE_SRC_GRC			1

#define DMAE_DST_NONE			0
#define DMAE_DST_PCI			1
#define DMAE_DST_GRC			2

#define DMAE_COMP_PCI			0
#define DMAE_COMP_GRC			1

/* E2 and onward - PCI error handling in the completion */

#define DMAE_COMP_REGULAR		0
#define DMAE_COM_SET_ERR		1
2014

D
Dmitry Kravkov 已提交
2015 2016 2017 2018
#define DMAE_CMD_SRC_PCI		(DMAE_SRC_PCI << \
						DMAE_COMMAND_SRC_SHIFT)
#define DMAE_CMD_SRC_GRC		(DMAE_SRC_GRC << \
						DMAE_COMMAND_SRC_SHIFT)
2019

D
Dmitry Kravkov 已提交
2020 2021 2022 2023 2024 2025 2026 2027 2028
#define DMAE_CMD_DST_PCI		(DMAE_DST_PCI << \
						DMAE_COMMAND_DST_SHIFT)
#define DMAE_CMD_DST_GRC		(DMAE_DST_GRC << \
						DMAE_COMMAND_DST_SHIFT)

#define DMAE_CMD_C_DST_PCI		(DMAE_COMP_PCI << \
						DMAE_COMMAND_C_DST_SHIFT)
#define DMAE_CMD_C_DST_GRC		(DMAE_COMP_GRC << \
						DMAE_COMMAND_C_DST_SHIFT)
2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043

#define DMAE_CMD_C_ENABLE		DMAE_COMMAND_C_TYPE_ENABLE

#define DMAE_CMD_ENDIANITY_NO_SWAP	(0 << DMAE_COMMAND_ENDIANITY_SHIFT)
#define DMAE_CMD_ENDIANITY_B_SWAP	(1 << DMAE_COMMAND_ENDIANITY_SHIFT)
#define DMAE_CMD_ENDIANITY_DW_SWAP	(2 << DMAE_COMMAND_ENDIANITY_SHIFT)
#define DMAE_CMD_ENDIANITY_B_DW_SWAP	(3 << DMAE_COMMAND_ENDIANITY_SHIFT)

#define DMAE_CMD_PORT_0			0
#define DMAE_CMD_PORT_1			DMAE_COMMAND_PORT

#define DMAE_CMD_SRC_RESET		DMAE_COMMAND_SRC_RESET
#define DMAE_CMD_DST_RESET		DMAE_COMMAND_DST_RESET
#define DMAE_CMD_E1HVN_SHIFT		DMAE_COMMAND_E1HVN_SHIFT

D
Dmitry Kravkov 已提交
2044 2045 2046 2047 2048 2049 2050 2051 2052
#define DMAE_SRC_PF			0
#define DMAE_SRC_VF			1

#define DMAE_DST_PF			0
#define DMAE_DST_VF			1

#define DMAE_C_SRC			0
#define DMAE_C_DST			1

2053
#define DMAE_LEN32_RD_MAX		0x80
2054
#define DMAE_LEN32_WR_MAX(bp)		(CHIP_IS_E1(bp) ? 0x400 : 0x2000)
2055

D
Dmitry Kravkov 已提交
2056 2057
#define DMAE_COMP_VAL			0x60d0d0ae /* E2 and on - upper bit
							indicates eror */
2058 2059

#define MAX_DMAE_C_PER_PORT		8
2060
#define INIT_DMAE_C(bp)			(BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
2061
					 BP_VN(bp))
2062
#define PMF_DMAE_C(bp)			(BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
2063 2064
					 E1HVN_MAX)

E
Eliezer Tamir 已提交
2065 2066 2067 2068 2069
/* PCIE link and speed */
#define PCICFG_LINK_WIDTH		0x1f00000
#define PCICFG_LINK_WIDTH_SHIFT		20
#define PCICFG_LINK_SPEED		0xf0000
#define PCICFG_LINK_SPEED_SHIFT		16
E
Eliezer Tamir 已提交
2070

2071 2072 2073 2074
#define BNX2X_NUM_TESTS_SF		7
#define BNX2X_NUM_TESTS_MF		3
#define BNX2X_NUM_TESTS(bp)		(IS_MF(bp) ? BNX2X_NUM_TESTS_MF : \
						     BNX2X_NUM_TESTS_SF)
Y
Yitchak Gertner 已提交
2075

E
Eilon Greenstein 已提交
2076 2077
#define BNX2X_PHY_LOOPBACK		0
#define BNX2X_MAC_LOOPBACK		1
2078
#define BNX2X_EXT_LOOPBACK		2
E
Eilon Greenstein 已提交
2079 2080
#define BNX2X_PHY_LOOPBACK_FAILED	1
#define BNX2X_MAC_LOOPBACK_FAILED	2
2081
#define BNX2X_EXT_LOOPBACK_FAILED	3
Y
Yitchak Gertner 已提交
2082 2083
#define BNX2X_LOOPBACK_FAILED		(BNX2X_MAC_LOOPBACK_FAILED | \
					 BNX2X_PHY_LOOPBACK_FAILED)
E
Eliezer Tamir 已提交
2084

2085 2086
#define STROM_ASSERT_ARRAY_SIZE		50

2087
/* must be used on a CID before placing it on a HW ring */
2088
#define HW_CID(bp, x)			((BP_PORT(bp) << 23) | \
2089
					 (BP_VN(bp) << BNX2X_SWCID_SHIFT) | \
2090
					 (x))
2091 2092 2093 2094 2095

#define SP_DESC_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_spe))
#define MAX_SP_DESC_CNT			(SP_DESC_CNT - 1)


2096
#define BNX2X_BTR			4
2097
#define MAX_SPQ_PENDING			8
E
Eliezer Tamir 已提交
2098

2099 2100 2101
/* CMNG constants, as derived from system spec calculations */
/* default MIN rate in case VNIC min rate is configured to zero - 100Mbps */
#define DEF_MIN_RATE					100
D
Dmitry Kravkov 已提交
2102 2103
/* resolution of the rate shaping timer - 400 usec */
#define RS_PERIODIC_TIMEOUT_USEC			400
2104
/* number of bytes in single QM arbitration cycle -
2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115
 * coefficient for calculating the fairness timer */
#define QM_ARB_BYTES					160000
/* resolution of Min algorithm 1:100 */
#define MIN_RES						100
/* how many bytes above threshold for the minimal credit of Min algorithm*/
#define MIN_ABOVE_THRESH				32768
/* Fairness algorithm integration time coefficient -
 * for calculating the actual Tfair */
#define T_FAIR_COEF	((MIN_ABOVE_THRESH +  QM_ARB_BYTES) * 8 * MIN_RES)
/* Memory of fairness algorithm . 2 cycles */
#define FAIR_MEM					2
2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130

#define ATTN_NIG_FOR_FUNC		(1L << 8)
#define ATTN_SW_TIMER_4_FUNC		(1L << 9)
#define GPIO_2_FUNC			(1L << 10)
#define GPIO_3_FUNC			(1L << 11)
#define GPIO_4_FUNC			(1L << 12)
#define ATTN_GENERAL_ATTN_1		(1L << 13)
#define ATTN_GENERAL_ATTN_2		(1L << 14)
#define ATTN_GENERAL_ATTN_3		(1L << 15)
#define ATTN_GENERAL_ATTN_4		(1L << 13)
#define ATTN_GENERAL_ATTN_5		(1L << 14)
#define ATTN_GENERAL_ATTN_6		(1L << 15)

#define ATTN_HARD_WIRED_MASK		0xff00
#define ATTENTION_ID			4
E
Eliezer Tamir 已提交
2131 2132


2133 2134 2135 2136 2137
/* stuff added to make the code fit 80Col */

#define BNX2X_PMF_LINK_ASSERT \
	GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))

E
Eliezer Tamir 已提交
2138 2139 2140 2141 2142 2143 2144 2145 2146
#define BNX2X_MC_ASSERT_BITS \
	(GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
	 GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
	 GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
	 GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))

#define BNX2X_MCP_ASSERT \
	GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)

2147 2148 2149 2150 2151 2152 2153 2154
#define BNX2X_GRC_TIMEOUT	GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
#define BNX2X_GRC_RSV		(GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))

E
Eliezer Tamir 已提交
2155 2156 2157 2158
#define HW_INTERRUT_ASSERT_SET_0 \
				(AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
2159
				 AEU_INPUTS_ATTN_BITS_BRB_HW_INTERRUPT | \
2160
				 AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT)
2161
#define HW_PRTY_ASSERT_SET_0	(AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
E
Eliezer Tamir 已提交
2162 2163 2164
				 AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
				 AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
				 AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
2165 2166 2167
				 AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR |\
				 AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR |\
				 AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR)
E
Eliezer Tamir 已提交
2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179
#define HW_INTERRUT_ASSERT_SET_1 \
				(AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
2180
#define HW_PRTY_ASSERT_SET_1	(AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR |\
E
Eliezer Tamir 已提交
2181
				 AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
2182
				 AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR |\
E
Eliezer Tamir 已提交
2183
				 AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
2184
				 AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR |\
E
Eliezer Tamir 已提交
2185
				 AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
2186
				 AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
2187
				 AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR |\
2188
			     AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
E
Eliezer Tamir 已提交
2189 2190
				 AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
				 AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
2191
				 AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR |\
E
Eliezer Tamir 已提交
2192 2193
				 AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
				 AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
2194 2195
				 AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR |\
				 AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR)
E
Eliezer Tamir 已提交
2196 2197 2198 2199 2200 2201
#define HW_INTERRUT_ASSERT_SET_2 \
				(AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
			AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
				 AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
2202
#define HW_PRTY_ASSERT_SET_2	(AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
E
Eliezer Tamir 已提交
2203 2204 2205 2206
				 AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
			AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
				 AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
				 AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
2207
				 AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR |\
E
Eliezer Tamir 已提交
2208 2209 2210
				 AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
				 AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)

2211 2212 2213 2214
#define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \
		AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \
		AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \
		AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY)
E
Eliezer Tamir 已提交
2215

2216 2217 2218
#define HW_PRTY_ASSERT_SET_4 (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR | \
			      AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)

2219
#define MULTI_MASK			0x7f
E
Eliezer Tamir 已提交
2220

2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243
#define DEF_USB_FUNC_OFF	offsetof(struct cstorm_def_status_block_u, func)
#define DEF_CSB_FUNC_OFF	offsetof(struct cstorm_def_status_block_c, func)
#define DEF_XSB_FUNC_OFF	offsetof(struct xstorm_def_status_block, func)
#define DEF_TSB_FUNC_OFF	offsetof(struct tstorm_def_status_block, func)

#define DEF_USB_IGU_INDEX_OFF \
			offsetof(struct cstorm_def_status_block_u, igu_index)
#define DEF_CSB_IGU_INDEX_OFF \
			offsetof(struct cstorm_def_status_block_c, igu_index)
#define DEF_XSB_IGU_INDEX_OFF \
			offsetof(struct xstorm_def_status_block, igu_index)
#define DEF_TSB_IGU_INDEX_OFF \
			offsetof(struct tstorm_def_status_block, igu_index)

#define DEF_USB_SEGMENT_OFF \
			offsetof(struct cstorm_def_status_block_u, segment)
#define DEF_CSB_SEGMENT_OFF \
			offsetof(struct cstorm_def_status_block_c, segment)
#define DEF_XSB_SEGMENT_OFF \
			offsetof(struct xstorm_def_status_block, segment)
#define DEF_TSB_SEGMENT_OFF \
			offsetof(struct tstorm_def_status_block, segment)

E
Eliezer Tamir 已提交
2244
#define BNX2X_SP_DSB_INDEX \
2245 2246
		(&bp->def_status_blk->sp_sb.\
					index_values[HC_SP_INDEX_ETH_DEF_CONS])
D
Dmitry Kravkov 已提交
2247

E
Eliezer Tamir 已提交
2248
#define CAM_IS_INVALID(x) \
2249 2250 2251
	(GET_FLAG(x.flags, \
	MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \
	(T_ETH_MAC_COMMAND_INVALIDATE))
E
Eliezer Tamir 已提交
2252

2253 2254 2255 2256
/* Number of u32 elements in MC hash array */
#define MC_HASH_SIZE			8
#define MC_HASH_OFFSET(bp, i)		(BAR_TSTRORM_INTMEM + \
	TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
E
Eliezer Tamir 已提交
2257

2258 2259 2260 2261
#ifndef PXP2_REG_PXP2_INT_STS
#define PXP2_REG_PXP2_INT_STS		PXP2_REG_PXP2_INT_STS_0
#endif

D
Dmitry Kravkov 已提交
2262 2263 2264
#ifndef ETH_MAX_RX_CLIENTS_E2
#define ETH_MAX_RX_CLIENTS_E2		ETH_MAX_RX_CLIENTS_E1H
#endif
D
Dmitry Kravkov 已提交
2265

2266 2267 2268
#define BNX2X_VPD_LEN			128
#define VENDOR_ID_LEN			4

2269 2270 2271 2272 2273 2274
#define VF_ACQUIRE_THRESH		3
#define VF_ACQUIRE_MAC_FILTERS		1
#define VF_ACQUIRE_MC_FILTERS		10

#define GOOD_ME_REG(me_reg) (((me_reg) & ME_REG_VF_VALID) && \
			    (!((me_reg) & ME_REG_VF_ERR)))
A
Ariel Elior 已提交
2275
int bnx2x_nic_load_analyze_req(struct bnx2x *bp, u32 load_code);
2276
/* Congestion management fairness mode */
Y
Yuval Mintz 已提交
2277 2278
#define CMNG_FNS_NONE			0
#define CMNG_FNS_MINMAX			1
2279 2280 2281 2282 2283

#define HC_SEG_ACCESS_DEF		0   /*Driver decision 0-3*/
#define HC_SEG_ACCESS_ATTN		4
#define HC_SEG_ACCESS_NORM		0   /*Driver decision 0-1*/

2284 2285 2286 2287 2288 2289
static const u32 dmae_reg_go_c[] = {
	DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
	DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
	DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
	DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
};
2290

A
Ariel Elior 已提交
2291
void bnx2x_set_ethtool_ops(struct bnx2x *bp, struct net_device *netdev);
2292
void bnx2x_notify_link_changed(struct bnx2x *bp);
D
Dmitry Kravkov 已提交
2293

2294
#define BNX2X_MF_SD_PROTOCOL(bp) \
D
Dmitry Kravkov 已提交
2295 2296
	((bp)->mf_config[BP_VN(bp)] & FUNC_MF_CFG_PROTOCOL_MASK)

2297 2298
#define BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) \
	(BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_ISCSI)
D
Dmitry Kravkov 已提交
2299

2300 2301 2302 2303 2304 2305
#define BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp) \
	(BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_FCOE)

#define IS_MF_ISCSI_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp))
#define IS_MF_FCOE_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp))

B
Barak Witkowski 已提交
2306 2307 2308 2309
#define BNX2X_MF_EXT_PROTOCOL_FCOE(bp)  ((bp)->mf_ext_config & \
					 MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)

#define IS_MF_FCOE_AFEX(bp) (IS_MF_AFEX(bp) && BNX2X_MF_EXT_PROTOCOL_FCOE(bp))
2310 2311 2312
#define IS_MF_STORAGE_SD(bp) (IS_MF_SD(bp) && \
				(BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) || \
				 BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)))
D
Dmitry Kravkov 已提交
2313

Y
Yuval Mintz 已提交
2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325
#define SET_FLAG(value, mask, flag) \
	do {\
		(value) &= ~(mask);\
		(value) |= ((flag) << (mask##_SHIFT));\
	} while (0)

#define GET_FLAG(value, mask) \
	(((value) & (mask)) >> (mask##_SHIFT))

#define GET_FIELD(value, fname) \
	(((value) & (fname##_MASK)) >> (fname##_SHIFT))

2326 2327 2328 2329 2330 2331
enum {
	SWITCH_UPDATE,
	AFEX_UPDATE,
};

#define NUM_MACS	8
B
Barak Witkowski 已提交
2332

E
Eliezer Tamir 已提交
2333
#endif /* bnx2x.h */