apic.h 16.2 KB
Newer Older
H
H. Peter Anvin 已提交
1 2
#ifndef _ASM_X86_APIC_H
#define _ASM_X86_APIC_H
T
Thomas Gleixner 已提交
3

4 5
#include <linux/cpumask.h>
#include <linux/pm.h>
6 7

#include <asm/alternative.h>
8
#include <asm/cpufeature.h>
T
Thomas Gleixner 已提交
9
#include <asm/processor.h>
10
#include <asm/apicdef.h>
A
Arun Sharma 已提交
11
#include <linux/atomic.h>
12 13
#include <asm/fixmap.h>
#include <asm/mpspec.h>
14
#include <asm/msr.h>
15
#include <asm/idle.h>
T
Thomas Gleixner 已提交
16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37

#define ARCH_APICTIMER_STOPS_ON_C3	1

/*
 * Debugging macros
 */
#define APIC_QUIET   0
#define APIC_VERBOSE 1
#define APIC_DEBUG   2

/*
 * Define the default level of output to be very little
 * This can be turned up by using apic=verbose for more
 * information and apic=debug for _lots_ of information.
 * apic_verbosity is defined in apic.c
 */
#define apic_printk(v, s, a...) do {       \
		if ((v) <= apic_verbosity) \
			printk(s, ##a);    \
	} while (0)


38
#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
T
Thomas Gleixner 已提交
39
extern void generic_apic_probe(void);
40 41 42 43 44
#else
static inline void generic_apic_probe(void)
{
}
#endif
T
Thomas Gleixner 已提交
45 46 47

#ifdef CONFIG_X86_LOCAL_APIC

48
extern unsigned int apic_verbosity;
T
Thomas Gleixner 已提交
49 50
extern int local_apic_timer_c2_ok;

51
extern int disable_apic;
52
extern unsigned int lapic_timer_frequency;
53 54 55 56 57 58 59 60 61 62 63 64 65 66 67

#ifdef CONFIG_SMP
extern void __inquire_remote_apic(int apicid);
#else /* CONFIG_SMP */
static inline void __inquire_remote_apic(int apicid)
{
}
#endif /* CONFIG_SMP */

static inline void default_inquire_remote_apic(int apicid)
{
	if (apic_verbosity >= APIC_DEBUG)
		__inquire_remote_apic(apicid);
}

68 69 70 71 72 73 74 75 76 77 78 79 80
/*
 * With 82489DX we can't rely on apic feature bit
 * retrieved via cpuid but still have to deal with
 * such an apic chip so we assume that SMP configuration
 * is found from MP table (64bit case uses ACPI mostly
 * which set smp presence flag as well so we are safe
 * to use this helper too).
 */
static inline bool apic_from_smp_config(void)
{
	return smp_found_config && !disable_apic;
}

T
Thomas Gleixner 已提交
81 82 83 84 85
/*
 * Basic functions accessing APICs.
 */
#ifdef CONFIG_PARAVIRT
#include <asm/paravirt.h>
86
#endif
T
Thomas Gleixner 已提交
87

88
extern int setup_profiling_timer(unsigned int);
89

90
static inline void native_apic_mem_write(u32 reg, u32 v)
T
Thomas Gleixner 已提交
91
{
92
	volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
T
Thomas Gleixner 已提交
93

94 95 96
	alternative_io("movl %0, %1", "xchgl %0, %1", X86_FEATURE_11AP,
		       ASM_OUTPUT2("=r" (v), "=m" (*addr)),
		       ASM_OUTPUT2("0" (v), "m" (*addr)));
T
Thomas Gleixner 已提交
97 98
}

99
static inline u32 native_apic_mem_read(u32 reg)
T
Thomas Gleixner 已提交
100 101 102 103
{
	return *((volatile u32 *)(APIC_BASE + reg));
}

Y
Yinghai Lu 已提交
104 105 106 107 108
extern void native_apic_wait_icr_idle(void);
extern u32 native_safe_apic_wait_icr_idle(void);
extern void native_apic_icr_write(u32 low, u32 id);
extern u64 native_apic_icr_read(void);

109
extern int x2apic_mode;
110

111
#ifdef CONFIG_X86_X2APIC
112 113 114 115 116 117 118 119 120 121
/*
 * Make previous memory operations globally visible before
 * sending the IPI through x2apic wrmsr. We need a serializing instruction or
 * mfence for this.
 */
static inline void x2apic_wrmsr_fence(void)
{
	asm volatile("mfence" : : : "memory");
}

122 123 124 125 126 127 128 129 130
static inline void native_apic_msr_write(u32 reg, u32 v)
{
	if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
	    reg == APIC_LVR)
		return;

	wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
}

131 132 133 134 135
static inline void native_apic_msr_eoi_write(u32 reg, u32 v)
{
	wrmsr(APIC_BASE_MSR + (APIC_EOI >> 4), APIC_EOI_ACK, 0);
}

136 137
static inline u32 native_apic_msr_read(u32 reg)
{
138
	u64 msr;
139 140 141 142

	if (reg == APIC_DFR)
		return -1;

143 144
	rdmsrl(APIC_BASE_MSR + (reg >> 4), msr);
	return (u32)msr;
145 146
}

Y
Yinghai Lu 已提交
147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
static inline void native_x2apic_wait_icr_idle(void)
{
	/* no need to wait for icr idle in x2apic */
	return;
}

static inline u32 native_safe_x2apic_wait_icr_idle(void)
{
	/* no need to wait for icr idle in x2apic */
	return 0;
}

static inline void native_x2apic_icr_write(u32 low, u32 id)
{
	wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
}

static inline u64 native_x2apic_icr_read(void)
{
	unsigned long val;

	rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
	return val;
}

172
extern int x2apic_phys;
173
extern int x2apic_preenabled;
174 175
extern void check_x2apic(void);
extern void enable_x2apic(void);
176 177
static inline int x2apic_enabled(void)
{
178
	u64 msr;
179 180 181 182

	if (!cpu_has_x2apic)
		return 0;

183
	rdmsrl(MSR_IA32_APICBASE, msr);
184 185 186 187
	if (msr & X2APIC_ENABLE)
		return 1;
	return 0;
}
188 189

#define x2apic_supported()	(cpu_has_x2apic)
190 191 192 193
static inline void x2apic_force_phys(void)
{
	x2apic_phys = 1;
}
194
#else
195 196 197
static inline void disable_x2apic(void)
{
}
Y
Yinghai Lu 已提交
198 199 200 201 202 203 204 205 206 207
static inline void check_x2apic(void)
{
}
static inline void enable_x2apic(void)
{
}
static inline int x2apic_enabled(void)
{
	return 0;
}
208 209 210
static inline void x2apic_force_phys(void)
{
}
211

212
#define	x2apic_preenabled 0
213
#define	x2apic_supported()	0
Y
Yinghai Lu 已提交
214
#endif
215

216 217
extern void enable_IR_x2apic(void);

T
Thomas Gleixner 已提交
218 219 220 221 222 223 224 225 226 227 228 229
extern int get_physical_broadcast(void);

extern int lapic_get_maxlvt(void);
extern void clear_local_APIC(void);
extern void connect_bsp_APIC(void);
extern void disconnect_bsp_APIC(int virt_wire_setup);
extern void disable_local_APIC(void);
extern void lapic_shutdown(void);
extern int verify_local_APIC(void);
extern void sync_Arb_IDs(void);
extern void init_bsp_APIC(void);
extern void setup_local_APIC(void);
230
extern void end_local_APIC_setup(void);
231
extern void bsp_end_local_APIC_setup(void);
T
Thomas Gleixner 已提交
232
extern void init_apic_mappings(void);
233
void register_lapic_address(unsigned long address);
T
Thomas Gleixner 已提交
234 235 236
extern void setup_boot_APIC_clock(void);
extern void setup_secondary_APIC_clock(void);
extern int APIC_init_uniprocessor(void);
237
extern int apic_force_enable(unsigned long addr);
T
Thomas Gleixner 已提交
238 239 240 241 242

/*
 * On 32bit this is mach-xxx local
 */
#ifdef CONFIG_X86_64
243 244 245 246 247 248
extern int apic_is_clustered_box(void);
#else
static inline int apic_is_clustered_box(void)
{
	return 0;
}
T
Thomas Gleixner 已提交
249 250
#endif

251
extern int setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask);
T
Thomas Gleixner 已提交
252 253 254 255

#else /* !CONFIG_X86_LOCAL_APIC */
static inline void lapic_shutdown(void) { }
#define local_apic_timer_c2_ok		1
256
static inline void init_apic_mappings(void) { }
257
static inline void disable_local_APIC(void) { }
258 259
# define setup_boot_APIC_clock x86_init_noop
# define setup_secondary_APIC_clock x86_init_noop
T
Thomas Gleixner 已提交
260 261
#endif /* !CONFIG_X86_LOCAL_APIC */

I
Ingo Molnar 已提交
262 263 264 265 266 267
#ifdef CONFIG_X86_64
#define	SET_APIC_ID(x)		(apic->set_apic_id(x))
#else

#endif

268 269 270 271 272 273 274 275 276 277
/*
 * Copyright 2004 James Cleverdon, IBM.
 * Subject to the GNU Public License, v.2
 *
 * Generic APIC sub-arch data struct.
 *
 * Hacked for x86-64 by James Cleverdon from i386 architecture code by
 * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
 * James Cleverdon.
 */
278
struct apic {
279 280 281 282
	char *name;

	int (*probe)(void);
	int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
283
	int (*apic_id_valid)(int apicid);
284 285 286 287 288 289 290 291 292 293
	int (*apic_id_registered)(void);

	u32 irq_delivery_mode;
	u32 irq_dest_mode;

	const struct cpumask *(*target_cpus)(void);

	int disable_esr;

	int dest_logical;
294
	unsigned long (*check_apicid_used)(physid_mask_t *map, int apicid);
295 296
	unsigned long (*check_apicid_present)(int apicid);

297 298
	void (*vector_allocation_domain)(int cpu, struct cpumask *retmask,
					 const struct cpumask *mask);
299 300
	void (*init_apic_ldr)(void);

301
	void (*ioapic_phys_id_map)(physid_mask_t *phys_map, physid_mask_t *retmap);
302 303 304 305

	void (*setup_apic_routing)(void);
	int (*multi_timer_check)(int apic, int irq);
	int (*cpu_present_to_apicid)(int mps_cpu);
306
	void (*apicid_to_cpu_present)(int phys_apicid, physid_mask_t *retmap);
307
	void (*setup_portio_remap)(void);
T
Thomas Gleixner 已提交
308
	int (*check_phys_apicid_present)(int phys_apicid);
309 310 311 312
	void (*enable_apic_mode)(void);
	int (*phys_pkg_id)(int cpuid_apic, int index_msb);

	/*
313
	 * When one of the next two hooks returns 1 the apic
314 315 316 317 318 319 320 321 322
	 * is switched to this. Essentially they are additional
	 * probe functions:
	 */
	int (*mps_oem_check)(struct mpc_table *mpc, char *oem, char *productid);

	unsigned int (*get_apic_id)(unsigned long x);
	unsigned long (*set_apic_id)(unsigned int id);
	unsigned long apic_id_mask;

323 324 325
	int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask,
				      const struct cpumask *andmask,
				      unsigned int *apicid);
326 327 328 329 330 331 332 333 334 335

	/* ipi */
	void (*send_IPI_mask)(const struct cpumask *mask, int vector);
	void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
					 int vector);
	void (*send_IPI_allbutself)(int vector);
	void (*send_IPI_all)(int vector);
	void (*send_IPI_self)(int vector);

	/* wakeup_secondary_cpu */
336
	int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
337 338 339 340

	int trampoline_phys_low;
	int trampoline_phys_high;

341
	bool wait_for_init_deassert;
342 343 344 345 346 347
	void (*smp_callin_clear_local_apic)(void);
	void (*inquire_remote_apic)(int apicid);

	/* apic ops */
	u32 (*read)(u32 reg);
	void (*write)(u32 reg, u32 v);
348 349 350 351 352 353 354 355
	/*
	 * ->eoi_write() has the same signature as ->write().
	 *
	 * Drivers can support both ->eoi_write() and ->write() by passing the same
	 * callback value. Kernel can override ->eoi_write() and fall back
	 * on write for EOI.
	 */
	void (*eoi_write)(u32 reg, u32 v);
356 357 358 359
	u64 (*icr_read)(void);
	void (*icr_write)(u32 low, u32 high);
	void (*wait_icr_idle)(void);
	u32 (*safe_wait_icr_idle)(void);
360 361 362 363 364 365 366 367 368 369 370 371 372 373

#ifdef CONFIG_X86_32
	/*
	 * Called very early during boot from get_smp_config().  It should
	 * return the logical apicid.  x86_[bios]_cpu_to_apicid is
	 * initialized before this function is called.
	 *
	 * If logical apicid can't be determined that early, the function
	 * may return BAD_APICID.  Logical apicid will be configured after
	 * init_apic_ldr() while bringing up CPUs.  Note that NUMA affinity
	 * won't be applied properly during early boot in this case.
	 */
	int (*x86_32_early_logical_apicid)(int cpu);
#endif
374 375
};

376 377 378 379 380
/*
 * Pointer to the local APIC driver in use on this system (there's
 * always just one such driver in use - the kernel decides via an
 * early probing process which one it picks - and then sticks to it):
 */
381
extern struct apic *apic;
382

383 384 385 386 387 388 389 390 391
/*
 * APIC drivers are probed based on how they are listed in the .apicdrivers
 * section. So the order is important and enforced by the ordering
 * of different apic driver files in the Makefile.
 *
 * For the files having two apic drivers, we use apic_drivers()
 * to enforce the order with in them.
 */
#define apic_driver(sym)					\
392
	static const struct apic *__apicdrivers_##sym __used		\
393 394 395 396 397 398 399 400 401 402
	__aligned(sizeof(struct apic *))			\
	__section(.apicdrivers) = { &sym }

#define apic_drivers(sym1, sym2)					\
	static struct apic *__apicdrivers_##sym1##sym2[2] __used	\
	__aligned(sizeof(struct apic *))				\
	__section(.apicdrivers) = { &sym1, &sym2 }

extern struct apic *__apicdrivers[], *__apicdrivers_end[];

403 404 405 406
/*
 * APIC functionality to boot other CPUs - only used on SMP:
 */
#ifdef CONFIG_SMP
407 408
extern atomic_t init_deasserted;
extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
409
#endif
410

411
#ifdef CONFIG_X86_LOCAL_APIC
412

413 414 415 416 417 418 419 420 421 422
static inline u32 apic_read(u32 reg)
{
	return apic->read(reg);
}

static inline void apic_write(u32 reg, u32 val)
{
	apic->write(reg, val);
}

423 424 425 426 427
static inline void apic_eoi(void)
{
	apic->eoi_write(APIC_EOI, APIC_EOI_ACK);
}

428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447
static inline u64 apic_icr_read(void)
{
	return apic->icr_read();
}

static inline void apic_icr_write(u32 low, u32 high)
{
	apic->icr_write(low, high);
}

static inline void apic_wait_icr_idle(void)
{
	apic->wait_icr_idle();
}

static inline u32 safe_apic_wait_icr_idle(void)
{
	return apic->safe_wait_icr_idle();
}

448 449
extern void __init apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v));

450 451 452 453
#else /* CONFIG_X86_LOCAL_APIC */

static inline u32 apic_read(u32 reg) { return 0; }
static inline void apic_write(u32 reg, u32 val) { }
454
static inline void apic_eoi(void) { }
455 456 457 458
static inline u64 apic_icr_read(void) { return 0; }
static inline void apic_icr_write(u32 low, u32 high) { }
static inline void apic_wait_icr_idle(void) { }
static inline u32 safe_apic_wait_icr_idle(void) { return 0; }
459
static inline void apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v)) {}
460 461

#endif /* CONFIG_X86_LOCAL_APIC */
462 463 464 465 466 467 468

static inline void ack_APIC_irq(void)
{
	/*
	 * ack_APIC_irq() actually gets compiled as a single instruction
	 * ... yummie.
	 */
469
	apic_eoi();
470 471 472 473 474 475
}

static inline unsigned default_get_apic_id(unsigned long x)
{
	unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));

476
	if (APIC_XAPIC(ver) || boot_cpu_has(X86_FEATURE_EXTD_APICID))
477 478 479 480 481 482 483 484 485 486 487
		return (x >> 24) & 0xFF;
	else
		return (x >> 24) & 0x0F;
}

/*
 * Warm reset vector default position:
 */
#define DEFAULT_TRAMPOLINE_PHYS_LOW		0x467
#define DEFAULT_TRAMPOLINE_PHYS_HIGH		0x469

488
#ifdef CONFIG_X86_64
489 490 491 492 493
extern void apic_send_IPI_self(int vector);

DECLARE_PER_CPU(int, x2apic_extra_bits);

extern int default_cpu_present_to_apicid(int mps_cpu);
T
Thomas Gleixner 已提交
494
extern int default_check_phys_apicid_present(int phys_apicid);
495 496
#endif

497
extern void generic_bigsmp_probe(void);
498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514


#ifdef CONFIG_X86_LOCAL_APIC

#include <asm/smp.h>

#define APIC_DFR_VALUE	(APIC_DFR_FLAT)

static inline const struct cpumask *default_target_cpus(void)
{
#ifdef CONFIG_SMP
	return cpu_online_mask;
#else
	return cpumask_of(0);
#endif
}

515 516 517 518 519
static inline const struct cpumask *online_target_cpus(void)
{
	return cpu_online_mask;
}

520
DECLARE_EARLY_PER_CPU_READ_MOSTLY(u16, x86_bios_cpu_apicid);
521 522 523 524 525 526 527 528 529 530 531


static inline unsigned int read_apic_id(void)
{
	unsigned int reg;

	reg = apic_read(APIC_ID);

	return apic->get_apic_id(reg);
}

532 533
static inline int default_apic_id_valid(int apicid)
{
534
	return (apicid < 255);
535 536
}

537 538
extern int default_acpi_madt_oem_check(char *, char *);

539 540
extern void default_setup_apic_routing(void);

541 542
extern struct apic apic_noop;

543
#ifdef CONFIG_X86_32
544

545 546 547 548 549
static inline int noop_x86_32_early_logical_apicid(int cpu)
{
	return BAD_APICID;
}

550 551 552 553 554 555 556 557 558 559 560 561 562 563
/*
 * Set up the logical destination ID.
 *
 * Intel recommends to set DFR, LDR and TPR before enabling
 * an APIC.  See e.g. "AP-388 82489DX User's Manual" (Intel
 * document number 292116).  So here it goes...
 */
extern void default_init_apic_ldr(void);

static inline int default_apic_id_registered(void)
{
	return physid_isset(read_apic_id(), phys_cpu_present_map);
}

564 565 566 567 568 569 570
static inline int default_phys_pkg_id(int cpuid_apic, int index_msb)
{
	return cpuid_apic >> index_msb;
}

#endif

571
static inline int
572 573 574
flat_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
			    const struct cpumask *andmask,
			    unsigned int *apicid)
575
{
576 577 578 579 580
	unsigned long cpu_mask = cpumask_bits(cpumask)[0] &
				 cpumask_bits(andmask)[0] &
				 cpumask_bits(cpu_online_mask)[0] &
				 APIC_ALL_CPUS;

581 582 583 584 585 586 587 588 589
	if (likely(cpu_mask)) {
		*apicid = (unsigned int)cpu_mask;
		return 0;
	} else {
		return -EINVAL;
	}
}

extern int
590
default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
591 592
			       const struct cpumask *andmask,
			       unsigned int *apicid);
593

594
static inline void
595 596
flat_vector_allocation_domain(int cpu, struct cpumask *retmask,
			      const struct cpumask *mask)
597 598 599 600 601 602 603 604 605 606 607 608 609
{
	/* Careful. Some cpus do not strictly honor the set of cpus
	 * specified in the interrupt destination when using lowest
	 * priority interrupt delivery mode.
	 *
	 * In particular there was a hyperthreading cpu observed to
	 * deliver interrupts to the wrong hyperthread when only one
	 * hyperthread was specified in the interrupt desitination.
	 */
	cpumask_clear(retmask);
	cpumask_bits(retmask)[0] = APIC_ALL_CPUS;
}

610
static inline void
611 612
default_vector_allocation_domain(int cpu, struct cpumask *retmask,
				 const struct cpumask *mask)
613 614 615 616
{
	cpumask_copy(retmask, cpumask_of(cpu));
}

617
static inline unsigned long default_check_apicid_used(physid_mask_t *map, int apicid)
618
{
619
	return physid_isset(apicid, *map);
620 621 622 623 624 625 626
}

static inline unsigned long default_check_apicid_present(int bit)
{
	return physid_isset(bit, phys_cpu_present_map);
}

627
static inline void default_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap)
628
{
629
	*retmap = *phys_map;
630 631 632 633 634 635 636 637 638 639 640
}

static inline int __default_cpu_present_to_apicid(int mps_cpu)
{
	if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
		return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
	else
		return BAD_APICID;
}

static inline int
T
Thomas Gleixner 已提交
641
__default_check_phys_apicid_present(int phys_apicid)
642
{
T
Thomas Gleixner 已提交
643
	return physid_isset(phys_apicid, phys_cpu_present_map);
644 645 646 647 648 649 650 651 652
}

#ifdef CONFIG_X86_32
static inline int default_cpu_present_to_apicid(int mps_cpu)
{
	return __default_cpu_present_to_apicid(mps_cpu);
}

static inline int
T
Thomas Gleixner 已提交
653
default_check_phys_apicid_present(int phys_apicid)
654
{
T
Thomas Gleixner 已提交
655
	return __default_check_phys_apicid_present(phys_apicid);
656 657 658
}
#else
extern int default_cpu_present_to_apicid(int mps_cpu);
T
Thomas Gleixner 已提交
659
extern int default_check_phys_apicid_present(int phys_apicid);
660 661 662
#endif

#endif /* CONFIG_X86_LOCAL_APIC */
663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688
extern void irq_enter(void);
extern void irq_exit(void);

static inline void entering_irq(void)
{
	irq_enter();
	exit_idle();
}

static inline void entering_ack_irq(void)
{
	ack_APIC_irq();
	entering_irq();
}

static inline void exiting_irq(void)
{
	irq_exit();
}

static inline void exiting_ack_irq(void)
{
	irq_exit();
	/* Ack only at the end to avoid potential reentry */
	ack_APIC_irq();
}
689

690 691
extern void ioapic_zap_locks(void);

H
H. Peter Anvin 已提交
692
#endif /* _ASM_X86_APIC_H */