amdgpu_cgs.c 26.2 KB
Newer Older
C
Chunming Zhou 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright 2015 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 *
 */
24 25
#include <linux/list.h>
#include <linux/slab.h>
26
#include <linux/pci.h>
27
#include <drm/drmP.h>
28
#include <linux/firmware.h>
29
#include <drm/amdgpu_drm.h>
C
Chunming Zhou 已提交
30 31
#include "amdgpu.h"
#include "cgs_linux.h"
32
#include "atom.h"
33 34
#include "amdgpu_ucode.h"

C
Chunming Zhou 已提交
35 36 37 38 39 40 41 42 43
struct amdgpu_cgs_device {
	struct cgs_device base;
	struct amdgpu_device *adev;
};

#define CGS_FUNC_ADEV							\
	struct amdgpu_device *adev =					\
		((struct amdgpu_cgs_device *)cgs_device)->adev

44

45
static int amdgpu_cgs_alloc_gpu_mem(struct cgs_device *cgs_device,
C
Chunming Zhou 已提交
46 47 48 49
				    enum cgs_gpu_mem_type type,
				    uint64_t size, uint64_t align,
				    cgs_handle_t *handle)
{
50 51 52 53 54 55 56 57 58 59 60 61 62 63 64
	CGS_FUNC_ADEV;
	uint16_t flags = 0;
	int ret = 0;
	uint32_t domain = 0;
	struct amdgpu_bo *obj;

	/* fail if the alignment is not a power of 2 */
	if (((align != 1) && (align & (align - 1)))
	    || size == 0 || align == 0)
		return -EINVAL;


	switch(type) {
	case CGS_GPU_MEM_TYPE__VISIBLE_CONTIG_FB:
	case CGS_GPU_MEM_TYPE__VISIBLE_FB:
65 66
		flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
			AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
67 68 69 70
		domain = AMDGPU_GEM_DOMAIN_VRAM;
		break;
	case CGS_GPU_MEM_TYPE__INVISIBLE_CONTIG_FB:
	case CGS_GPU_MEM_TYPE__INVISIBLE_FB:
71 72
		flags = AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
			AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
		domain = AMDGPU_GEM_DOMAIN_VRAM;
		break;
	case CGS_GPU_MEM_TYPE__GART_CACHEABLE:
		domain = AMDGPU_GEM_DOMAIN_GTT;
		break;
	case CGS_GPU_MEM_TYPE__GART_WRITECOMBINE:
		flags = AMDGPU_GEM_CREATE_CPU_GTT_USWC;
		domain = AMDGPU_GEM_DOMAIN_GTT;
		break;
	default:
		return -EINVAL;
	}


	*handle = 0;

89
	ret = amdgpu_bo_create(adev, size, align, true, domain, flags,
90
			       NULL, NULL, &obj);
91 92 93 94 95 96 97
	if (ret) {
		DRM_ERROR("(%d) bo create failed\n", ret);
		return ret;
	}
	*handle = (cgs_handle_t)obj;

	return ret;
C
Chunming Zhou 已提交
98 99
}

100
static int amdgpu_cgs_free_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
C
Chunming Zhou 已提交
101
{
102 103 104
	struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;

	if (obj) {
105
		int r = amdgpu_bo_reserve(obj, true);
106 107 108 109 110 111 112 113
		if (likely(r == 0)) {
			amdgpu_bo_kunmap(obj);
			amdgpu_bo_unpin(obj);
			amdgpu_bo_unreserve(obj);
		}
		amdgpu_bo_unref(&obj);

	}
C
Chunming Zhou 已提交
114 115 116
	return 0;
}

117
static int amdgpu_cgs_gmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle,
C
Chunming Zhou 已提交
118 119
				   uint64_t *mcaddr)
{
120 121 122 123 124
	int r;
	struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;

	WARN_ON_ONCE(obj->placement.num_placement > 1);

125
	r = amdgpu_bo_reserve(obj, true);
126 127
	if (unlikely(r != 0))
		return r;
128
	r = amdgpu_bo_pin(obj, obj->preferred_domains, mcaddr);
129 130
	amdgpu_bo_unreserve(obj);
	return r;
C
Chunming Zhou 已提交
131 132
}

133
static int amdgpu_cgs_gunmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
C
Chunming Zhou 已提交
134
{
135 136
	int r;
	struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
137
	r = amdgpu_bo_reserve(obj, true);
138 139 140 141 142
	if (unlikely(r != 0))
		return r;
	r = amdgpu_bo_unpin(obj);
	amdgpu_bo_unreserve(obj);
	return r;
C
Chunming Zhou 已提交
143 144
}

145
static int amdgpu_cgs_kmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle,
C
Chunming Zhou 已提交
146 147
				   void **map)
{
148 149
	int r;
	struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
150
	r = amdgpu_bo_reserve(obj, true);
151 152 153 154 155
	if (unlikely(r != 0))
		return r;
	r = amdgpu_bo_kmap(obj, map);
	amdgpu_bo_unreserve(obj);
	return r;
C
Chunming Zhou 已提交
156 157
}

158
static int amdgpu_cgs_kunmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
C
Chunming Zhou 已提交
159
{
160 161
	int r;
	struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
162
	r = amdgpu_bo_reserve(obj, true);
163 164 165 166 167
	if (unlikely(r != 0))
		return r;
	amdgpu_bo_kunmap(obj);
	amdgpu_bo_unreserve(obj);
	return r;
C
Chunming Zhou 已提交
168 169
}

170
static uint32_t amdgpu_cgs_read_register(struct cgs_device *cgs_device, unsigned offset)
C
Chunming Zhou 已提交
171
{
172 173
	CGS_FUNC_ADEV;
	return RREG32(offset);
C
Chunming Zhou 已提交
174 175
}

176
static void amdgpu_cgs_write_register(struct cgs_device *cgs_device, unsigned offset,
C
Chunming Zhou 已提交
177 178
				      uint32_t value)
{
179 180
	CGS_FUNC_ADEV;
	WREG32(offset, value);
C
Chunming Zhou 已提交
181 182
}

183
static uint32_t amdgpu_cgs_read_ind_register(struct cgs_device *cgs_device,
C
Chunming Zhou 已提交
184 185 186
					     enum cgs_ind_reg space,
					     unsigned index)
{
187 188 189 190 191 192 193 194 195 196 197 198
	CGS_FUNC_ADEV;
	switch (space) {
	case CGS_IND_REG__MMIO:
		return RREG32_IDX(index);
	case CGS_IND_REG__PCIE:
		return RREG32_PCIE(index);
	case CGS_IND_REG__SMC:
		return RREG32_SMC(index);
	case CGS_IND_REG__UVD_CTX:
		return RREG32_UVD_CTX(index);
	case CGS_IND_REG__DIDT:
		return RREG32_DIDT(index);
199 200
	case CGS_IND_REG_GC_CAC:
		return RREG32_GC_CAC(index);
201 202
	case CGS_IND_REG_SE_CAC:
		return RREG32_SE_CAC(index);
203 204 205 206 207
	case CGS_IND_REG__AUDIO_ENDPT:
		DRM_ERROR("audio endpt register access not implemented.\n");
		return 0;
	}
	WARN(1, "Invalid indirect register space");
C
Chunming Zhou 已提交
208 209 210
	return 0;
}

211
static void amdgpu_cgs_write_ind_register(struct cgs_device *cgs_device,
C
Chunming Zhou 已提交
212 213 214
					  enum cgs_ind_reg space,
					  unsigned index, uint32_t value)
{
215 216 217 218 219 220 221 222 223 224 225 226
	CGS_FUNC_ADEV;
	switch (space) {
	case CGS_IND_REG__MMIO:
		return WREG32_IDX(index, value);
	case CGS_IND_REG__PCIE:
		return WREG32_PCIE(index, value);
	case CGS_IND_REG__SMC:
		return WREG32_SMC(index, value);
	case CGS_IND_REG__UVD_CTX:
		return WREG32_UVD_CTX(index, value);
	case CGS_IND_REG__DIDT:
		return WREG32_DIDT(index, value);
227 228
	case CGS_IND_REG_GC_CAC:
		return WREG32_GC_CAC(index, value);
229 230
	case CGS_IND_REG_SE_CAC:
		return WREG32_SE_CAC(index, value);
231 232 233 234 235
	case CGS_IND_REG__AUDIO_ENDPT:
		DRM_ERROR("audio endpt register access not implemented.\n");
		return;
	}
	WARN(1, "Invalid indirect register space");
C
Chunming Zhou 已提交
236 237
}

238
static int amdgpu_cgs_get_pci_resource(struct cgs_device *cgs_device,
239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271
				       enum cgs_resource_type resource_type,
				       uint64_t size,
				       uint64_t offset,
				       uint64_t *resource_base)
{
	CGS_FUNC_ADEV;

	if (resource_base == NULL)
		return -EINVAL;

	switch (resource_type) {
	case CGS_RESOURCE_TYPE_MMIO:
		if (adev->rmmio_size == 0)
			return -ENOENT;
		if ((offset + size) > adev->rmmio_size)
			return -EINVAL;
		*resource_base = adev->rmmio_base;
		return 0;
	case CGS_RESOURCE_TYPE_DOORBELL:
		if (adev->doorbell.size == 0)
			return -ENOENT;
		if ((offset + size) > adev->doorbell.size)
			return -EINVAL;
		*resource_base = adev->doorbell.base;
		return 0;
	case CGS_RESOURCE_TYPE_FB:
	case CGS_RESOURCE_TYPE_IO:
	case CGS_RESOURCE_TYPE_ROM:
	default:
		return -EINVAL;
	}
}

272
static const void *amdgpu_cgs_atom_get_data_table(struct cgs_device *cgs_device,
C
Chunming Zhou 已提交
273 274 275
						  unsigned table, uint16_t *size,
						  uint8_t *frev, uint8_t *crev)
{
276 277 278 279 280 281 282 283 284
	CGS_FUNC_ADEV;
	uint16_t data_start;

	if (amdgpu_atom_parse_data_header(
		    adev->mode_info.atom_context, table, size,
		    frev, crev, &data_start))
		return (uint8_t*)adev->mode_info.atom_context->bios +
			data_start;

C
Chunming Zhou 已提交
285 286 287
	return NULL;
}

288
static int amdgpu_cgs_atom_get_cmd_table_revs(struct cgs_device *cgs_device, unsigned table,
C
Chunming Zhou 已提交
289 290
					      uint8_t *frev, uint8_t *crev)
{
291 292 293 294 295 296 297 298
	CGS_FUNC_ADEV;

	if (amdgpu_atom_parse_cmd_header(
		    adev->mode_info.atom_context, table,
		    frev, crev))
		return 0;

	return -EINVAL;
C
Chunming Zhou 已提交
299 300
}

301
static int amdgpu_cgs_atom_exec_cmd_table(struct cgs_device *cgs_device, unsigned table,
C
Chunming Zhou 已提交
302 303
					  void *args)
{
304
	CGS_FUNC_ADEV;
C
Chunming Zhou 已提交
305

306 307 308
	return amdgpu_atom_execute_table(
		adev->mode_info.atom_context, table, args);
}
C
Chunming Zhou 已提交
309

310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353
struct cgs_irq_params {
	unsigned src_id;
	cgs_irq_source_set_func_t set;
	cgs_irq_handler_func_t handler;
	void *private_data;
};

static int cgs_set_irq_state(struct amdgpu_device *adev,
			     struct amdgpu_irq_src *src,
			     unsigned type,
			     enum amdgpu_interrupt_state state)
{
	struct cgs_irq_params *irq_params =
		(struct cgs_irq_params *)src->data;
	if (!irq_params)
		return -EINVAL;
	if (!irq_params->set)
		return -EINVAL;
	return irq_params->set(irq_params->private_data,
			       irq_params->src_id,
			       type,
			       (int)state);
}

static int cgs_process_irq(struct amdgpu_device *adev,
			   struct amdgpu_irq_src *source,
			   struct amdgpu_iv_entry *entry)
{
	struct cgs_irq_params *irq_params =
		(struct cgs_irq_params *)source->data;
	if (!irq_params)
		return -EINVAL;
	if (!irq_params->handler)
		return -EINVAL;
	return irq_params->handler(irq_params->private_data,
				   irq_params->src_id,
				   entry->iv_entry);
}

static const struct amdgpu_irq_src_funcs cgs_irq_funcs = {
	.set = cgs_set_irq_state,
	.process = cgs_process_irq,
};

354 355 356
static int amdgpu_cgs_add_irq_source(void *cgs_device,
				     unsigned client_id,
				     unsigned src_id,
C
Chunming Zhou 已提交
357 358 359 360 361
				     unsigned num_types,
				     cgs_irq_source_set_func_t set,
				     cgs_irq_handler_func_t handler,
				     void *private_data)
{
362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381
	CGS_FUNC_ADEV;
	int ret = 0;
	struct cgs_irq_params *irq_params;
	struct amdgpu_irq_src *source =
		kzalloc(sizeof(struct amdgpu_irq_src), GFP_KERNEL);
	if (!source)
		return -ENOMEM;
	irq_params =
		kzalloc(sizeof(struct cgs_irq_params), GFP_KERNEL);
	if (!irq_params) {
		kfree(source);
		return -ENOMEM;
	}
	source->num_types = num_types;
	source->funcs = &cgs_irq_funcs;
	irq_params->src_id = src_id;
	irq_params->set = set;
	irq_params->handler = handler;
	irq_params->private_data = private_data;
	source->data = (void *)irq_params;
382
	ret = amdgpu_irq_add_id(adev, client_id, src_id, source);
383 384 385 386 387 388
	if (ret) {
		kfree(irq_params);
		kfree(source);
	}

	return ret;
C
Chunming Zhou 已提交
389 390
}

391 392
static int amdgpu_cgs_irq_get(void *cgs_device, unsigned client_id,
			      unsigned src_id, unsigned type)
C
Chunming Zhou 已提交
393
{
394
	CGS_FUNC_ADEV;
395 396 397 398 399

	if (!adev->irq.client[client_id].sources)
		return -EINVAL;

	return amdgpu_irq_get(adev, adev->irq.client[client_id].sources[src_id], type);
C
Chunming Zhou 已提交
400 401
}

402 403
static int amdgpu_cgs_irq_put(void *cgs_device, unsigned client_id,
			      unsigned src_id, unsigned type)
C
Chunming Zhou 已提交
404
{
405
	CGS_FUNC_ADEV;
406 407 408 409 410

	if (!adev->irq.client[client_id].sources)
		return -EINVAL;

	return amdgpu_irq_put(adev, adev->irq.client[client_id].sources[src_id], type);
C
Chunming Zhou 已提交
411 412
}

413
static int amdgpu_cgs_set_clockgating_state(struct cgs_device *cgs_device,
414 415 416 417 418 419 420
				  enum amd_ip_block_type block_type,
				  enum amd_clockgating_state state)
{
	CGS_FUNC_ADEV;
	int i, r = -1;

	for (i = 0; i < adev->num_ip_blocks; i++) {
421
		if (!adev->ip_blocks[i].status.valid)
422 423
			continue;

424 425
		if (adev->ip_blocks[i].version->type == block_type) {
			r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
426 427 428 429 430 431 432 433
								(void *)adev,
									state);
			break;
		}
	}
	return r;
}

434
static int amdgpu_cgs_set_powergating_state(struct cgs_device *cgs_device,
435 436 437 438 439 440 441
				  enum amd_ip_block_type block_type,
				  enum amd_powergating_state state)
{
	CGS_FUNC_ADEV;
	int i, r = -1;

	for (i = 0; i < adev->num_ip_blocks; i++) {
442
		if (!adev->ip_blocks[i].status.valid)
443 444
			continue;

445 446
		if (adev->ip_blocks[i].version->type == block_type) {
			r = adev->ip_blocks[i].version->funcs->set_powergating_state(
447 448 449 450 451 452 453 454 455
								(void *)adev,
									state);
			break;
		}
	}
	return r;
}


456
static uint32_t fw_type_convert(struct cgs_device *cgs_device, uint32_t fw_type)
457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481
{
	CGS_FUNC_ADEV;
	enum AMDGPU_UCODE_ID result = AMDGPU_UCODE_ID_MAXIMUM;

	switch (fw_type) {
	case CGS_UCODE_ID_SDMA0:
		result = AMDGPU_UCODE_ID_SDMA0;
		break;
	case CGS_UCODE_ID_SDMA1:
		result = AMDGPU_UCODE_ID_SDMA1;
		break;
	case CGS_UCODE_ID_CP_CE:
		result = AMDGPU_UCODE_ID_CP_CE;
		break;
	case CGS_UCODE_ID_CP_PFP:
		result = AMDGPU_UCODE_ID_CP_PFP;
		break;
	case CGS_UCODE_ID_CP_ME:
		result = AMDGPU_UCODE_ID_CP_ME;
		break;
	case CGS_UCODE_ID_CP_MEC:
	case CGS_UCODE_ID_CP_MEC_JT1:
		result = AMDGPU_UCODE_ID_CP_MEC1;
		break;
	case CGS_UCODE_ID_CP_MEC_JT2:
482 483 484 485 486
		/* for VI. JT2 should be the same as JT1, because:
			1, MEC2 and MEC1 use exactly same FW.
			2, JT2 is not pached but JT1 is.
		*/
		if (adev->asic_type >= CHIP_TOPAZ)
487
			result = AMDGPU_UCODE_ID_CP_MEC1;
488 489
		else
			result = AMDGPU_UCODE_ID_CP_MEC2;
490 491 492 493
		break;
	case CGS_UCODE_ID_RLC_G:
		result = AMDGPU_UCODE_ID_RLC_G;
		break;
494 495 496
	case CGS_UCODE_ID_STORAGE:
		result = AMDGPU_UCODE_ID_STORAGE;
		break;
497 498 499 500 501 502
	default:
		DRM_ERROR("Firmware type not supported\n");
	}
	return result;
}

503 504 505 506 507
static int amdgpu_cgs_rel_firmware(struct cgs_device *cgs_device, enum cgs_ucode_id type)
{
	CGS_FUNC_ADEV;
	if ((CGS_UCODE_ID_SMU == type) || (CGS_UCODE_ID_SMU_SK == type)) {
		release_firmware(adev->pm.fw);
508
		adev->pm.fw = NULL;
509 510 511 512 513 514
		return 0;
	}
	/* cannot release other firmware because they are not created by cgs */
	return -EINVAL;
}

515 516 517 518
static uint16_t amdgpu_get_firmware_version(struct cgs_device *cgs_device,
					enum cgs_ucode_id type)
{
	CGS_FUNC_ADEV;
519
	uint16_t fw_version = 0;
520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548

	switch (type) {
		case CGS_UCODE_ID_SDMA0:
			fw_version = adev->sdma.instance[0].fw_version;
			break;
		case CGS_UCODE_ID_SDMA1:
			fw_version = adev->sdma.instance[1].fw_version;
			break;
		case CGS_UCODE_ID_CP_CE:
			fw_version = adev->gfx.ce_fw_version;
			break;
		case CGS_UCODE_ID_CP_PFP:
			fw_version = adev->gfx.pfp_fw_version;
			break;
		case CGS_UCODE_ID_CP_ME:
			fw_version = adev->gfx.me_fw_version;
			break;
		case CGS_UCODE_ID_CP_MEC:
			fw_version = adev->gfx.mec_fw_version;
			break;
		case CGS_UCODE_ID_CP_MEC_JT1:
			fw_version = adev->gfx.mec_fw_version;
			break;
		case CGS_UCODE_ID_CP_MEC_JT2:
			fw_version = adev->gfx.mec_fw_version;
			break;
		case CGS_UCODE_ID_RLC_G:
			fw_version = adev->gfx.rlc_fw_version;
			break;
549 550
		case CGS_UCODE_ID_STORAGE:
			break;
551 552
		default:
			DRM_ERROR("firmware type %d do not have version\n", type);
553
			break;
554 555 556 557
	}
	return fw_version;
}

558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574
static int amdgpu_cgs_enter_safe_mode(struct cgs_device *cgs_device,
					bool en)
{
	CGS_FUNC_ADEV;

	if (adev->gfx.rlc.funcs->enter_safe_mode == NULL ||
		adev->gfx.rlc.funcs->exit_safe_mode == NULL)
		return 0;

	if (en)
		adev->gfx.rlc.funcs->enter_safe_mode(adev);
	else
		adev->gfx.rlc.funcs->exit_safe_mode(adev);

	return 0;
}

575 576 577 578 579 580 581 582 583 584 585
static void amdgpu_cgs_lock_grbm_idx(struct cgs_device *cgs_device,
					bool lock)
{
	CGS_FUNC_ADEV;

	if (lock)
		mutex_lock(&adev->grbm_idx_mutex);
	else
		mutex_unlock(&adev->grbm_idx_mutex);
}

586
static int amdgpu_cgs_get_firmware_info(struct cgs_device *cgs_device,
587 588 589 590 591
					enum cgs_ucode_id type,
					struct cgs_firmware_info *info)
{
	CGS_FUNC_ADEV;

592
	if ((CGS_UCODE_ID_SMU != type) && (CGS_UCODE_ID_SMU_SK != type)) {
593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609
		uint64_t gpu_addr;
		uint32_t data_size;
		const struct gfx_firmware_header_v1_0 *header;
		enum AMDGPU_UCODE_ID id;
		struct amdgpu_firmware_info *ucode;

		id = fw_type_convert(cgs_device, type);
		ucode = &adev->firmware.ucode[id];
		if (ucode->fw == NULL)
			return -EINVAL;

		gpu_addr  = ucode->mc_addr;
		header = (const struct gfx_firmware_header_v1_0 *)ucode->fw->data;
		data_size = le32_to_cpu(header->header.ucode_size_bytes);

		if ((type == CGS_UCODE_ID_CP_MEC_JT1) ||
		    (type == CGS_UCODE_ID_CP_MEC_JT2)) {
610
			gpu_addr += ALIGN(le32_to_cpu(header->header.ucode_size_bytes), PAGE_SIZE);
611 612
			data_size = le32_to_cpu(header->jt_size) << 2;
		}
613 614

		info->kptr = ucode->kaddr;
615
		info->image_size = data_size;
616
		info->mc_addr = gpu_addr;
617
		info->version = (uint16_t)le32_to_cpu(header->header.ucode_version);
618 619

		if (CGS_UCODE_ID_CP_MEC == type)
620
			info->image_size = le32_to_cpu(header->jt_offset) << 2;
621

622
		info->fw_version = amdgpu_get_firmware_version(cgs_device, type);
623 624 625 626 627 628 629 630
		info->feature_version = (uint16_t)le32_to_cpu(header->ucode_feature_version);
	} else {
		char fw_name[30] = {0};
		int err = 0;
		uint32_t ucode_size;
		uint32_t ucode_start_address;
		const uint8_t *src;
		const struct smc_firmware_header_v1_0 *hdr;
631 632
		const struct common_firmware_header *header;
		struct amdgpu_firmware_info *ucode = NULL;
633

634 635
		if (!adev->pm.fw) {
			switch (adev->asic_type) {
636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714
			case CHIP_TAHITI:
				strcpy(fw_name, "radeon/tahiti_smc.bin");
				break;
			case CHIP_PITCAIRN:
				if ((adev->pdev->revision == 0x81) &&
				    ((adev->pdev->device == 0x6810) ||
				    (adev->pdev->device == 0x6811))) {
					info->is_kicker = true;
					strcpy(fw_name, "radeon/pitcairn_k_smc.bin");
				} else {
					strcpy(fw_name, "radeon/pitcairn_smc.bin");
				}
				break;
			case CHIP_VERDE:
				if (((adev->pdev->device == 0x6820) &&
					((adev->pdev->revision == 0x81) ||
					(adev->pdev->revision == 0x83))) ||
				    ((adev->pdev->device == 0x6821) &&
					((adev->pdev->revision == 0x83) ||
					(adev->pdev->revision == 0x87))) ||
				    ((adev->pdev->revision == 0x87) &&
					((adev->pdev->device == 0x6823) ||
					(adev->pdev->device == 0x682b)))) {
					info->is_kicker = true;
					strcpy(fw_name, "radeon/verde_k_smc.bin");
				} else {
					strcpy(fw_name, "radeon/verde_smc.bin");
				}
				break;
			case CHIP_OLAND:
				if (((adev->pdev->revision == 0x81) &&
					((adev->pdev->device == 0x6600) ||
					(adev->pdev->device == 0x6604) ||
					(adev->pdev->device == 0x6605) ||
					(adev->pdev->device == 0x6610))) ||
				    ((adev->pdev->revision == 0x83) &&
					(adev->pdev->device == 0x6610))) {
					info->is_kicker = true;
					strcpy(fw_name, "radeon/oland_k_smc.bin");
				} else {
					strcpy(fw_name, "radeon/oland_smc.bin");
				}
				break;
			case CHIP_HAINAN:
				if (((adev->pdev->revision == 0x81) &&
					(adev->pdev->device == 0x6660)) ||
				    ((adev->pdev->revision == 0x83) &&
					((adev->pdev->device == 0x6660) ||
					(adev->pdev->device == 0x6663) ||
					(adev->pdev->device == 0x6665) ||
					 (adev->pdev->device == 0x6667)))) {
					info->is_kicker = true;
					strcpy(fw_name, "radeon/hainan_k_smc.bin");
				} else if ((adev->pdev->revision == 0xc3) &&
					 (adev->pdev->device == 0x6665)) {
					info->is_kicker = true;
					strcpy(fw_name, "radeon/banks_k_2_smc.bin");
				} else {
					strcpy(fw_name, "radeon/hainan_smc.bin");
				}
				break;
			case CHIP_BONAIRE:
				if ((adev->pdev->revision == 0x80) ||
					(adev->pdev->revision == 0x81) ||
					(adev->pdev->device == 0x665f)) {
					info->is_kicker = true;
					strcpy(fw_name, "radeon/bonaire_k_smc.bin");
				} else {
					strcpy(fw_name, "radeon/bonaire_smc.bin");
				}
				break;
			case CHIP_HAWAII:
				if (adev->pdev->revision == 0x80) {
					info->is_kicker = true;
					strcpy(fw_name, "radeon/hawaii_k_smc.bin");
				} else {
					strcpy(fw_name, "radeon/hawaii_smc.bin");
				}
				break;
715
			case CHIP_TOPAZ:
716 717
				if (((adev->pdev->device == 0x6900) && (adev->pdev->revision == 0x81)) ||
				    ((adev->pdev->device == 0x6900) && (adev->pdev->revision == 0x83)) ||
718 719
				    ((adev->pdev->device == 0x6907) && (adev->pdev->revision == 0x87))) {
					info->is_kicker = true;
720
					strcpy(fw_name, "amdgpu/topaz_k_smc.bin");
721
				} else
722
					strcpy(fw_name, "amdgpu/topaz_smc.bin");
723
				break;
724
			case CHIP_TONGA:
725
				if (((adev->pdev->device == 0x6939) && (adev->pdev->revision == 0xf1)) ||
726 727
				    ((adev->pdev->device == 0x6938) && (adev->pdev->revision == 0xf1))) {
					info->is_kicker = true;
728
					strcpy(fw_name, "amdgpu/tonga_k_smc.bin");
729
				} else
730
					strcpy(fw_name, "amdgpu/tonga_smc.bin");
731 732 733 734 735
				break;
			case CHIP_FIJI:
				strcpy(fw_name, "amdgpu/fiji_smc.bin");
				break;
			case CHIP_POLARIS11:
736 737 738 739 740 741 742 743
				if (type == CGS_UCODE_ID_SMU) {
					if (((adev->pdev->device == 0x67ef) &&
					     ((adev->pdev->revision == 0xe0) ||
					      (adev->pdev->revision == 0xe2) ||
					      (adev->pdev->revision == 0xe5))) ||
					    ((adev->pdev->device == 0x67ff) &&
					     ((adev->pdev->revision == 0xcf) ||
					      (adev->pdev->revision == 0xef) ||
744 745
					      (adev->pdev->revision == 0xff)))) {
						info->is_kicker = true;
746
						strcpy(fw_name, "amdgpu/polaris11_k_smc.bin");
747
					} else
748 749
						strcpy(fw_name, "amdgpu/polaris11_smc.bin");
				} else if (type == CGS_UCODE_ID_SMU_SK) {
750
					strcpy(fw_name, "amdgpu/polaris11_smc_sk.bin");
751
				}
752 753
				break;
			case CHIP_POLARIS10:
754 755 756 757 758 759 760
				if (type == CGS_UCODE_ID_SMU) {
					if ((adev->pdev->device == 0x67df) &&
					    ((adev->pdev->revision == 0xe0) ||
					     (adev->pdev->revision == 0xe3) ||
					     (adev->pdev->revision == 0xe4) ||
					     (adev->pdev->revision == 0xe5) ||
					     (adev->pdev->revision == 0xe7) ||
761 762
					     (adev->pdev->revision == 0xef))) {
						info->is_kicker = true;
763
						strcpy(fw_name, "amdgpu/polaris10_k_smc.bin");
764
					} else
765 766
						strcpy(fw_name, "amdgpu/polaris10_smc.bin");
				} else if (type == CGS_UCODE_ID_SMU_SK) {
767
					strcpy(fw_name, "amdgpu/polaris10_smc_sk.bin");
768
				}
769
				break;
770 771 772
			case CHIP_POLARIS12:
				strcpy(fw_name, "amdgpu/polaris12_smc.bin");
				break;
K
Ken Wang 已提交
773
			case CHIP_VEGA10:
774 775 776 777 778 779 780
				if ((adev->pdev->device == 0x687f) &&
					((adev->pdev->revision == 0xc0) ||
					(adev->pdev->revision == 0xc1) ||
					(adev->pdev->revision == 0xc3)))
					strcpy(fw_name, "amdgpu/vega10_acg_smc.bin");
				else
					strcpy(fw_name, "amdgpu/vega10_smc.bin");
K
Ken Wang 已提交
781
				break;
782 783
			case CHIP_CARRIZO:
			case CHIP_STONEY:
R
Rex Zhu 已提交
784 785 786
			case CHIP_RAVEN:
				adev->pm.fw_version = info->version;
				return 0;
787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804
			default:
				DRM_ERROR("SMC firmware not supported\n");
				return -EINVAL;
			}

			err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
			if (err) {
				DRM_ERROR("Failed to request firmware\n");
				return err;
			}

			err = amdgpu_ucode_validate(adev->pm.fw);
			if (err) {
				DRM_ERROR("Failed to load firmware \"%s\"", fw_name);
				release_firmware(adev->pm.fw);
				adev->pm.fw = NULL;
				return err;
			}
805 806 807 808 809 810 811 812 813

			if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
				ucode = &adev->firmware.ucode[AMDGPU_UCODE_ID_SMC];
				ucode->ucode_id = AMDGPU_UCODE_ID_SMC;
				ucode->fw = adev->pm.fw;
				header = (const struct common_firmware_header *)ucode->fw->data;
				adev->firmware.fw_size +=
					ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
			}
814 815 816
		}

		hdr = (const struct smc_firmware_header_v1_0 *)	adev->pm.fw->data;
Y
yanyang1 已提交
817
		amdgpu_ucode_print_smc_hdr(&hdr->header);
818 819 820 821 822 823 824 825
		adev->pm.fw_version = le32_to_cpu(hdr->header.ucode_version);
		ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes);
		ucode_start_address = le32_to_cpu(hdr->ucode_start_addr);
		src = (const uint8_t *)(adev->pm.fw->data +
		       le32_to_cpu(hdr->header.ucode_array_offset_bytes));

		info->version = adev->pm.fw_version;
		info->image_size = ucode_size;
826
		info->ucode_start_address = ucode_start_address;
827 828 829 830 831
		info->kptr = (void *)src;
	}
	return 0;
}

832 833 834 835 836 837
static int amdgpu_cgs_is_virtualization_enabled(void *cgs_device)
{
	CGS_FUNC_ADEV;
	return amdgpu_sriov_vf(adev);
}

838
static int amdgpu_cgs_get_active_displays_info(struct cgs_device *cgs_device,
839 840 841
					  struct cgs_display_info *info)
{
	CGS_FUNC_ADEV;
842
	struct cgs_mode_info *mode_info;
843 844 845 846

	if (info == NULL)
		return -EINVAL;

847
	mode_info = info->mode_info;
848
	if (mode_info) {
849 850
		/* if the displays are off, vblank time is max */
		mode_info->vblank_time_us = 0xffffffff;
851 852 853
		/* always set the reference clock */
		mode_info->ref_clock = adev->clock.spll.reference_freq;
	}
854

855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878
	if (!amdgpu_device_has_dc_support(adev)) {
		struct amdgpu_crtc *amdgpu_crtc;
		struct drm_device *ddev = adev->ddev;
		struct drm_crtc *crtc;
		uint32_t line_time_us, vblank_lines;

		if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
			list_for_each_entry(crtc,
					&ddev->mode_config.crtc_list, head) {
				amdgpu_crtc = to_amdgpu_crtc(crtc);
				if (crtc->enabled) {
					info->active_display_mask |= (1 << amdgpu_crtc->crtc_id);
					info->display_count++;
				}
				if (mode_info != NULL &&
					crtc->enabled && amdgpu_crtc->enabled &&
					amdgpu_crtc->hw_mode.clock) {
					line_time_us = (amdgpu_crtc->hw_mode.crtc_htotal * 1000) /
								amdgpu_crtc->hw_mode.clock;
					vblank_lines = amdgpu_crtc->hw_mode.crtc_vblank_end -
								amdgpu_crtc->hw_mode.crtc_vdisplay +
								(amdgpu_crtc->v_border * 2);
					mode_info->vblank_time_us = vblank_lines * line_time_us;
					mode_info->refresh_rate = drm_mode_vrefresh(&amdgpu_crtc->hw_mode);
879 880 881 882 883
					/* we have issues with mclk switching with refresh rates
					 * over 120 hz on the non-DC code.
					 */
					if (mode_info->refresh_rate > 120)
						mode_info->vblank_time_us = 0;
884 885
					mode_info = NULL;
				}
886 887
			}
		}
888 889 890 891 892 893
	} else {
		info->display_count = adev->pm.pm_display_cfg.num_display;
		if (mode_info != NULL) {
			mode_info->vblank_time_us = adev->pm.pm_display_cfg.min_vblank_time;
			mode_info->refresh_rate = adev->pm.pm_display_cfg.vrefresh;
		}
894 895 896 897
	}
	return 0;
}

898

899
static int amdgpu_cgs_notify_dpm_enabled(struct cgs_device *cgs_device, bool enabled)
900 901 902 903 904 905 906 907
{
	CGS_FUNC_ADEV;

	adev->pm.dpm_enabled = enabled;

	return 0;
}

C
Chunming Zhou 已提交
908
static const struct cgs_ops amdgpu_cgs_ops = {
909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929
	.alloc_gpu_mem = amdgpu_cgs_alloc_gpu_mem,
	.free_gpu_mem = amdgpu_cgs_free_gpu_mem,
	.gmap_gpu_mem = amdgpu_cgs_gmap_gpu_mem,
	.gunmap_gpu_mem = amdgpu_cgs_gunmap_gpu_mem,
	.kmap_gpu_mem = amdgpu_cgs_kmap_gpu_mem,
	.kunmap_gpu_mem = amdgpu_cgs_kunmap_gpu_mem,
	.read_register = amdgpu_cgs_read_register,
	.write_register = amdgpu_cgs_write_register,
	.read_ind_register = amdgpu_cgs_read_ind_register,
	.write_ind_register = amdgpu_cgs_write_ind_register,
	.get_pci_resource = amdgpu_cgs_get_pci_resource,
	.atom_get_data_table = amdgpu_cgs_atom_get_data_table,
	.atom_get_cmd_table_revs = amdgpu_cgs_atom_get_cmd_table_revs,
	.atom_exec_cmd_table = amdgpu_cgs_atom_exec_cmd_table,
	.get_firmware_info = amdgpu_cgs_get_firmware_info,
	.rel_firmware = amdgpu_cgs_rel_firmware,
	.set_powergating_state = amdgpu_cgs_set_powergating_state,
	.set_clockgating_state = amdgpu_cgs_set_clockgating_state,
	.get_active_displays_info = amdgpu_cgs_get_active_displays_info,
	.notify_dpm_enabled = amdgpu_cgs_notify_dpm_enabled,
	.is_virtualization_enabled = amdgpu_cgs_is_virtualization_enabled,
930
	.enter_safe_mode = amdgpu_cgs_enter_safe_mode,
931
	.lock_grbm_idx = amdgpu_cgs_lock_grbm_idx,
C
Chunming Zhou 已提交
932 933 934
};

static const struct cgs_os_ops amdgpu_cgs_os_ops = {
935 936 937
	.add_irq_source = amdgpu_cgs_add_irq_source,
	.irq_get = amdgpu_cgs_irq_get,
	.irq_put = amdgpu_cgs_irq_put
C
Chunming Zhou 已提交
938 939
};

940
struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev)
C
Chunming Zhou 已提交
941 942 943 944 945 946 947 948 949 950 951 952 953
{
	struct amdgpu_cgs_device *cgs_device =
		kmalloc(sizeof(*cgs_device), GFP_KERNEL);

	if (!cgs_device) {
		DRM_ERROR("Couldn't allocate CGS device structure\n");
		return NULL;
	}

	cgs_device->base.ops = &amdgpu_cgs_ops;
	cgs_device->base.os_ops = &amdgpu_cgs_os_ops;
	cgs_device->adev = adev;

954
	return (struct cgs_device *)cgs_device;
C
Chunming Zhou 已提交
955 956
}

957
void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device)
C
Chunming Zhou 已提交
958 959 960
{
	kfree(cgs_device);
}