common.h 4.6 KB
Newer Older
1
/*
2
 * Copyright 2004-2013 Freescale Semiconductor, Inc. All Rights Reserved.
3 4 5 6 7 8 9 10 11 12 13
 */

/*
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#ifndef __ASM_ARCH_MXC_COMMON_H__
#define __ASM_ARCH_MXC_COMMON_H__

14 15
#include <linux/reboot.h>

16
struct platform_device;
S
Shawn Guo 已提交
17
struct pt_regs;
18
struct clk;
S
Shawn Guo 已提交
19
enum mxc_cpu_pwr_mode;
20

21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64
void mx1_map_io(void);
void mx21_map_io(void);
void mx25_map_io(void);
void mx27_map_io(void);
void mx31_map_io(void);
void mx35_map_io(void);
void mx51_map_io(void);
void mx53_map_io(void);
void imx1_init_early(void);
void imx21_init_early(void);
void imx25_init_early(void);
void imx27_init_early(void);
void imx31_init_early(void);
void imx35_init_early(void);
void imx51_init_early(void);
void imx53_init_early(void);
void mxc_init_irq(void __iomem *);
void tzic_init_irq(void __iomem *);
void mx1_init_irq(void);
void mx21_init_irq(void);
void mx25_init_irq(void);
void mx27_init_irq(void);
void mx31_init_irq(void);
void mx35_init_irq(void);
void mx51_init_irq(void);
void mx53_init_irq(void);
void imx1_soc_init(void);
void imx21_soc_init(void);
void imx25_soc_init(void);
void imx27_soc_init(void);
void imx31_soc_init(void);
void imx35_soc_init(void);
void imx51_soc_init(void);
void imx51_init_late(void);
void imx53_init_late(void);
void epit_timer_init(void __iomem *base, int irq);
void mxc_timer_init(void __iomem *, int);
int mx1_clocks_init(unsigned long fref);
int mx21_clocks_init(unsigned long lref, unsigned long fref);
int mx25_clocks_init(void);
int mx27_clocks_init(unsigned long fref);
int mx31_clocks_init(unsigned long fref);
int mx35_clocks_init(void);
int mx51_clocks_init(unsigned long ckil, unsigned long osc,
65
			unsigned long ckih1, unsigned long ckih2);
66 67 68 69
int mx25_clocks_init_dt(void);
int mx27_clocks_init_dt(void);
int mx31_clocks_init_dt(void);
struct platform_device *mxc_register_gpio(char *name, int id,
70
	resource_size_t iobase, resource_size_t iosize, int irq, int irq_high);
71 72 73 74 75 76 77
void mxc_set_cpu_type(unsigned int type);
void mxc_restart(enum reboot_mode, const char *);
void mxc_arch_reset_init(void __iomem *);
void mxc_arch_reset_init_dt(void);
int mx53_revision(void);
void imx_set_aips(void __iomem *);
int mxc_device_init(void);
78 79
void imx_set_soc_revision(unsigned int rev);
unsigned int imx_get_soc_revision(void);
80
void imx_init_revision_from_anatop(void);
81
struct device *imx_soc_device_init(void);
82

83 84 85 86 87 88 89 90
enum mxc_cpu_pwr_mode {
	WAIT_CLOCKED,		/* wfi only */
	WAIT_UNCLOCKED,		/* WAIT */
	WAIT_UNCLOCKED_POWER_OFF,	/* WAIT + SRPG */
	STOP_POWER_ON,		/* just STOP */
	STOP_POWER_OFF,		/* STOP + SRPG */
};

91 92 93 94 95 96 97
enum mx3_cpu_pwr_mode {
	MX3_RUN,
	MX3_WAIT,
	MX3_DOZE,
	MX3_SLEEP,
};

98 99
void mx3_cpu_lp_set(enum mx3_cpu_pwr_mode mode);
void imx_print_silicon_rev(const char *cpu, int srev);
100 101

void avic_handle_irq(struct pt_regs *);
102
void tzic_handle_irq(struct pt_regs *);
103 104 105 106 107 108 109

#define imx1_handle_irq avic_handle_irq
#define imx21_handle_irq avic_handle_irq
#define imx25_handle_irq avic_handle_irq
#define imx27_handle_irq avic_handle_irq
#define imx31_handle_irq avic_handle_irq
#define imx35_handle_irq avic_handle_irq
110 111
#define imx51_handle_irq tzic_handle_irq
#define imx53_handle_irq tzic_handle_irq
112

113 114 115 116 117
void imx_enable_cpu(int cpu, bool enable);
void imx_set_cpu_jump(int cpu, void *jump_addr);
u32 imx_get_cpu_arg(int cpu);
void imx_set_cpu_arg(int cpu, u32 arg);
void v7_cpu_resume(void);
118
#ifdef CONFIG_SMP
119 120 121 122
void v7_secondary_startup(void);
void imx_scu_map_io(void);
void imx_smp_prepare(void);
void imx_scu_standby_enable(void);
123 124
#else
static inline void imx_scu_map_io(void) {}
S
Shawn Guo 已提交
125
static inline void imx_smp_prepare(void) {}
126
static inline void imx_scu_standby_enable(void) {}
127
#endif
128
void imx_src_init(void);
129
#ifdef CONFIG_HAVE_IMX_SRC
130
void imx_src_prepare_restart(void);
131 132 133
#else
static inline void imx_src_prepare_restart(void) {}
#endif
134 135 136 137 138 139 140 141 142 143 144 145 146
void imx_gpc_init(void);
void imx_gpc_pre_suspend(void);
void imx_gpc_post_resume(void);
void imx_gpc_mask_all(void);
void imx_gpc_restore_all(void);
void imx_anatop_init(void);
void imx_anatop_pre_suspend(void);
void imx_anatop_post_resume(void);
int imx6q_set_lpm(enum mxc_cpu_pwr_mode mode);
void imx6q_set_chicken_bit(void);

void imx_cpu_die(unsigned int cpu);
int imx_cpu_kill(unsigned int cpu);
147

148
#ifdef CONFIG_PM
149 150
void imx6q_pm_init(void);
void imx5_pm_init(void);
151 152
#else
static inline void imx6q_pm_init(void) {}
F
Fabio Estevam 已提交
153
static inline void imx5_pm_init(void) {}
154 155
#endif

156
#ifdef CONFIG_NEON
157
int mx51_neon_fixup(void);
158 159 160 161
#else
static inline int mx51_neon_fixup(void) { return 0; }
#endif

162
#ifdef CONFIG_CACHE_L2X0
163
void imx_init_l2cache(void);
164 165 166 167
#else
static inline void imx_init_l2cache(void) {}
#endif

168 169
extern struct smp_operations imx_smp_ops;

170
#endif