amdgpu_object.c 24.9 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35
/*
 * Copyright 2009 Jerome Glisse.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */
/*
 * Authors:
 *    Jerome Glisse <glisse@freedesktop.org>
 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
 *    Dave Airlie
 */
#include <linux/list.h>
#include <linux/slab.h>
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
36
#include <drm/drm_cache.h>
A
Alex Deucher 已提交
37 38
#include "amdgpu.h"
#include "amdgpu_trace.h"
39
#include "amdgpu_amdkfd.h"
A
Alex Deucher 已提交
40

41 42 43 44 45
static bool amdgpu_need_backup(struct amdgpu_device *adev)
{
	if (adev->flags & AMD_IS_APU)
		return false;

46 47 48 49 50
	if (amdgpu_gpu_recovery == 0 ||
	    (amdgpu_gpu_recovery == -1  && !amdgpu_sriov_vf(adev)))
		return false;

	return true;
51 52
}

A
Alex Deucher 已提交
53 54
static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
{
55
	struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
56
	struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo);
A
Alex Deucher 已提交
57

58 59 60
	if (bo->kfd_bo)
		amdgpu_amdkfd_unreserve_system_memory_limit(bo);

61
	amdgpu_bo_kunmap(bo);
A
Alex Deucher 已提交
62

63 64
	if (bo->gem_base.import_attach)
		drm_prime_gem_destroy(&bo->gem_base, bo->tbo.sg);
A
Alex Deucher 已提交
65
	drm_gem_object_release(&bo->gem_base);
66
	amdgpu_bo_unref(&bo->parent);
67
	if (!list_empty(&bo->shadow_list)) {
68
		mutex_lock(&adev->shadow_list_lock);
69
		list_del_init(&bo->shadow_list);
70
		mutex_unlock(&adev->shadow_list_lock);
71
	}
A
Alex Deucher 已提交
72 73 74 75 76 77 78 79 80 81 82
	kfree(bo->metadata);
	kfree(bo);
}

bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
{
	if (bo->destroy == &amdgpu_ttm_bo_destroy)
		return true;
	return false;
}

83
void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
A
Alex Deucher 已提交
84
{
85 86 87 88
	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
	struct ttm_placement *placement = &abo->placement;
	struct ttm_place *places = abo->placements;
	u64 flags = abo->flags;
89
	u32 c = 0;
90

A
Alex Deucher 已提交
91
	if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
92
		unsigned visible_pfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
93 94

		places[c].fpfn = 0;
95
		places[c].lpfn = 0;
96
		places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
97
			TTM_PL_FLAG_VRAM;
98

99 100 101 102
		if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
			places[c].lpfn = visible_pfn;
		else
			places[c].flags |= TTM_PL_FLAG_TOPDOWN;
103 104 105

		if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
			places[c].flags |= TTM_PL_FLAG_CONTIGUOUS;
106
		c++;
A
Alex Deucher 已提交
107 108 109
	}

	if (domain & AMDGPU_GEM_DOMAIN_GTT) {
110
		places[c].fpfn = 0;
111
		if (flags & AMDGPU_GEM_CREATE_SHADOW)
112
			places[c].lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
113 114
		else
			places[c].lpfn = 0;
115 116 117 118 119 120 121
		places[c].flags = TTM_PL_FLAG_TT;
		if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
			places[c].flags |= TTM_PL_FLAG_WC |
				TTM_PL_FLAG_UNCACHED;
		else
			places[c].flags |= TTM_PL_FLAG_CACHED;
		c++;
A
Alex Deucher 已提交
122 123 124
	}

	if (domain & AMDGPU_GEM_DOMAIN_CPU) {
125 126 127 128 129 130 131 132 133
		places[c].fpfn = 0;
		places[c].lpfn = 0;
		places[c].flags = TTM_PL_FLAG_SYSTEM;
		if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
			places[c].flags |= TTM_PL_FLAG_WC |
				TTM_PL_FLAG_UNCACHED;
		else
			places[c].flags |= TTM_PL_FLAG_CACHED;
		c++;
A
Alex Deucher 已提交
134 135 136
	}

	if (domain & AMDGPU_GEM_DOMAIN_GDS) {
137 138 139 140
		places[c].fpfn = 0;
		places[c].lpfn = 0;
		places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS;
		c++;
A
Alex Deucher 已提交
141
	}
142

A
Alex Deucher 已提交
143
	if (domain & AMDGPU_GEM_DOMAIN_GWS) {
144 145 146 147
		places[c].fpfn = 0;
		places[c].lpfn = 0;
		places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS;
		c++;
A
Alex Deucher 已提交
148
	}
149

A
Alex Deucher 已提交
150
	if (domain & AMDGPU_GEM_DOMAIN_OA) {
151 152 153 154
		places[c].fpfn = 0;
		places[c].lpfn = 0;
		places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA;
		c++;
A
Alex Deucher 已提交
155 156 157
	}

	if (!c) {
158 159 160 161
		places[c].fpfn = 0;
		places[c].lpfn = 0;
		places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
		c++;
A
Alex Deucher 已提交
162
	}
163

164
	placement->num_placement = c;
165
	placement->placement = places;
A
Alex Deucher 已提交
166

167 168
	placement->num_busy_placement = c;
	placement->busy_placement = places;
A
Alex Deucher 已提交
169 170
}

171
/**
172
 * amdgpu_bo_create_reserved - create reserved BO for kernel use
173 174 175 176 177 178 179 180 181
 *
 * @adev: amdgpu device object
 * @size: size for the new BO
 * @align: alignment for the new BO
 * @domain: where to place it
 * @bo_ptr: resulting BO
 * @gpu_addr: GPU addr of the pinned BO
 * @cpu_addr: optional CPU address mapping
 *
182 183
 * Allocates and pins a BO for kernel internal use, and returns it still
 * reserved.
184 185 186
 *
 * Returns 0 on success, negative error code otherwise.
 */
187 188 189 190
int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
			      unsigned long size, int align,
			      u32 domain, struct amdgpu_bo **bo_ptr,
			      u64 *gpu_addr, void **cpu_addr)
191
{
192
	bool free = false;
193 194
	int r;

195
	if (!*bo_ptr) {
196
		r = amdgpu_bo_create(adev, size, align, domain,
197 198
				     AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
				     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
199
				     ttm_bo_type_kernel, NULL, bo_ptr);
200 201 202 203 204 205
		if (r) {
			dev_err(adev->dev, "(%d) failed to allocate kernel bo\n",
				r);
			return r;
		}
		free = true;
206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233
	}

	r = amdgpu_bo_reserve(*bo_ptr, false);
	if (r) {
		dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
		goto error_free;
	}

	r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
	if (r) {
		dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
		goto error_unreserve;
	}

	if (cpu_addr) {
		r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
		if (r) {
			dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
			goto error_unreserve;
		}
	}

	return 0;

error_unreserve:
	amdgpu_bo_unreserve(*bo_ptr);

error_free:
234 235
	if (free)
		amdgpu_bo_unref(bo_ptr);
236 237 238 239

	return r;
}

240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272
/**
 * amdgpu_bo_create_kernel - create BO for kernel use
 *
 * @adev: amdgpu device object
 * @size: size for the new BO
 * @align: alignment for the new BO
 * @domain: where to place it
 * @bo_ptr: resulting BO
 * @gpu_addr: GPU addr of the pinned BO
 * @cpu_addr: optional CPU address mapping
 *
 * Allocates and pins a BO for kernel internal use.
 *
 * Returns 0 on success, negative error code otherwise.
 */
int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
			    unsigned long size, int align,
			    u32 domain, struct amdgpu_bo **bo_ptr,
			    u64 *gpu_addr, void **cpu_addr)
{
	int r;

	r = amdgpu_bo_create_reserved(adev, size, align, domain, bo_ptr,
				      gpu_addr, cpu_addr);

	if (r)
		return r;

	amdgpu_bo_unreserve(*bo_ptr);

	return 0;
}

273 274 275 276 277 278 279 280 281 282 283 284 285
/**
 * amdgpu_bo_free_kernel - free BO for kernel use
 *
 * @bo: amdgpu BO to free
 *
 * unmaps and unpin a BO for kernel internal use.
 */
void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
			   void **cpu_addr)
{
	if (*bo == NULL)
		return;

286
	if (likely(amdgpu_bo_reserve(*bo, true) == 0)) {
287 288 289 290 291 292 293 294 295 296 297 298 299 300 301
		if (cpu_addr)
			amdgpu_bo_kunmap(*bo);

		amdgpu_bo_unpin(*bo);
		amdgpu_bo_unreserve(*bo);
	}
	amdgpu_bo_unref(bo);

	if (gpu_addr)
		*gpu_addr = 0;

	if (cpu_addr)
		*cpu_addr = NULL;
}

302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334
/* Validate bo size is bit bigger then the request domain */
static bool amdgpu_bo_validate_size(struct amdgpu_device *adev,
					  unsigned long size, u32 domain)
{
	struct ttm_mem_type_manager *man = NULL;

	/*
	 * If GTT is part of requested domains the check must succeed to
	 * allow fall back to GTT
	 */
	if (domain & AMDGPU_GEM_DOMAIN_GTT) {
		man = &adev->mman.bdev.man[TTM_PL_TT];

		if (size < (man->size << PAGE_SHIFT))
			return true;
		else
			goto fail;
	}

	if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
		man = &adev->mman.bdev.man[TTM_PL_VRAM];

		if (size < (man->size << PAGE_SHIFT))
			return true;
		else
			goto fail;
	}


	/* TODO add more domains checks, such as AMDGPU_GEM_DOMAIN_CPU */
	return true;

fail:
335 336
	DRM_DEBUG("BO size %lu > total memory in domain: %llu\n", size,
		  man->size << PAGE_SHIFT);
337 338 339
	return false;
}

340 341 342
static int amdgpu_bo_do_create(struct amdgpu_device *adev, unsigned long size,
			       int byte_align, u32 domain,
			       u64 flags, enum ttm_bo_type type,
343 344
			       struct reservation_object *resv,
			       struct amdgpu_bo **bo_ptr)
A
Alex Deucher 已提交
345
{
346
	struct ttm_operation_ctx ctx = {
347
		.interruptible = (type != ttm_bo_type_kernel),
348
		.no_wait_gpu = false,
349 350
		.resv = resv,
		.flags = TTM_OPT_FLAG_ALLOW_RES_EVICT
351
	};
A
Alex Deucher 已提交
352 353 354 355 356 357 358 359
	struct amdgpu_bo *bo;
	unsigned long page_align;
	size_t acc_size;
	int r;

	page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
	size = ALIGN(size, PAGE_SIZE);

360 361 362
	if (!amdgpu_bo_validate_size(adev, size, domain))
		return -ENOMEM;

A
Alex Deucher 已提交
363 364 365 366 367 368 369 370
	*bo_ptr = NULL;

	acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
				       sizeof(struct amdgpu_bo));

	bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
	if (bo == NULL)
		return -ENOMEM;
371
	drm_gem_private_object_init(adev->ddev, &bo->gem_base, size);
372
	INIT_LIST_HEAD(&bo->shadow_list);
A
Alex Deucher 已提交
373
	INIT_LIST_HEAD(&bo->va);
K
Kent Russell 已提交
374
	bo->preferred_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
375 376 377 378 379
					 AMDGPU_GEM_DOMAIN_GTT |
					 AMDGPU_GEM_DOMAIN_CPU |
					 AMDGPU_GEM_DOMAIN_GDS |
					 AMDGPU_GEM_DOMAIN_GWS |
					 AMDGPU_GEM_DOMAIN_OA);
K
Kent Russell 已提交
380
	bo->allowed_domains = bo->preferred_domains;
381 382
	if (type != ttm_bo_type_kernel &&
	    bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
383
		bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
A
Alex Deucher 已提交
384 385

	bo->flags = flags;
386

387 388 389 390 391 392 393 394 395 396 397
#ifdef CONFIG_X86_32
	/* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
	 * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
	 */
	bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
#elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
	/* Don't try to enable write-combining when it can't work, or things
	 * may be slow
	 * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
	 */

398
#ifndef CONFIG_COMPILE_TEST
399 400
#warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
	 thanks to write-combining
401
#endif
402 403 404 405 406 407

	if (bo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
		DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
			      "better performance thanks to write-combining\n");
	bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
#else
408 409 410 411 412
	/* For architectures that don't support WC memory,
	 * mask out the WC flag from the BO
	 */
	if (!drm_arch_can_wc_memory())
		bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
413
#endif
414

415 416
	bo->tbo.bdev = &adev->mman.bdev;
	amdgpu_ttm_placement_from_domain(bo, domain);
417

418
	r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, size, type,
419
				 &bo->placement, page_align, &ctx, acc_size,
420
				 NULL, resv, &amdgpu_ttm_bo_destroy);
421 422 423
	if (unlikely(r != 0))
		return r;

424
	if (adev->gmc.visible_vram_size < adev->gmc.real_vram_size &&
425
	    bo->tbo.mem.mem_type == TTM_PL_VRAM &&
426
	    bo->tbo.mem.start < adev->gmc.visible_vram_size >> PAGE_SHIFT)
427 428
		amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved,
					     ctx.bytes_moved);
429
	else
430
		amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved, 0);
431

432
	if (type == ttm_bo_type_kernel)
433
		bo->tbo.priority = 1;
434

435 436
	if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
	    bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
437
		struct dma_fence *fence;
438

439
		r = amdgpu_fill_buffer(bo, 0, bo->tbo.resv, &fence);
440 441 442
		if (unlikely(r))
			goto fail_unreserve;

443
		amdgpu_bo_fence(bo, fence, false);
444 445 446
		dma_fence_put(bo->tbo.moving);
		bo->tbo.moving = dma_fence_get(fence);
		dma_fence_put(fence);
447
	}
448
	if (!resv)
449
		amdgpu_bo_unreserve(bo);
A
Alex Deucher 已提交
450 451 452 453
	*bo_ptr = bo;

	trace_amdgpu_bo_create(bo);

454 455 456 457
	/* Treat CPU_ACCESS_REQUIRED only as a hint if given by UMD */
	if (type == ttm_bo_type_device)
		bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;

A
Alex Deucher 已提交
458
	return 0;
459 460

fail_unreserve:
461 462
	if (!resv)
		ww_mutex_unlock(&bo->tbo.resv->lock);
463 464
	amdgpu_bo_unref(&bo);
	return r;
A
Alex Deucher 已提交
465 466
}

467 468 469 470 471 472 473 474 475
static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
				   unsigned long size, int byte_align,
				   struct amdgpu_bo *bo)
{
	int r;

	if (bo->shadow)
		return 0;

476
	r = amdgpu_bo_do_create(adev, size, byte_align, AMDGPU_GEM_DOMAIN_GTT,
477 478
				AMDGPU_GEM_CREATE_CPU_GTT_USWC |
				AMDGPU_GEM_CREATE_SHADOW,
479 480
				ttm_bo_type_kernel,
				bo->tbo.resv, &bo->shadow);
481
	if (!r) {
482
		bo->shadow->parent = amdgpu_bo_ref(bo);
483 484 485 486
		mutex_lock(&adev->shadow_list_lock);
		list_add_tail(&bo->shadow_list, &adev->shadow_list);
		mutex_unlock(&adev->shadow_list_lock);
	}
487 488 489 490

	return r;
}

491 492 493
int amdgpu_bo_create(struct amdgpu_device *adev, unsigned long size,
		     int byte_align, u32 domain,
		     u64 flags, enum ttm_bo_type type,
494 495
		     struct reservation_object *resv,
		     struct amdgpu_bo **bo_ptr)
496
{
497
	uint64_t parent_flags = flags & ~AMDGPU_GEM_CREATE_SHADOW;
498
	int r;
499

500 501
	r = amdgpu_bo_do_create(adev, size, byte_align, domain,
				parent_flags, type, resv, bo_ptr);
502 503 504
	if (r)
		return r;

505 506 507 508
	if ((flags & AMDGPU_GEM_CREATE_SHADOW) && amdgpu_need_backup(adev)) {
		if (!resv)
			WARN_ON(reservation_object_lock((*bo_ptr)->tbo.resv,
							NULL));
509

510
		r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr));
511 512

		if (!resv)
513
			reservation_object_unlock((*bo_ptr)->tbo.resv);
514

515 516 517 518 519
		if (r)
			amdgpu_bo_unref(bo_ptr);
	}

	return r;
520 521
}

522 523 524 525
int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
			       struct amdgpu_ring *ring,
			       struct amdgpu_bo *bo,
			       struct reservation_object *resv,
526
			       struct dma_fence **fence,
527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545
			       bool direct)

{
	struct amdgpu_bo *shadow = bo->shadow;
	uint64_t bo_addr, shadow_addr;
	int r;

	if (!shadow)
		return -EINVAL;

	bo_addr = amdgpu_bo_gpu_offset(bo);
	shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);

	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		goto err;

	r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
			       amdgpu_bo_size(bo), resv, fence,
546
			       direct, false);
547 548 549 550 551 552 553
	if (!r)
		amdgpu_bo_fence(bo, *fence, true);

err:
	return r;
}

554 555
int amdgpu_bo_validate(struct amdgpu_bo *bo)
{
556
	struct ttm_operation_ctx ctx = { false, false };
557 558 559 560 561 562
	uint32_t domain;
	int r;

	if (bo->pin_count)
		return 0;

K
Kent Russell 已提交
563
	domain = bo->preferred_domains;
564 565 566

retry:
	amdgpu_ttm_placement_from_domain(bo, domain);
567
	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
568 569 570 571 572 573 574 575
	if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
		domain = bo->allowed_domains;
		goto retry;
	}

	return r;
}

576 577 578 579
int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
				  struct amdgpu_ring *ring,
				  struct amdgpu_bo *bo,
				  struct reservation_object *resv,
580
				  struct dma_fence **fence,
581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599
				  bool direct)

{
	struct amdgpu_bo *shadow = bo->shadow;
	uint64_t bo_addr, shadow_addr;
	int r;

	if (!shadow)
		return -EINVAL;

	bo_addr = amdgpu_bo_gpu_offset(bo);
	shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);

	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		goto err;

	r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr,
			       amdgpu_bo_size(bo), resv, fence,
600
			       direct, false);
601 602 603 604 605 606 607
	if (!r)
		amdgpu_bo_fence(bo, *fence, true);

err:
	return r;
}

A
Alex Deucher 已提交
608 609
int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
{
610
	void *kptr;
611
	long r;
A
Alex Deucher 已提交
612

613 614 615
	if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
		return -EPERM;

616 617 618 619
	kptr = amdgpu_bo_kptr(bo);
	if (kptr) {
		if (ptr)
			*ptr = kptr;
A
Alex Deucher 已提交
620 621
		return 0;
	}
622 623 624 625 626 627

	r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
						MAX_SCHEDULE_TIMEOUT);
	if (r < 0)
		return r;

A
Alex Deucher 已提交
628
	r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
629
	if (r)
A
Alex Deucher 已提交
630
		return r;
631 632

	if (ptr)
633
		*ptr = amdgpu_bo_kptr(bo);
634

A
Alex Deucher 已提交
635 636 637
	return 0;
}

638 639 640 641 642 643 644
void *amdgpu_bo_kptr(struct amdgpu_bo *bo)
{
	bool is_iomem;

	return ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
}

A
Alex Deucher 已提交
645 646
void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
{
647 648
	if (bo->kmap.bo)
		ttm_bo_kunmap(&bo->kmap);
A
Alex Deucher 已提交
649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672
}

struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
{
	if (bo == NULL)
		return NULL;

	ttm_bo_reference(&bo->tbo);
	return bo;
}

void amdgpu_bo_unref(struct amdgpu_bo **bo)
{
	struct ttm_buffer_object *tbo;

	if ((*bo) == NULL)
		return;

	tbo = &((*bo)->tbo);
	ttm_bo_unref(&tbo);
	if (tbo == NULL)
		*bo = NULL;
}

673 674
int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
			     u64 min_offset, u64 max_offset,
A
Alex Deucher 已提交
675 676
			     u64 *gpu_addr)
{
677
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
678
	struct ttm_operation_ctx ctx = { false, false };
A
Alex Deucher 已提交
679 680
	int r, i;

681
	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
A
Alex Deucher 已提交
682 683
		return -EPERM;

684 685 686
	if (WARN_ON_ONCE(min_offset > max_offset))
		return -EINVAL;

687 688 689 690
	/* A shared bo cannot be migrated to VRAM */
	if (bo->prime_shared_count && (domain == AMDGPU_GEM_DOMAIN_VRAM))
		return -EINVAL;

A
Alex Deucher 已提交
691
	if (bo->pin_count) {
692 693
		uint32_t mem_type = bo->tbo.mem.mem_type;

694
		if (!(domain & amdgpu_mem_type_to_domain(mem_type)))
695 696
			return -EINVAL;

A
Alex Deucher 已提交
697 698 699 700 701
		bo->pin_count++;
		if (gpu_addr)
			*gpu_addr = amdgpu_bo_gpu_offset(bo);

		if (max_offset != 0) {
702
			u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
A
Alex Deucher 已提交
703 704 705 706 707 708
			WARN_ON_ONCE(max_offset <
				     (amdgpu_bo_gpu_offset(bo) - domain_start));
		}

		return 0;
	}
709 710

	bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
711 712 713
	/* force to pin into visible video ram */
	if (!(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS))
		bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
A
Alex Deucher 已提交
714 715
	amdgpu_ttm_placement_from_domain(bo, domain);
	for (i = 0; i < bo->placement.num_placement; i++) {
716 717 718 719 720
		unsigned fpfn, lpfn;

		fpfn = min_offset >> PAGE_SHIFT;
		lpfn = max_offset >> PAGE_SHIFT;

721 722
		if (fpfn > bo->placements[i].fpfn)
			bo->placements[i].fpfn = fpfn;
723 724
		if (!bo->placements[i].lpfn ||
		    (lpfn && lpfn < bo->placements[i].lpfn))
725
			bo->placements[i].lpfn = lpfn;
A
Alex Deucher 已提交
726 727 728
		bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
	}

729
	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
730
	if (unlikely(r)) {
731
		dev_err(adev->dev, "%p pin failed\n", bo);
732 733 734
		goto error;
	}

735
	r = amdgpu_ttm_alloc_gart(&bo->tbo);
736 737 738 739 740
	if (unlikely(r)) {
		dev_err(adev->dev, "%p bind failed\n", bo);
		goto error;
	}

741
	bo->pin_count = 1;
742
	if (gpu_addr != NULL)
743
		*gpu_addr = amdgpu_bo_gpu_offset(bo);
744 745

	domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
746
	if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
747
		adev->vram_pin_size += amdgpu_bo_size(bo);
748
		if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
749
			adev->invisible_pin_size += amdgpu_bo_size(bo);
750
	} else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
751
		adev->gart_pin_size += amdgpu_bo_size(bo);
A
Alex Deucher 已提交
752
	}
753 754

error:
A
Alex Deucher 已提交
755 756 757 758 759
	return r;
}

int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
{
760
	return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
A
Alex Deucher 已提交
761 762 763 764
}

int amdgpu_bo_unpin(struct amdgpu_bo *bo)
{
765
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
766
	struct ttm_operation_ctx ctx = { false, false };
A
Alex Deucher 已提交
767 768 769
	int r, i;

	if (!bo->pin_count) {
770
		dev_warn(adev->dev, "%p unpin not necessary\n", bo);
A
Alex Deucher 已提交
771 772 773 774 775 776 777 778 779
		return 0;
	}
	bo->pin_count--;
	if (bo->pin_count)
		return 0;
	for (i = 0; i < bo->placement.num_placement; i++) {
		bo->placements[i].lpfn = 0;
		bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
	}
780
	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
781
	if (unlikely(r)) {
782
		dev_err(adev->dev, "%p validate failed for unpin\n", bo);
783
		goto error;
A
Alex Deucher 已提交
784
	}
785 786

	if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
787
		adev->vram_pin_size -= amdgpu_bo_size(bo);
788
		if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
789
			adev->invisible_pin_size -= amdgpu_bo_size(bo);
790
	} else if (bo->tbo.mem.mem_type == TTM_PL_TT) {
791
		adev->gart_pin_size -= amdgpu_bo_size(bo);
792 793 794
	}

error:
A
Alex Deucher 已提交
795 796 797 798 799 800
	return r;
}

int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
{
	/* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
801
	if (0 && (adev->flags & AMD_IS_APU)) {
A
Alex Deucher 已提交
802 803 804 805 806 807
		/* Useless to evict on IGP chips */
		return 0;
	}
	return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
}

808 809 810 811 812 813 814 815
static const char *amdgpu_vram_names[] = {
	"UNKNOWN",
	"GDDR1",
	"DDR2",
	"GDDR3",
	"GDDR4",
	"GDDR5",
	"HBM",
816 817
	"DDR3",
	"DDR4",
818 819
};

A
Alex Deucher 已提交
820 821
int amdgpu_bo_init(struct amdgpu_device *adev)
{
822
	/* reserve PAT memory space to WC for VRAM */
823 824
	arch_io_reserve_memtype_wc(adev->gmc.aper_base,
				   adev->gmc.aper_size);
825

A
Alex Deucher 已提交
826
	/* Add an MTRR for the VRAM */
827 828
	adev->gmc.vram_mtrr = arch_phys_wc_add(adev->gmc.aper_base,
					      adev->gmc.aper_size);
A
Alex Deucher 已提交
829
	DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
830 831
		 adev->gmc.mc_vram_size >> 20,
		 (unsigned long long)adev->gmc.aper_size >> 20);
832
	DRM_INFO("RAM width %dbits %s\n",
833
		 adev->gmc.vram_width, amdgpu_vram_names[adev->gmc.vram_type]);
A
Alex Deucher 已提交
834 835 836 837 838 839
	return amdgpu_ttm_init(adev);
}

void amdgpu_bo_fini(struct amdgpu_device *adev)
{
	amdgpu_ttm_fini(adev);
840 841
	arch_phys_wc_del(adev->gmc.vram_mtrr);
	arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size);
A
Alex Deucher 已提交
842 843 844 845 846 847 848 849 850 851
}

int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
			     struct vm_area_struct *vma)
{
	return ttm_fbdev_mmap(vma, &bo->tbo);
}

int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
{
852 853 854 855
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);

	if (adev->family <= AMDGPU_FAMILY_CZ &&
	    AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
A
Alex Deucher 已提交
856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877
		return -EINVAL;

	bo->tiling_flags = tiling_flags;
	return 0;
}

void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
{
	lockdep_assert_held(&bo->tbo.resv->lock.base);

	if (tiling_flags)
		*tiling_flags = bo->tiling_flags;
}

int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
			    uint32_t metadata_size, uint64_t flags)
{
	void *buffer;

	if (!metadata_size) {
		if (bo->metadata_size) {
			kfree(bo->metadata);
878
			bo->metadata = NULL;
A
Alex Deucher 已提交
879 880 881 882 883 884 885 886
			bo->metadata_size = 0;
		}
		return 0;
	}

	if (metadata == NULL)
		return -EINVAL;

887
	buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
A
Alex Deucher 已提交
888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922
	if (buffer == NULL)
		return -ENOMEM;

	kfree(bo->metadata);
	bo->metadata_flags = flags;
	bo->metadata = buffer;
	bo->metadata_size = metadata_size;

	return 0;
}

int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
			   size_t buffer_size, uint32_t *metadata_size,
			   uint64_t *flags)
{
	if (!buffer && !metadata_size)
		return -EINVAL;

	if (buffer) {
		if (buffer_size < bo->metadata_size)
			return -EINVAL;

		if (bo->metadata_size)
			memcpy(buffer, bo->metadata, bo->metadata_size);
	}

	if (metadata_size)
		*metadata_size = bo->metadata_size;
	if (flags)
		*flags = bo->metadata_flags;

	return 0;
}

void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
923
			   bool evict,
A
Alex Deucher 已提交
924 925
			   struct ttm_mem_reg *new_mem)
{
926
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
927
	struct amdgpu_bo *abo;
928
	struct ttm_mem_reg *old_mem = &bo->mem;
A
Alex Deucher 已提交
929 930 931 932

	if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
		return;

933
	abo = ttm_to_amdgpu_bo(bo);
934
	amdgpu_vm_bo_invalidate(adev, abo, evict);
A
Alex Deucher 已提交
935

936 937
	amdgpu_bo_kunmap(abo);

938 939 940 941
	/* remember the eviction */
	if (evict)
		atomic64_inc(&adev->num_evictions);

A
Alex Deucher 已提交
942 943 944 945 946
	/* update statistics */
	if (!new_mem)
		return;

	/* move_notify is called before move happens */
947
	trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
A
Alex Deucher 已提交
948 949 950 951
}

int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
{
952
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
953
	struct ttm_operation_ctx ctx = { false, false };
954
	struct amdgpu_bo *abo;
955 956
	unsigned long offset, size;
	int r;
A
Alex Deucher 已提交
957 958 959

	if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
		return 0;
960

961
	abo = ttm_to_amdgpu_bo(bo);
962 963 964 965

	/* Remember that this BO was accessed by the CPU */
	abo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;

966 967 968 969 970
	if (bo->mem.mem_type != TTM_PL_VRAM)
		return 0;

	size = bo->mem.num_pages << PAGE_SHIFT;
	offset = bo->mem.start << PAGE_SHIFT;
971
	if ((offset + size) <= adev->gmc.visible_vram_size)
972 973
		return 0;

974 975 976 977
	/* Can't move a pinned BO to visible VRAM */
	if (abo->pin_count > 0)
		return -EINVAL;

978
	/* hurrah the memory is not visible ! */
979
	atomic64_inc(&adev->num_vram_cpu_page_faults);
980 981 982 983 984 985 986
	amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
					 AMDGPU_GEM_DOMAIN_GTT);

	/* Avoid costly evictions; only set GTT as a busy placement */
	abo->placement.num_busy_placement = 1;
	abo->placement.busy_placement = &abo->placements[1];

987
	r = ttm_bo_validate(bo, &abo->placement, &ctx);
988
	if (unlikely(r != 0))
989 990 991 992
		return r;

	offset = bo->mem.start << PAGE_SHIFT;
	/* this should never happen */
993
	if (bo->mem.mem_type == TTM_PL_VRAM &&
994
	    (offset + size) > adev->gmc.visible_vram_size)
995 996
		return -EINVAL;

A
Alex Deucher 已提交
997 998 999 1000 1001 1002 1003 1004 1005 1006 1007
	return 0;
}

/**
 * amdgpu_bo_fence - add fence to buffer object
 *
 * @bo: buffer object in question
 * @fence: fence to add
 * @shared: true if fence should be added shared
 *
 */
1008
void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
A
Alex Deucher 已提交
1009 1010 1011 1012 1013
		     bool shared)
{
	struct reservation_object *resv = bo->tbo.resv;

	if (shared)
1014
		reservation_object_add_shared_fence(resv, fence);
A
Alex Deucher 已提交
1015
	else
1016
		reservation_object_add_excl_fence(resv, fence);
A
Alex Deucher 已提交
1017
}
1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030

/**
 * amdgpu_bo_gpu_offset - return GPU offset of bo
 * @bo:	amdgpu object for which we query the offset
 *
 * Returns current GPU offset of the object.
 *
 * Note: object should either be pinned or reserved when calling this
 * function, it might be useful to add check for this for debugging.
 */
u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
{
	WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
1031
	WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT &&
1032
		     !amdgpu_gtt_mgr_has_gart_addr(&bo->tbo.mem));
1033 1034
	WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
		     !bo->pin_count);
1035
	WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET);
1036 1037
	WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM &&
		     !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
1038 1039 1040

	return bo->tbo.offset;
}