sata_sil24.c 28.2 KB
Newer Older
T
Tejun Heo 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
 *
 * Copyright 2005  Tejun Heo
 *
 * Based on preview driver from Silicon Image.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License as published by the
 * Free Software Foundation; either version 2, or (at your option) any
 * later version.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * General Public License for more details.
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
#include <linux/dma-mapping.h>
27
#include <linux/device.h>
T
Tejun Heo 已提交
28
#include <scsi/scsi_host.h>
29
#include <scsi/scsi_cmnd.h>
T
Tejun Heo 已提交
30 31 32 33
#include <linux/libata.h>
#include <asm/io.h>

#define DRV_NAME	"sata_sil24"
J
Jeff Garzik 已提交
34
#define DRV_VERSION	"0.24"
T
Tejun Heo 已提交
35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88

/*
 * Port request block (PRB) 32 bytes
 */
struct sil24_prb {
	u16	ctrl;
	u16	prot;
	u32	rx_cnt;
	u8	fis[6 * 4];
};

/*
 * Scatter gather entry (SGE) 16 bytes
 */
struct sil24_sge {
	u64	addr;
	u32	cnt;
	u32	flags;
};

/*
 * Port multiplier
 */
struct sil24_port_multiplier {
	u32	diag;
	u32	sactive;
};

enum {
	/*
	 * Global controller registers (128 bytes @ BAR0)
	 */
		/* 32 bit regs */
	HOST_SLOT_STAT		= 0x00, /* 32 bit slot stat * 4 */
	HOST_CTRL		= 0x40,
	HOST_IRQ_STAT		= 0x44,
	HOST_PHY_CFG		= 0x48,
	HOST_BIST_CTRL		= 0x50,
	HOST_BIST_PTRN		= 0x54,
	HOST_BIST_STAT		= 0x58,
	HOST_MEM_BIST_STAT	= 0x5c,
	HOST_FLASH_CMD		= 0x70,
		/* 8 bit regs */
	HOST_FLASH_DATA		= 0x74,
	HOST_TRANSITION_DETECT	= 0x75,
	HOST_GPIO_CTRL		= 0x76,
	HOST_I2C_ADDR		= 0x78, /* 32 bit */
	HOST_I2C_DATA		= 0x7c,
	HOST_I2C_XFER_CNT	= 0x7e,
	HOST_I2C_CTRL		= 0x7f,

	/* HOST_SLOT_STAT bits */
	HOST_SSTAT_ATTN		= (1 << 31),

89 90 91 92 93 94 95
	/* HOST_CTRL bits */
	HOST_CTRL_M66EN		= (1 << 16), /* M66EN PCI bus signal */
	HOST_CTRL_TRDY		= (1 << 17), /* latched PCI TRDY */
	HOST_CTRL_STOP		= (1 << 18), /* latched PCI STOP */
	HOST_CTRL_DEVSEL	= (1 << 19), /* latched PCI DEVSEL */
	HOST_CTRL_REQ64		= (1 << 20), /* latched PCI REQ64 */

T
Tejun Heo 已提交
96 97 98 99 100 101 102 103 104
	/*
	 * Port registers
	 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
	 */
	PORT_REGS_SIZE		= 0x2000,
	PORT_PRB		= 0x0000, /* (32 bytes PRB + 16 bytes SGEs * 6) * 31 (3968 bytes) */

	PORT_PM			= 0x0f80, /* 8 bytes PM * 16 (128 bytes) */
		/* 32 bit regs */
105 106 107 108 109
	PORT_CTRL_STAT		= 0x1000, /* write: ctrl-set, read: stat */
	PORT_CTRL_CLR		= 0x1004, /* write: ctrl-clear */
	PORT_IRQ_STAT		= 0x1008, /* high: status, low: interrupt */
	PORT_IRQ_ENABLE_SET	= 0x1010, /* write: enable-set */
	PORT_IRQ_ENABLE_CLR	= 0x1014, /* write: enable-clear */
T
Tejun Heo 已提交
110
	PORT_ACTIVATE_UPPER_ADDR= 0x101c,
111 112
	PORT_EXEC_FIFO		= 0x1020, /* command execution fifo */
	PORT_CMD_ERR		= 0x1024, /* command error number */
T
Tejun Heo 已提交
113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137
	PORT_FIS_CFG		= 0x1028,
	PORT_FIFO_THRES		= 0x102c,
		/* 16 bit regs */
	PORT_DECODE_ERR_CNT	= 0x1040,
	PORT_DECODE_ERR_THRESH	= 0x1042,
	PORT_CRC_ERR_CNT	= 0x1044,
	PORT_CRC_ERR_THRESH	= 0x1046,
	PORT_HSHK_ERR_CNT	= 0x1048,
	PORT_HSHK_ERR_THRESH	= 0x104a,
		/* 32 bit regs */
	PORT_PHY_CFG		= 0x1050,
	PORT_SLOT_STAT		= 0x1800,
	PORT_CMD_ACTIVATE	= 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
	PORT_EXEC_DIAG		= 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
	PORT_PSD_DIAG		= 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
	PORT_SCONTROL		= 0x1f00,
	PORT_SSTATUS		= 0x1f04,
	PORT_SERROR		= 0x1f08,
	PORT_SACTIVE		= 0x1f0c,

	/* PORT_CTRL_STAT bits */
	PORT_CS_PORT_RST	= (1 << 0), /* port reset */
	PORT_CS_DEV_RST		= (1 << 1), /* device reset */
	PORT_CS_INIT		= (1 << 2), /* port initialize */
	PORT_CS_IRQ_WOC		= (1 << 3), /* interrupt write one to clear */
T
Tejun Heo 已提交
138
	PORT_CS_CDB16		= (1 << 5), /* 0=12b cdb, 1=16b cdb */
139 140 141 142
	PORT_CS_RESUME		= (1 << 6), /* port resume */
	PORT_CS_32BIT_ACTV	= (1 << 10), /* 32-bit activation */
	PORT_CS_PM_EN		= (1 << 13), /* port multiplier enable */
	PORT_CS_RDY		= (1 << 31), /* port ready to accept commands */
T
Tejun Heo 已提交
143 144 145 146 147 148 149 150 151

	/* PORT_IRQ_STAT/ENABLE_SET/CLR */
	/* bits[11:0] are masked */
	PORT_IRQ_COMPLETE	= (1 << 0), /* command(s) completed */
	PORT_IRQ_ERROR		= (1 << 1), /* command execution error */
	PORT_IRQ_PORTRDY_CHG	= (1 << 2), /* port ready change */
	PORT_IRQ_PWR_CHG	= (1 << 3), /* power management change */
	PORT_IRQ_PHYRDY_CHG	= (1 << 4), /* PHY ready change */
	PORT_IRQ_COMWAKE	= (1 << 5), /* COMWAKE received */
152 153 154 155 156
	PORT_IRQ_UNK_FIS	= (1 << 6), /* unknown FIS received */
	PORT_IRQ_DEV_XCHG	= (1 << 7), /* device exchanged */
	PORT_IRQ_8B10B		= (1 << 8), /* 8b/10b decode error threshold */
	PORT_IRQ_CRC		= (1 << 9), /* CRC error threshold */
	PORT_IRQ_HANDSHAKE	= (1 << 10), /* handshake error threshold */
157
	PORT_IRQ_SDB_NOTIFY	= (1 << 11), /* SDB notify received */
T
Tejun Heo 已提交
158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187

	/* bits[27:16] are unmasked (raw) */
	PORT_IRQ_RAW_SHIFT	= 16,
	PORT_IRQ_MASKED_MASK	= 0x7ff,
	PORT_IRQ_RAW_MASK	= (0x7ff << PORT_IRQ_RAW_SHIFT),

	/* ENABLE_SET/CLR specific, intr steering - 2 bit field */
	PORT_IRQ_STEER_SHIFT	= 30,
	PORT_IRQ_STEER_MASK	= (3 << PORT_IRQ_STEER_SHIFT),

	/* PORT_CMD_ERR constants */
	PORT_CERR_DEV		= 1, /* Error bit in D2H Register FIS */
	PORT_CERR_SDB		= 2, /* Error bit in SDB FIS */
	PORT_CERR_DATA		= 3, /* Error in data FIS not detected by dev */
	PORT_CERR_SEND		= 4, /* Initial cmd FIS transmission failure */
	PORT_CERR_INCONSISTENT	= 5, /* Protocol mismatch */
	PORT_CERR_DIRECTION	= 6, /* Data direction mismatch */
	PORT_CERR_UNDERRUN	= 7, /* Ran out of SGEs while writing */
	PORT_CERR_OVERRUN	= 8, /* Ran out of SGEs while reading */
	PORT_CERR_PKT_PROT	= 11, /* DIR invalid in 1st PIO setup of ATAPI */
	PORT_CERR_SGT_BOUNDARY	= 16, /* PLD ecode 00 - SGT not on qword boundary */
	PORT_CERR_SGT_TGTABRT	= 17, /* PLD ecode 01 - target abort */
	PORT_CERR_SGT_MSTABRT	= 18, /* PLD ecode 10 - master abort */
	PORT_CERR_SGT_PCIPERR	= 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
	PORT_CERR_CMD_BOUNDARY	= 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
	PORT_CERR_CMD_TGTABRT	= 25, /* ctrl[15:13] 010 - target abort */
	PORT_CERR_CMD_MSTABRT	= 26, /* ctrl[15:13] 100 - master abort */
	PORT_CERR_CMD_PCIPERR	= 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
	PORT_CERR_XFR_UNDEF	= 32, /* PSD ecode 00 - undefined */
	PORT_CERR_XFR_TGTABRT	= 33, /* PSD ecode 01 - target abort */
T
Tejun Heo 已提交
188
	PORT_CERR_XFR_MSTABRT	= 34, /* PSD ecode 10 - master abort */
T
Tejun Heo 已提交
189
	PORT_CERR_XFR_PCIPERR	= 35, /* PSD ecode 11 - PCI prity err during transfer */
190
	PORT_CERR_SENDSERVICE	= 36, /* FIS received while sending service */
T
Tejun Heo 已提交
191

T
Tejun Heo 已提交
192 193 194 195 196 197 198 199 200 201 202 203 204 205 206
	/* bits of PRB control field */
	PRB_CTRL_PROTOCOL	= (1 << 0), /* override def. ATA protocol */
	PRB_CTRL_PACKET_READ	= (1 << 4), /* PACKET cmd read */
	PRB_CTRL_PACKET_WRITE	= (1 << 5), /* PACKET cmd write */
	PRB_CTRL_NIEN		= (1 << 6), /* Mask completion irq */
	PRB_CTRL_SRST		= (1 << 7), /* Soft reset request (ign BSY?) */

	/* PRB protocol field */
	PRB_PROT_PACKET		= (1 << 0),
	PRB_PROT_TCQ		= (1 << 1),
	PRB_PROT_NCQ		= (1 << 2),
	PRB_PROT_READ		= (1 << 3),
	PRB_PROT_WRITE		= (1 << 4),
	PRB_PROT_TRANSPARENT	= (1 << 5),

T
Tejun Heo 已提交
207 208 209 210
	/*
	 * Other constants
	 */
	SGE_TRM			= (1 << 31), /* Last SGE in chain */
T
Tejun Heo 已提交
211 212 213 214
	SGE_LNK			= (1 << 30), /* linked list
						Points to SGT, not SGE */
	SGE_DRD			= (1 << 29), /* discard data read (/dev/null)
						data address ignored */
T
Tejun Heo 已提交
215 216 217 218

	/* board id */
	BID_SIL3124		= 0,
	BID_SIL3132		= 1,
219
	BID_SIL3131		= 2,
T
Tejun Heo 已提交
220 221 222 223

	IRQ_STAT_4PORTS		= 0xf,
};

T
Tejun Heo 已提交
224
struct sil24_ata_block {
T
Tejun Heo 已提交
225 226 227 228
	struct sil24_prb prb;
	struct sil24_sge sge[LIBATA_MAX_PRD];
};

T
Tejun Heo 已提交
229 230 231 232 233 234 235 236 237 238 239
struct sil24_atapi_block {
	struct sil24_prb prb;
	u8 cdb[16];
	struct sil24_sge sge[LIBATA_MAX_PRD - 1];
};

union sil24_cmd_block {
	struct sil24_ata_block ata;
	struct sil24_atapi_block atapi;
};

T
Tejun Heo 已提交
240 241 242 243 244 245 246
/*
 * ap->private_data
 *
 * The preview driver always returned 0 for status.  We emulate it
 * here from the previous interrupt.
 */
struct sil24_port_priv {
T
Tejun Heo 已提交
247
	union sil24_cmd_block *cmd_block;	/* 32 cmd blocks */
T
Tejun Heo 已提交
248
	dma_addr_t cmd_block_dma;		/* DMA base addr for them */
249
	struct ata_taskfile tf;			/* Cached taskfile registers */
T
Tejun Heo 已提交
250 251 252 253
};

/* ap->host_set->private_data */
struct sil24_host_priv {
254 255
	void __iomem *host_base;	/* global controller control (128 bytes @BAR0) */
	void __iomem *port_base;	/* port registers (4 * 8192 bytes @BAR2) */
T
Tejun Heo 已提交
256 257
};

T
Tejun Heo 已提交
258
static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev);
T
Tejun Heo 已提交
259 260 261
static u8 sil24_check_status(struct ata_port *ap);
static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg);
static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
262
static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
263
static int sil24_probe_reset(struct ata_port *ap, unsigned int *classes);
T
Tejun Heo 已提交
264
static void sil24_qc_prep(struct ata_queued_cmd *qc);
265
static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
T
Tejun Heo 已提交
266 267 268 269 270 271 272 273
static void sil24_irq_clear(struct ata_port *ap);
static void sil24_eng_timeout(struct ata_port *ap);
static irqreturn_t sil24_interrupt(int irq, void *dev_instance, struct pt_regs *regs);
static int sil24_port_start(struct ata_port *ap);
static void sil24_port_stop(struct ata_port *ap);
static void sil24_host_stop(struct ata_host_set *host_set);
static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);

274
static const struct pci_device_id sil24_pci_tbl[] = {
T
Tejun Heo 已提交
275
	{ 0x1095, 0x3124, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3124 },
276
	{ 0x8086, 0x3124, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3124 },
T
Tejun Heo 已提交
277
	{ 0x1095, 0x3132, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3132 },
278 279
	{ 0x1095, 0x3131, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3131 },
	{ 0x1095, 0x3531, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3131 },
T
Tejun Heo 已提交
280
	{ } /* terminate list */
T
Tejun Heo 已提交
281 282 283 284 285 286 287 288 289
};

static struct pci_driver sil24_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= sil24_pci_tbl,
	.probe			= sil24_init_one,
	.remove			= ata_pci_remove_one, /* safe? */
};

290
static struct scsi_host_template sil24_sht = {
T
Tejun Heo 已提交
291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
	.can_queue		= ATA_DEF_QUEUE,
	.this_id		= ATA_SHT_THIS_ID,
	.sg_tablesize		= LIBATA_MAX_PRD,
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
	.use_clustering		= ATA_SHT_USE_CLUSTERING,
	.proc_name		= DRV_NAME,
	.dma_boundary		= ATA_DMA_BOUNDARY,
	.slave_configure	= ata_scsi_slave_config,
	.bios_param		= ata_std_bios_param,
};

J
Jeff Garzik 已提交
307
static const struct ata_port_operations sil24_ops = {
T
Tejun Heo 已提交
308 309
	.port_disable		= ata_port_disable,

T
Tejun Heo 已提交
310 311
	.dev_config		= sil24_dev_config,

T
Tejun Heo 已提交
312 313 314 315
	.check_status		= sil24_check_status,
	.check_altstatus	= sil24_check_status,
	.dev_select		= ata_noop_dev_select,

316 317
	.tf_read		= sil24_tf_read,

318
	.probe_reset		= sil24_probe_reset,
T
Tejun Heo 已提交
319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335

	.qc_prep		= sil24_qc_prep,
	.qc_issue		= sil24_qc_issue,

	.eng_timeout		= sil24_eng_timeout,

	.irq_handler		= sil24_interrupt,
	.irq_clear		= sil24_irq_clear,

	.scr_read		= sil24_scr_read,
	.scr_write		= sil24_scr_write,

	.port_start		= sil24_port_start,
	.port_stop		= sil24_port_stop,
	.host_stop		= sil24_host_stop,
};

336 337 338 339 340 341 342
/*
 * Use bits 30-31 of host_flags to encode available port numbers.
 * Current maxium is 4.
 */
#define SIL24_NPORTS2FLAG(nports)	((((unsigned)(nports) - 1) & 0x3) << 30)
#define SIL24_FLAG2NPORTS(flag)		((((flag) >> 30) & 0x3) + 1)

T
Tejun Heo 已提交
343 344 345 346 347
static struct ata_port_info sil24_port_info[] = {
	/* sil_3124 */
	{
		.sht		= &sil24_sht,
		.host_flags	= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
348 349
				  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
				  SIL24_NPORTS2FLAG(4),
T
Tejun Heo 已提交
350 351 352 353 354
		.pio_mask	= 0x1f,			/* pio0-4 */
		.mwdma_mask	= 0x07,			/* mwdma0-2 */
		.udma_mask	= 0x3f,			/* udma0-5 */
		.port_ops	= &sil24_ops,
	},
355
	/* sil_3132 */
T
Tejun Heo 已提交
356 357 358
	{
		.sht		= &sil24_sht,
		.host_flags	= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
359 360
				  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
				  SIL24_NPORTS2FLAG(2),
361 362 363 364 365 366 367 368 369
		.pio_mask	= 0x1f,			/* pio0-4 */
		.mwdma_mask	= 0x07,			/* mwdma0-2 */
		.udma_mask	= 0x3f,			/* udma0-5 */
		.port_ops	= &sil24_ops,
	},
	/* sil_3131/sil_3531 */
	{
		.sht		= &sil24_sht,
		.host_flags	= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
370 371
				  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
				  SIL24_NPORTS2FLAG(1),
T
Tejun Heo 已提交
372 373 374 375 376 377 378
		.pio_mask	= 0x1f,			/* pio0-4 */
		.mwdma_mask	= 0x07,			/* mwdma0-2 */
		.udma_mask	= 0x3f,			/* udma0-5 */
		.port_ops	= &sil24_ops,
	},
};

T
Tejun Heo 已提交
379 380 381 382
static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev)
{
	void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;

383
	if (dev->cdb_len == 16)
T
Tejun Heo 已提交
384 385 386 387 388
		writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
	else
		writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
}

389 390 391
static inline void sil24_update_tf(struct ata_port *ap)
{
	struct sil24_port_priv *pp = ap->private_data;
392 393 394
	void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
	struct sil24_prb __iomem *prb = port;
	u8 fis[6 * 4];
395

396 397
	memcpy_fromio(fis, prb->fis, 6 * 4);
	ata_tf_from_fis(fis, &pp->tf);
398 399
}

T
Tejun Heo 已提交
400 401
static u8 sil24_check_status(struct ata_port *ap)
{
402 403
	struct sil24_port_priv *pp = ap->private_data;
	return pp->tf.command;
T
Tejun Heo 已提交
404 405 406 407 408 409 410 411 412 413 414
}

static int sil24_scr_map[] = {
	[SCR_CONTROL]	= 0,
	[SCR_STATUS]	= 1,
	[SCR_ERROR]	= 2,
	[SCR_ACTIVE]	= 3,
};

static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg)
{
415
	void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
T
Tejun Heo 已提交
416
	if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
417
		void __iomem *addr;
T
Tejun Heo 已提交
418 419 420 421 422 423 424 425
		addr = scr_addr + sil24_scr_map[sc_reg] * 4;
		return readl(scr_addr + sil24_scr_map[sc_reg] * 4);
	}
	return 0xffffffffU;
}

static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
{
426
	void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
T
Tejun Heo 已提交
427
	if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
428
		void __iomem *addr;
T
Tejun Heo 已提交
429 430 431 432 433
		addr = scr_addr + sil24_scr_map[sc_reg] * 4;
		writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
	}
}

434 435 436 437 438 439
static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
{
	struct sil24_port_priv *pp = ap->private_data;
	*tf = pp->tf;
}

440
static int sil24_softreset(struct ata_port *ap, unsigned int *class)
T
Tejun Heo 已提交
441
{
T
Tejun Heo 已提交
442 443
	void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
	struct sil24_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
444
	struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
T
Tejun Heo 已提交
445
	dma_addr_t paddr = pp->cmd_block_dma;
446
	u32 mask, irq_enable, irq_stat;
447
	const char *reason;
T
Tejun Heo 已提交
448

449 450
	DPRINTK("ENTER\n");

451 452 453 454 455 456
	if (!sata_dev_present(ap)) {
		DPRINTK("PHY reports no device\n");
		*class = ATA_DEV_NONE;
		goto out;
	}

T
Tejun Heo 已提交
457 458 459 460
	/* temporarily turn off IRQs during SRST */
	irq_enable = readl(port + PORT_IRQ_ENABLE_SET);
	writel(irq_enable, port + PORT_IRQ_ENABLE_CLR);

T
Tejun Heo 已提交
461
	/*
T
Tejun Heo 已提交
462 463
	 * XXX: Not sure whether the following sleep is needed or not.
	 * The original driver had it.  So....
T
Tejun Heo 已提交
464
	 */
T
Tejun Heo 已提交
465 466 467 468 469 470 471
	msleep(10);

	prb->ctrl = PRB_CTRL_SRST;
	prb->fis[1] = 0; /* no PM yet */

	writel((u32)paddr, port + PORT_CMD_ACTIVATE);

472 473 474
	mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
	irq_stat = ata_wait_register(port + PORT_IRQ_STAT, mask, 0x0,
				     100, ATA_TMOUT_BOOT / HZ * 1000);
T
Tejun Heo 已提交
475

476 477
	writel(irq_stat, port + PORT_IRQ_STAT); /* clear IRQs */
	irq_stat >>= PORT_IRQ_RAW_SHIFT;
T
Tejun Heo 已提交
478 479 480 481

	/* restore IRQs */
	writel(irq_enable, port + PORT_IRQ_ENABLE_SET);

482
	if (!(irq_stat & PORT_IRQ_COMPLETE)) {
483 484 485 486 487
		if (irq_stat & PORT_IRQ_ERROR)
			reason = "SRST command error";
		else
			reason = "timeout";
		goto err;
488
	}
489 490 491 492

	sil24_update_tf(ap);
	*class = ata_dev_classify(&pp->tf);

493 494
	if (*class == ATA_DEV_UNKNOWN)
		*class = ATA_DEV_NONE;
T
Tejun Heo 已提交
495

496
 out:
497
	DPRINTK("EXIT, class=%u\n", *class);
T
Tejun Heo 已提交
498
	return 0;
499 500 501 502

 err:
	printk(KERN_ERR "ata%u: softreset failed (%s)\n", ap->id, reason);
	return -EIO;
T
Tejun Heo 已提交
503 504
}

505
static int sil24_hardreset(struct ata_port *ap, unsigned int *class)
T
Tejun Heo 已提交
506 507 508 509
{
	unsigned int dummy_class;

	/* sil24 doesn't report device signature after hard reset */
510
	return sata_std_hardreset(ap, &dummy_class);
T
Tejun Heo 已提交
511 512
}

513
static int sil24_probe_reset(struct ata_port *ap, unsigned int *classes)
T
Tejun Heo 已提交
514
{
515
	return ata_drive_probe_reset(ap, ata_std_probeinit,
T
Tejun Heo 已提交
516
				     sil24_softreset, sil24_hardreset,
517
				     ata_std_postreset, classes);
T
Tejun Heo 已提交
518 519 520
}

static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
T
Tejun Heo 已提交
521
				 struct sil24_sge *sge)
T
Tejun Heo 已提交
522
{
523 524
	struct scatterlist *sg;
	unsigned int idx = 0;
T
Tejun Heo 已提交
525

526
	ata_for_each_sg(sg, qc) {
T
Tejun Heo 已提交
527 528
		sge->addr = cpu_to_le64(sg_dma_address(sg));
		sge->cnt = cpu_to_le32(sg_dma_len(sg));
529 530 531 532 533 534 535
		if (ata_sg_is_last(sg, qc))
			sge->flags = cpu_to_le32(SGE_TRM);
		else
			sge->flags = 0;

		sge++;
		idx++;
T
Tejun Heo 已提交
536 537 538 539 540 541 542
	}
}

static void sil24_qc_prep(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct sil24_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
543 544 545
	union sil24_cmd_block *cb = pp->cmd_block + qc->tag;
	struct sil24_prb *prb;
	struct sil24_sge *sge;
T
Tejun Heo 已提交
546 547 548 549 550

	switch (qc->tf.protocol) {
	case ATA_PROT_PIO:
	case ATA_PROT_DMA:
	case ATA_PROT_NODATA:
T
Tejun Heo 已提交
551 552 553
		prb = &cb->ata.prb;
		sge = cb->ata.sge;
		prb->ctrl = 0;
T
Tejun Heo 已提交
554
		break;
T
Tejun Heo 已提交
555 556 557 558 559 560 561

	case ATA_PROT_ATAPI:
	case ATA_PROT_ATAPI_DMA:
	case ATA_PROT_ATAPI_NODATA:
		prb = &cb->atapi.prb;
		sge = cb->atapi.sge;
		memset(cb->atapi.cdb, 0, 32);
562
		memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
T
Tejun Heo 已提交
563 564 565 566 567 568 569 570 571 572 573

		if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) {
			if (qc->tf.flags & ATA_TFLAG_WRITE)
				prb->ctrl = PRB_CTRL_PACKET_WRITE;
			else
				prb->ctrl = PRB_CTRL_PACKET_READ;
		} else
			prb->ctrl = 0;

		break;

T
Tejun Heo 已提交
574
	default:
T
Tejun Heo 已提交
575 576
		prb = NULL;	/* shut up, gcc */
		sge = NULL;
T
Tejun Heo 已提交
577 578 579 580 581 582
		BUG();
	}

	ata_tf_to_fis(&qc->tf, prb->fis, 0);

	if (qc->flags & ATA_QCFLAG_DMAMAP)
T
Tejun Heo 已提交
583
		sil24_fill_sg(qc, sge);
T
Tejun Heo 已提交
584 585
}

586
static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
T
Tejun Heo 已提交
587 588
{
	struct ata_port *ap = qc->ap;
589
	void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
T
Tejun Heo 已提交
590 591 592
	struct sil24_port_priv *pp = ap->private_data;
	dma_addr_t paddr = pp->cmd_block_dma + qc->tag * sizeof(*pp->cmd_block);

593
	writel((u32)paddr, port + PORT_CMD_ACTIVATE);
T
Tejun Heo 已提交
594 595 596 597 598 599 600 601
	return 0;
}

static void sil24_irq_clear(struct ata_port *ap)
{
	/* unused */
}

602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626
static int __sil24_restart_controller(void __iomem *port)
{
	u32 tmp;
	int cnt;

	writel(PORT_CS_INIT, port + PORT_CTRL_STAT);

	/* Max ~10ms */
	for (cnt = 0; cnt < 10000; cnt++) {
		tmp = readl(port + PORT_CTRL_STAT);
		if (tmp & PORT_CS_RDY)
			return 0;
		udelay(1);
	}

	return -1;
}

static void sil24_restart_controller(struct ata_port *ap)
{
	if (__sil24_restart_controller((void __iomem *)ap->ioaddr.cmd_addr))
		printk(KERN_ERR DRV_NAME
		       " ata%u: failed to restart controller\n", ap->id);
}

627
static int __sil24_reset_controller(void __iomem *port)
T
Tejun Heo 已提交
628 629 630 631 632 633 634 635 636 637 638 639 640 641 642
{
	int cnt;
	u32 tmp;

	/* Reset controller state.  Is this correct? */
	writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
	readl(port + PORT_CTRL_STAT);	/* sync */

	/* Max ~100ms */
	for (cnt = 0; cnt < 1000; cnt++) {
		udelay(100);
		tmp = readl(port + PORT_CTRL_STAT);
		if (!(tmp & PORT_CS_DEV_RST))
			break;
	}
T
Tejun Heo 已提交
643

T
Tejun Heo 已提交
644
	if (tmp & PORT_CS_DEV_RST)
T
Tejun Heo 已提交
645
		return -1;
646 647 648 649 650

	if (tmp & PORT_CS_RDY)
		return 0;

	return __sil24_restart_controller(port);
T
Tejun Heo 已提交
651 652 653 654 655 656
}

static void sil24_reset_controller(struct ata_port *ap)
{
	printk(KERN_NOTICE DRV_NAME
	       " ata%u: resetting controller...\n", ap->id);
657
	if (__sil24_reset_controller((void __iomem *)ap->ioaddr.cmd_addr))
T
Tejun Heo 已提交
658 659
                printk(KERN_ERR DRV_NAME
                       " ata%u: failed to reset controller\n", ap->id);
T
Tejun Heo 已提交
660 661 662 663 664 665 666 667 668
}

static void sil24_eng_timeout(struct ata_port *ap)
{
	struct ata_queued_cmd *qc;

	qc = ata_qc_from_tag(ap, ap->active_tag);

	printk(KERN_ERR "ata%u: command timeout\n", ap->id);
669
	qc->err_mask |= AC_ERR_TIMEOUT;
670
	ata_eh_qc_complete(qc);
T
Tejun Heo 已提交
671 672 673 674

	sil24_reset_controller(ap);
}

675 676 677
static void sil24_error_intr(struct ata_port *ap, u32 slot_stat)
{
	struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->active_tag);
678
	struct sil24_port_priv *pp = ap->private_data;
679
	void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
680
	u32 irq_stat, cmd_err, sstatus, serror;
681
	unsigned int err_mask;
682 683

	irq_stat = readl(port + PORT_IRQ_STAT);
684 685 686 687 688 689 690 691 692 693
	writel(irq_stat, port + PORT_IRQ_STAT);		/* clear irq */

	if (!(irq_stat & PORT_IRQ_ERROR)) {
		/* ignore non-completion, non-error irqs for now */
		printk(KERN_WARNING DRV_NAME
		       "ata%u: non-error exception irq (irq_stat %x)\n",
		       ap->id, irq_stat);
		return;
	}

694 695 696 697 698 699
	cmd_err = readl(port + PORT_CMD_ERR);
	sstatus = readl(port + PORT_SSTATUS);
	serror = readl(port + PORT_SERROR);
	if (serror)
		writel(serror, port + PORT_SERROR);

700 701 702 703 704 705 706 707 708
	/*
	 * Don't log ATAPI device errors.  They're supposed to happen
	 * and any serious errors will be logged using sense data by
	 * the SCSI layer.
	 */
	if (ap->device[0].class != ATA_DEV_ATAPI || cmd_err > PORT_CERR_SDB)
		printk("ata%u: error interrupt on port%d\n"
		       "  stat=0x%x irq=0x%x cmd_err=%d sstatus=0x%x serror=0x%x\n",
		       ap->id, ap->port_no, slot_stat, irq_stat, cmd_err, sstatus, serror);
709

710 711 712 713 714
	if (cmd_err == PORT_CERR_DEV || cmd_err == PORT_CERR_SDB) {
		/*
		 * Device is reporting error, tf registers are valid.
		 */
		sil24_update_tf(ap);
715
		err_mask = ac_err_mask(pp->tf.command);
716
		sil24_restart_controller(ap);
717 718 719 720 721 722
	} else {
		/*
		 * Other errors.  libata currently doesn't have any
		 * mechanism to report these errors.  Just turn on
		 * ATA_ERR.
		 */
723
		err_mask = AC_ERR_OTHER;
724
		sil24_reset_controller(ap);
725 726
	}

727 728 729 730
	if (qc) {
		qc->err_mask |= err_mask;
		ata_qc_complete(qc);
	}
731 732
}

T
Tejun Heo 已提交
733 734 735
static inline void sil24_host_intr(struct ata_port *ap)
{
	struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->active_tag);
736
	void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
T
Tejun Heo 已提交
737 738 739 740
	u32 slot_stat;

	slot_stat = readl(port + PORT_SLOT_STAT);
	if (!(slot_stat & HOST_SSTAT_ATTN)) {
741 742 743 744 745 746 747 748 749 750 751
		struct sil24_port_priv *pp = ap->private_data;
		/*
		 * !HOST_SSAT_ATTN guarantees successful completion,
		 * so reading back tf registers is unnecessary for
		 * most commands.  TODO: read tf registers for
		 * commands which require these values on successful
		 * completion (EXECUTE DEVICE DIAGNOSTIC, CHECK POWER,
		 * DEVICE RESET and READ PORT MULTIPLIER (any more?).
		 */
		sil24_update_tf(ap);

752 753 754 755
		if (qc) {
			qc->err_mask |= ac_err_mask(pp->tf.command);
			ata_qc_complete(qc);
		}
756 757
	} else
		sil24_error_intr(ap, slot_stat);
T
Tejun Heo 已提交
758 759 760 761 762 763 764 765 766 767 768 769
}

static irqreturn_t sil24_interrupt(int irq, void *dev_instance, struct pt_regs *regs)
{
	struct ata_host_set *host_set = dev_instance;
	struct sil24_host_priv *hpriv = host_set->private_data;
	unsigned handled = 0;
	u32 status;
	int i;

	status = readl(hpriv->host_base + HOST_IRQ_STAT);

770 771 772 773 774 775
	if (status == 0xffffffff) {
		printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
		       "PCI fault or device removal?\n");
		goto out;
	}

T
Tejun Heo 已提交
776 777 778 779 780 781 782 783
	if (!(status & IRQ_STAT_4PORTS))
		goto out;

	spin_lock(&host_set->lock);

	for (i = 0; i < host_set->n_ports; i++)
		if (status & (1 << i)) {
			struct ata_port *ap = host_set->ports[i];
784
			if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
T
Tejun Heo 已提交
785
				sil24_host_intr(host_set->ports[i]);
786 787 788 789
				handled++;
			} else
				printk(KERN_ERR DRV_NAME
				       ": interrupt from disabled port %d\n", i);
T
Tejun Heo 已提交
790 791 792 793 794 795 796
		}

	spin_unlock(&host_set->lock);
 out:
	return IRQ_RETVAL(handled);
}

797 798 799 800 801 802 803
static inline void sil24_cblk_free(struct sil24_port_priv *pp, struct device *dev)
{
	const size_t cb_size = sizeof(*pp->cmd_block);

	dma_free_coherent(dev, cb_size, pp->cmd_block, pp->cmd_block_dma);
}

T
Tejun Heo 已提交
804 805 806 807
static int sil24_port_start(struct ata_port *ap)
{
	struct device *dev = ap->host_set->dev;
	struct sil24_port_priv *pp;
T
Tejun Heo 已提交
808
	union sil24_cmd_block *cb;
T
Tejun Heo 已提交
809 810
	size_t cb_size = sizeof(*cb);
	dma_addr_t cb_dma;
811
	int rc = -ENOMEM;
T
Tejun Heo 已提交
812

813
	pp = kzalloc(sizeof(*pp), GFP_KERNEL);
T
Tejun Heo 已提交
814
	if (!pp)
815
		goto err_out;
T
Tejun Heo 已提交
816

817 818
	pp->tf.command = ATA_DRDY;

T
Tejun Heo 已提交
819
	cb = dma_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
820 821
	if (!cb)
		goto err_out_pp;
T
Tejun Heo 已提交
822 823
	memset(cb, 0, cb_size);

824 825 826 827
	rc = ata_pad_alloc(ap, dev);
	if (rc)
		goto err_out_pad;

T
Tejun Heo 已提交
828 829 830 831 832 833
	pp->cmd_block = cb;
	pp->cmd_block_dma = cb_dma;

	ap->private_data = pp;

	return 0;
834 835 836 837 838 839 840

err_out_pad:
	sil24_cblk_free(pp, dev);
err_out_pp:
	kfree(pp);
err_out:
	return rc;
T
Tejun Heo 已提交
841 842 843 844 845 846 847
}

static void sil24_port_stop(struct ata_port *ap)
{
	struct device *dev = ap->host_set->dev;
	struct sil24_port_priv *pp = ap->private_data;

848
	sil24_cblk_free(pp, dev);
849
	ata_pad_free(ap, dev);
T
Tejun Heo 已提交
850 851 852 853 854 855
	kfree(pp);
}

static void sil24_host_stop(struct ata_host_set *host_set)
{
	struct sil24_host_priv *hpriv = host_set->private_data;
856
	struct pci_dev *pdev = to_pci_dev(host_set->dev);
T
Tejun Heo 已提交
857

858 859
	pci_iounmap(pdev, hpriv->host_base);
	pci_iounmap(pdev, hpriv->port_base);
T
Tejun Heo 已提交
860 861 862 863 864 865 866
	kfree(hpriv);
}

static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	static int printed_version = 0;
	unsigned int board_id = (unsigned int)ent->driver_data;
867
	struct ata_port_info *pinfo = &sil24_port_info[board_id];
T
Tejun Heo 已提交
868 869
	struct ata_probe_ent *probe_ent = NULL;
	struct sil24_host_priv *hpriv = NULL;
870 871
	void __iomem *host_base = NULL;
	void __iomem *port_base = NULL;
T
Tejun Heo 已提交
872 873 874
	int i, rc;

	if (!printed_version++)
875
		dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
T
Tejun Heo 已提交
876 877 878 879 880 881 882 883 884 885

	rc = pci_enable_device(pdev);
	if (rc)
		return rc;

	rc = pci_request_regions(pdev, DRV_NAME);
	if (rc)
		goto out_disable;

	rc = -ENOMEM;
886 887
	/* map mmio registers */
	host_base = pci_iomap(pdev, 0, 0);
T
Tejun Heo 已提交
888 889
	if (!host_base)
		goto out_free;
890
	port_base = pci_iomap(pdev, 2, 0);
T
Tejun Heo 已提交
891 892 893 894
	if (!port_base)
		goto out_free;

	/* allocate & init probe_ent and hpriv */
895
	probe_ent = kzalloc(sizeof(*probe_ent), GFP_KERNEL);
T
Tejun Heo 已提交
896 897 898
	if (!probe_ent)
		goto out_free;

899
	hpriv = kzalloc(sizeof(*hpriv), GFP_KERNEL);
T
Tejun Heo 已提交
900 901 902 903 904 905
	if (!hpriv)
		goto out_free;

	probe_ent->dev = pci_dev_to_dev(pdev);
	INIT_LIST_HEAD(&probe_ent->node);

906 907 908
	probe_ent->sht		= pinfo->sht;
	probe_ent->host_flags	= pinfo->host_flags;
	probe_ent->pio_mask	= pinfo->pio_mask;
909
	probe_ent->mwdma_mask	= pinfo->mwdma_mask;
910 911 912
	probe_ent->udma_mask	= pinfo->udma_mask;
	probe_ent->port_ops	= pinfo->port_ops;
	probe_ent->n_ports	= SIL24_FLAG2NPORTS(pinfo->host_flags);
T
Tejun Heo 已提交
913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931

	probe_ent->irq = pdev->irq;
	probe_ent->irq_flags = SA_SHIRQ;
	probe_ent->mmio_base = port_base;
	probe_ent->private_data = hpriv;

	hpriv->host_base = host_base;
	hpriv->port_base = port_base;

	/*
	 * Configure the device
	 */
	/*
	 * FIXME: This device is certainly 64-bit capable.  We just
	 * don't know how to use it.  After fixing 32bit activation in
	 * this function, enable 64bit masks here.
	 */
	rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
	if (rc) {
932 933
		dev_printk(KERN_ERR, &pdev->dev,
			   "32-bit DMA enable failed\n");
T
Tejun Heo 已提交
934 935 936 937
		goto out_free;
	}
	rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
	if (rc) {
938 939
		dev_printk(KERN_ERR, &pdev->dev,
			   "32-bit consistent DMA enable failed\n");
T
Tejun Heo 已提交
940 941 942 943 944 945
		goto out_free;
	}

	/* GPIO off */
	writel(0, host_base + HOST_FLASH_CMD);

946
	/* clear global reset & mask interrupts during initialization */
T
Tejun Heo 已提交
947 948 949
	writel(0, host_base + HOST_CTRL);

	for (i = 0; i < probe_ent->n_ports; i++) {
950
		void __iomem *port = port_base + i * PORT_REGS_SIZE;
T
Tejun Heo 已提交
951 952 953
		unsigned long portu = (unsigned long)port;
		u32 tmp;

954
		probe_ent->port[i].cmd_addr = portu + PORT_PRB;
T
Tejun Heo 已提交
955 956 957 958 959 960 961 962 963 964 965
		probe_ent->port[i].scr_addr = portu + PORT_SCONTROL;

		ata_std_ports(&probe_ent->port[i]);

		/* Initial PHY setting */
		writel(0x20c, port + PORT_PHY_CFG);

		/* Clear port RST */
		tmp = readl(port + PORT_CTRL_STAT);
		if (tmp & PORT_CS_PORT_RST) {
			writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
966 967 968
			tmp = ata_wait_register(port + PORT_CTRL_STAT,
						PORT_CS_PORT_RST,
						PORT_CS_PORT_RST, 10, 100);
T
Tejun Heo 已提交
969
			if (tmp & PORT_CS_PORT_RST)
970 971
				dev_printk(KERN_ERR, &pdev->dev,
				           "failed to clear port RST\n");
T
Tejun Heo 已提交
972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987
		}

		/* Zero error counters. */
		writel(0x8000, port + PORT_DECODE_ERR_THRESH);
		writel(0x8000, port + PORT_CRC_ERR_THRESH);
		writel(0x8000, port + PORT_HSHK_ERR_THRESH);
		writel(0x0000, port + PORT_DECODE_ERR_CNT);
		writel(0x0000, port + PORT_CRC_ERR_CNT);
		writel(0x0000, port + PORT_HSHK_ERR_CNT);

		/* FIXME: 32bit activation? */
		writel(0, port + PORT_ACTIVATE_UPPER_ADDR);
		writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_STAT);

		/* Configure interrupts */
		writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
988 989
		writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
		       PORT_IRQ_SDB_NOTIFY, port + PORT_IRQ_ENABLE_SET);
T
Tejun Heo 已提交
990 991 992 993

		/* Clear interrupts */
		writel(0x0fff0fff, port + PORT_IRQ_STAT);
		writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
T
Tejun Heo 已提交
994 995 996 997 998 999

		/* Clear port multiplier enable and resume bits */
		writel(PORT_CS_PM_EN | PORT_CS_RESUME, port + PORT_CTRL_CLR);

		/* Reset itself */
		if (__sil24_reset_controller(port))
1000 1001
			dev_printk(KERN_ERR, &pdev->dev,
			           "failed to reset controller\n");
T
Tejun Heo 已提交
1002 1003 1004 1005 1006 1007 1008
	}

	/* Turn on interrupts */
	writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);

	pci_set_master(pdev);

1009
	/* FIXME: check ata_device_add return value */
T
Tejun Heo 已提交
1010 1011 1012 1013 1014 1015 1016
	ata_device_add(probe_ent);

	kfree(probe_ent);
	return 0;

 out_free:
	if (host_base)
1017
		pci_iounmap(pdev, host_base);
T
Tejun Heo 已提交
1018
	if (port_base)
1019
		pci_iounmap(pdev, port_base);
T
Tejun Heo 已提交
1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
	kfree(probe_ent);
	kfree(hpriv);
	pci_release_regions(pdev);
 out_disable:
	pci_disable_device(pdev);
	return rc;
}

static int __init sil24_init(void)
{
	return pci_module_init(&sil24_pci_driver);
}

static void __exit sil24_exit(void)
{
	pci_unregister_driver(&sil24_pci_driver);
}

MODULE_AUTHOR("Tejun Heo");
MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);

module_init(sil24_init);
module_exit(sil24_exit);