pm.c 8.4 KB
Newer Older
1 2
/*
 * Copyright (c) 2011-2012 Samsung Electronics Co., Ltd.
3 4
 *		http://www.samsung.com
 *
5
 * EXYNOS - Power Management support
6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Based on arch/arm/mach-s3c2410/pm.c
 * Copyright (c) 2006 Simtec Electronics
 *	Ben Dooks <ben@simtec.co.uk>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
*/

#include <linux/init.h>
#include <linux/suspend.h>
18
#include <linux/syscore_ops.h>
19
#include <linux/io.h>
20 21
#include <linux/err.h>
#include <linux/clk.h>
22 23 24

#include <asm/cacheflush.h>
#include <asm/hardware/cache-l2x0.h>
25
#include <asm/smp_scu.h>
26 27 28

#include <plat/cpu.h>
#include <plat/pm.h>
29
#include <plat/pll.h>
30
#include <plat/regs-srom.h>
31 32 33

#include <mach/regs-clock.h>
#include <mach/pm-core.h>
34 35

#include "common.h"
36
#include "regs-pmu.h"
37

38
static const struct sleep_save exynos4_set_clksrc[] = {
39 40 41 42 43 44 45 46 47
	{ .reg = EXYNOS4_CLKSRC_MASK_TOP		, .val = 0x00000001, },
	{ .reg = EXYNOS4_CLKSRC_MASK_CAM		, .val = 0x11111111, },
	{ .reg = EXYNOS4_CLKSRC_MASK_TV			, .val = 0x00000111, },
	{ .reg = EXYNOS4_CLKSRC_MASK_LCD0		, .val = 0x00001111, },
	{ .reg = EXYNOS4_CLKSRC_MASK_MAUDIO		, .val = 0x00000001, },
	{ .reg = EXYNOS4_CLKSRC_MASK_FSYS		, .val = 0x01011111, },
	{ .reg = EXYNOS4_CLKSRC_MASK_PERIL0		, .val = 0x01111111, },
	{ .reg = EXYNOS4_CLKSRC_MASK_PERIL1		, .val = 0x01110111, },
	{ .reg = EXYNOS4_CLKSRC_MASK_DMC		, .val = 0x00010000, },
48 49
};

50
static const struct sleep_save exynos4210_set_clksrc[] = {
51
	{ .reg = EXYNOS4210_CLKSRC_MASK_LCD1		, .val = 0x00001111, },
52 53
};

54
static struct sleep_save exynos4_epll_save[] = {
55 56
	SAVE_ITEM(EXYNOS4_EPLL_CON0),
	SAVE_ITEM(EXYNOS4_EPLL_CON1),
57 58 59
};

static struct sleep_save exynos4_vpll_save[] = {
60 61
	SAVE_ITEM(EXYNOS4_VPLL_CON0),
	SAVE_ITEM(EXYNOS4_VPLL_CON1),
62 63
};

64 65 66 67
static struct sleep_save exynos5_sys_save[] = {
	SAVE_ITEM(EXYNOS5_SYS_I2C_CFG),
};

68
static struct sleep_save exynos_core_save[] = {
69 70 71 72 73 74
	/* SROM side */
	SAVE_ITEM(S5P_SROM_BW),
	SAVE_ITEM(S5P_SROM_BC0),
	SAVE_ITEM(S5P_SROM_BC1),
	SAVE_ITEM(S5P_SROM_BC2),
	SAVE_ITEM(S5P_SROM_BC3),
75 76 77
};


78 79 80
/* For Cortex-A9 Diagnostic and Power control register */
static unsigned int save_arm_register[2];

81
static int exynos_cpu_suspend(unsigned long arg)
82
{
83
#ifdef CONFIG_CACHE_L2X0
84
	outer_flush_all();
85
#endif
86

87 88 89
	if (soc_is_exynos5250())
		flush_cache_all();

90 91 92
	/* issue the standby signal into the pm unit. */
	cpu_do_idle();

93 94
	pr_info("Failed to suspend the system\n");
	return 1; /* Aborting suspend */
95 96
}

97
static void exynos_pm_prepare(void)
98
{
99
	unsigned int tmp;
100

101
	s3c_pm_do_save(exynos_core_save, ARRAY_SIZE(exynos_core_save));
102

103 104 105 106
	if (!soc_is_exynos5250()) {
		s3c_pm_do_save(exynos4_epll_save, ARRAY_SIZE(exynos4_epll_save));
		s3c_pm_do_save(exynos4_vpll_save, ARRAY_SIZE(exynos4_vpll_save));
	} else {
107
		s3c_pm_do_save(exynos5_sys_save, ARRAY_SIZE(exynos5_sys_save));
108 109 110 111 112
		/* Disable USE_RETENTION of JPEG_MEM_OPTION */
		tmp = __raw_readl(EXYNOS5_JPEG_MEM_OPTION);
		tmp &= ~EXYNOS5_OPTION_USE_RETENTION;
		__raw_writel(tmp, EXYNOS5_JPEG_MEM_OPTION);
	}
113 114 115

	/* Set value of power down register for sleep mode */

116
	exynos_sys_powerdown_conf(SYS_SLEEP);
117 118 119 120 121 122 123 124
	__raw_writel(S5P_CHECK_SLEEP, S5P_INFORM1);

	/* ensure at least INFORM0 has the resume address */

	__raw_writel(virt_to_phys(s3c_cpu_resume), S5P_INFORM0);

	/* Before enter central sequence mode, clock src register have to set */

125 126
	if (!soc_is_exynos5250())
		s3c_pm_do_restore_core(exynos4_set_clksrc, ARRAY_SIZE(exynos4_set_clksrc));
127

128 129 130
	if (soc_is_exynos4210())
		s3c_pm_do_restore_core(exynos4210_set_clksrc, ARRAY_SIZE(exynos4210_set_clksrc));

131 132
}

133
static int exynos_pm_add(struct device *dev, struct subsys_interface *sif)
134
{
135 136
	pm_cpu_prep = exynos_pm_prepare;
	pm_cpu_sleep = exynos_cpu_suspend;
137 138 139 140

	return 0;
}

141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165
static unsigned long pll_base_rate;

static void exynos4_restore_pll(void)
{
	unsigned long pll_con, locktime, lockcnt;
	unsigned long pll_in_rate;
	unsigned int p_div, epll_wait = 0, vpll_wait = 0;

	if (pll_base_rate == 0)
		return;

	pll_in_rate = pll_base_rate;

	/* EPLL */
	pll_con = exynos4_epll_save[0].val;

	if (pll_con & (1 << 31)) {
		pll_con &= (PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT);
		p_div = (pll_con >> PLL46XX_PDIV_SHIFT);

		pll_in_rate /= 1000000;

		locktime = (3000 / pll_in_rate) * p_div;
		lockcnt = locktime * 10000 / (10000 / pll_in_rate);

166
		__raw_writel(lockcnt, EXYNOS4_EPLL_LOCK);
167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183

		s3c_pm_do_restore_core(exynos4_epll_save,
					ARRAY_SIZE(exynos4_epll_save));
		epll_wait = 1;
	}

	pll_in_rate = pll_base_rate;

	/* VPLL */
	pll_con = exynos4_vpll_save[0].val;

	if (pll_con & (1 << 31)) {
		pll_in_rate /= 1000000;
		/* 750us */
		locktime = 750;
		lockcnt = locktime * 10000 / (10000 / pll_in_rate);

184
		__raw_writel(lockcnt, EXYNOS4_VPLL_LOCK);
185 186 187 188 189 190 191 192 193 194

		s3c_pm_do_restore_core(exynos4_vpll_save,
					ARRAY_SIZE(exynos4_vpll_save));
		vpll_wait = 1;
	}

	/* Wait PLL locking */

	do {
		if (epll_wait) {
195 196
			pll_con = __raw_readl(EXYNOS4_EPLL_CON0);
			if (pll_con & (1 << EXYNOS4_EPLLCON0_LOCKED_SHIFT))
197 198 199 200
				epll_wait = 0;
		}

		if (vpll_wait) {
201 202
			pll_con = __raw_readl(EXYNOS4_VPLL_CON0);
			if (pll_con & (1 << EXYNOS4_VPLLCON0_LOCKED_SHIFT))
203 204 205 206 207
				vpll_wait = 0;
		}
	} while (epll_wait || vpll_wait);
}

208
static struct subsys_interface exynos_pm_interface = {
209
	.name		= "exynos_pm",
210
	.subsys		= &exynos_subsys,
211
	.add_dev	= exynos_pm_add,
212 213
};

214
static __init int exynos_pm_drvinit(void)
215
{
216
	struct clk *pll_base;
217 218
	unsigned int tmp;

219 220 221
	if (soc_is_exynos5440())
		return 0;

222 223 224 225 226 227 228 229
	s3c_pm_init();

	/* All wakeup disable */

	tmp = __raw_readl(S5P_WAKEUP_MASK);
	tmp |= ((0xFF << 8) | (0x1F << 1));
	__raw_writel(tmp, S5P_WAKEUP_MASK);

230 231
	if (!soc_is_exynos5250()) {
		pll_base = clk_get(NULL, "xtal");
232

233 234 235 236
		if (!IS_ERR(pll_base)) {
			pll_base_rate = clk_get_rate(pll_base);
			clk_put(pll_base);
		}
237 238
	}

239
	return subsys_interface_register(&exynos_pm_interface);
240
}
241
arch_initcall(exynos_pm_drvinit);
242

243
static int exynos_pm_suspend(void)
244 245 246 247 248 249 250 251 252
{
	unsigned long tmp;

	/* Setting Central Sequence Register for power down mode */

	tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
	tmp &= ~S5P_CENTRAL_LOWPWR_CFG;
	__raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);

253
	/* Setting SEQ_OPTION register */
254

255 256
	tmp = (S5P_USE_STANDBY_WFI0 | S5P_USE_STANDBY_WFE0);
	__raw_writel(tmp, S5P_CENTRAL_SEQ_OPTION);
257

258 259 260 261 262 263 264 265 266 267 268
	if (!soc_is_exynos5250()) {
		/* Save Power control register */
		asm ("mrc p15, 0, %0, c15, c0, 0"
		     : "=r" (tmp) : : "cc");
		save_arm_register[0] = tmp;

		/* Save Diagnostic register */
		asm ("mrc p15, 0, %0, c15, c0, 1"
		     : "=r" (tmp) : : "cc");
		save_arm_register[1] = tmp;
	}
269

270 271 272
	return 0;
}

273
static void exynos_pm_resume(void)
274
{
275 276 277 278 279 280 281 282 283 284 285 286
	unsigned long tmp;

	/*
	 * If PMU failed while entering sleep mode, WFI will be
	 * ignored by PMU and then exiting cpu_do_idle().
	 * S5P_CENTRAL_LOWPWR_CFG bit will not be set automatically
	 * in this situation.
	 */
	tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
	if (!(tmp & S5P_CENTRAL_LOWPWR_CFG)) {
		tmp |= S5P_CENTRAL_LOWPWR_CFG;
		__raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
287 288
		/* clear the wakeup state register */
		__raw_writel(0x0, S5P_WAKEUP_STAT);
289 290 291
		/* No need to perform below restore code */
		goto early_wakeup;
	}
292 293 294 295 296 297 298 299 300 301 302 303 304
	if (!soc_is_exynos5250()) {
		/* Restore Power control register */
		tmp = save_arm_register[0];
		asm volatile ("mcr p15, 0, %0, c15, c0, 0"
			      : : "r" (tmp)
			      : "cc");

		/* Restore Diagnostic register */
		tmp = save_arm_register[1];
		asm volatile ("mcr p15, 0, %0, c15, c0, 1"
			      : : "r" (tmp)
			      : "cc");
	}
305

306 307 308 309 310 311 312 313 314 315
	/* For release retention */

	__raw_writel((1 << 28), S5P_PAD_RET_MAUDIO_OPTION);
	__raw_writel((1 << 28), S5P_PAD_RET_GPIO_OPTION);
	__raw_writel((1 << 28), S5P_PAD_RET_UART_OPTION);
	__raw_writel((1 << 28), S5P_PAD_RET_MMCA_OPTION);
	__raw_writel((1 << 28), S5P_PAD_RET_MMCB_OPTION);
	__raw_writel((1 << 28), S5P_PAD_RET_EBIA_OPTION);
	__raw_writel((1 << 28), S5P_PAD_RET_EBIB_OPTION);

316 317 318 319
	if (soc_is_exynos5250())
		s3c_pm_do_restore(exynos5_sys_save,
			ARRAY_SIZE(exynos5_sys_save));

320
	s3c_pm_do_restore_core(exynos_core_save, ARRAY_SIZE(exynos_core_save));
321

322 323
	if (!soc_is_exynos5250()) {
		exynos4_restore_pll();
324

325
#ifdef CONFIG_SMP
326
		scu_enable(S5P_VA_SCU);
327
#endif
328
	}
329

330
early_wakeup:
331 332 333 334

	/* Clear SLEEP mode set in INFORM1 */
	__raw_writel(0x0, S5P_INFORM1);

335
	return;
336 337
}

338 339 340
static struct syscore_ops exynos_pm_syscore_ops = {
	.suspend	= exynos_pm_suspend,
	.resume		= exynos_pm_resume,
341 342
};

343
static __init int exynos_pm_syscore_init(void)
344
{
345 346 347
	if (soc_is_exynos5440())
		return 0;

348
	register_syscore_ops(&exynos_pm_syscore_ops);
349
	return 0;
350
}
351
arch_initcall(exynos_pm_syscore_init);