ahci.c 54.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *  ahci.c - AHCI SATA support
 *
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
 *  Maintained by:  Jeff Garzik <jgarzik@pobox.com>
 *    		    Please ALWAYS copy linux-ide@vger.kernel.org
 *		    on emails.
 *
 *  Copyright 2004-2005 Red Hat, Inc.
 *
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; see the file COPYING.  If not, write to
 *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
 *
 *
 * libata documentation is available via 'make {ps|pdf}docs',
 * as Documentation/DocBook/libata.*
 *
 * AHCI hardware documentation:
L
Linus Torvalds 已提交
30
 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
31
 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
L
Linus Torvalds 已提交
32 33 34 35 36 37 38 39 40 41
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
42
#include <linux/dma-mapping.h>
43
#include <linux/device.h>
L
Linus Torvalds 已提交
44
#include <scsi/scsi_host.h>
45
#include <scsi/scsi_cmnd.h>
L
Linus Torvalds 已提交
46 47 48
#include <linux/libata.h>

#define DRV_NAME	"ahci"
T
Tejun Heo 已提交
49
#define DRV_VERSION	"3.0"
L
Linus Torvalds 已提交
50 51 52 53


enum {
	AHCI_PCI_BAR		= 5,
54
	AHCI_MAX_PORTS		= 32,
L
Linus Torvalds 已提交
55 56
	AHCI_MAX_SG		= 168, /* hardware max is 64K */
	AHCI_DMA_BOUNDARY	= 0xffffffff,
57
	AHCI_USE_CLUSTERING	= 1,
T
Tejun Heo 已提交
58
	AHCI_MAX_CMDS		= 32,
59
	AHCI_CMD_SZ		= 32,
T
Tejun Heo 已提交
60
	AHCI_CMD_SLOT_SZ	= AHCI_MAX_CMDS * AHCI_CMD_SZ,
L
Linus Torvalds 已提交
61
	AHCI_RX_FIS_SZ		= 256,
62
	AHCI_CMD_TBL_CDB	= 0x40,
63 64 65 66
	AHCI_CMD_TBL_HDR_SZ	= 0x80,
	AHCI_CMD_TBL_SZ		= AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
	AHCI_CMD_TBL_AR_SZ	= AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
	AHCI_PORT_PRIV_DMA_SZ	= AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
L
Linus Torvalds 已提交
67 68 69 70
				  AHCI_RX_FIS_SZ,
	AHCI_IRQ_ON_SG		= (1 << 31),
	AHCI_CMD_ATAPI		= (1 << 5),
	AHCI_CMD_WRITE		= (1 << 6),
71
	AHCI_CMD_PREFETCH	= (1 << 7),
T
Tejun Heo 已提交
72 73
	AHCI_CMD_RESET		= (1 << 8),
	AHCI_CMD_CLR_BUSY	= (1 << 10),
L
Linus Torvalds 已提交
74 75

	RX_FIS_D2H_REG		= 0x40,	/* offset of D2H Register FIS data */
76
	RX_FIS_SDB		= 0x58, /* offset of SDB FIS data */
T
Tejun Heo 已提交
77
	RX_FIS_UNK		= 0x60, /* offset of Unknown FIS data */
L
Linus Torvalds 已提交
78 79

	board_ahci		= 0,
T
Tejun Heo 已提交
80 81 82 83
	board_ahci_vt8251	= 1,
	board_ahci_ign_iferr	= 2,
	board_ahci_sb600	= 3,
	board_ahci_mv		= 4,
L
Linus Torvalds 已提交
84 85 86 87 88 89 90 91 92 93 94 95 96 97

	/* global controller registers */
	HOST_CAP		= 0x00, /* host capabilities */
	HOST_CTL		= 0x04, /* global host control */
	HOST_IRQ_STAT		= 0x08, /* interrupt status */
	HOST_PORTS_IMPL		= 0x0c, /* bitmap of implemented ports */
	HOST_VERSION		= 0x10, /* AHCI spec. version compliancy */

	/* HOST_CTL bits */
	HOST_RESET		= (1 << 0),  /* reset controller; self-clear */
	HOST_IRQ_EN		= (1 << 1),  /* global IRQ enable */
	HOST_AHCI_EN		= (1 << 31), /* AHCI enabled */

	/* HOST_CAP bits */
98
	HOST_CAP_SSC		= (1 << 14), /* Slumber capable */
T
Tejun Heo 已提交
99
	HOST_CAP_PMP		= (1 << 17), /* Port Multiplier support */
T
Tejun Heo 已提交
100
	HOST_CAP_CLO		= (1 << 24), /* Command List Override support */
101
	HOST_CAP_SSS		= (1 << 27), /* Staggered Spin-up */
T
Tejun Heo 已提交
102
	HOST_CAP_SNTF		= (1 << 29), /* SNotification register */
103
	HOST_CAP_NCQ		= (1 << 30), /* Native Command Queueing */
104
	HOST_CAP_64		= (1 << 31), /* PCI DAC (64-bit DMA) support */
L
Linus Torvalds 已提交
105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120

	/* registers for each SATA port */
	PORT_LST_ADDR		= 0x00, /* command list DMA addr */
	PORT_LST_ADDR_HI	= 0x04, /* command list DMA addr hi */
	PORT_FIS_ADDR		= 0x08, /* FIS rx buf addr */
	PORT_FIS_ADDR_HI	= 0x0c, /* FIS rx buf addr hi */
	PORT_IRQ_STAT		= 0x10, /* interrupt status */
	PORT_IRQ_MASK		= 0x14, /* interrupt enable/disable mask */
	PORT_CMD		= 0x18, /* port command */
	PORT_TFDATA		= 0x20,	/* taskfile data */
	PORT_SIG		= 0x24,	/* device TF signature */
	PORT_CMD_ISSUE		= 0x38, /* command issue */
	PORT_SCR_STAT		= 0x28, /* SATA phy register: SStatus */
	PORT_SCR_CTL		= 0x2c, /* SATA phy register: SControl */
	PORT_SCR_ERR		= 0x30, /* SATA phy register: SError */
	PORT_SCR_ACT		= 0x34, /* SATA phy register: SActive */
T
Tejun Heo 已提交
121
	PORT_SCR_NTF		= 0x3c, /* SATA phy register: SNotification */
L
Linus Torvalds 已提交
122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142

	/* PORT_IRQ_{STAT,MASK} bits */
	PORT_IRQ_COLD_PRES	= (1 << 31), /* cold presence detect */
	PORT_IRQ_TF_ERR		= (1 << 30), /* task file error */
	PORT_IRQ_HBUS_ERR	= (1 << 29), /* host bus fatal error */
	PORT_IRQ_HBUS_DATA_ERR	= (1 << 28), /* host bus data error */
	PORT_IRQ_IF_ERR		= (1 << 27), /* interface fatal error */
	PORT_IRQ_IF_NONFATAL	= (1 << 26), /* interface non-fatal error */
	PORT_IRQ_OVERFLOW	= (1 << 24), /* xfer exhausted available S/G */
	PORT_IRQ_BAD_PMP	= (1 << 23), /* incorrect port multiplier */

	PORT_IRQ_PHYRDY		= (1 << 22), /* PhyRdy changed */
	PORT_IRQ_DEV_ILCK	= (1 << 7), /* device interlock */
	PORT_IRQ_CONNECT	= (1 << 6), /* port connect change status */
	PORT_IRQ_SG_DONE	= (1 << 5), /* descriptor processed */
	PORT_IRQ_UNK_FIS	= (1 << 4), /* unknown FIS rx'd */
	PORT_IRQ_SDB_FIS	= (1 << 3), /* Set Device Bits FIS rx'd */
	PORT_IRQ_DMAS_FIS	= (1 << 2), /* DMA Setup FIS rx'd */
	PORT_IRQ_PIOS_FIS	= (1 << 1), /* PIO Setup FIS rx'd */
	PORT_IRQ_D2H_REG_FIS	= (1 << 0), /* D2H Register FIS rx'd */

T
Tejun Heo 已提交
143 144 145
	PORT_IRQ_FREEZE		= PORT_IRQ_HBUS_ERR |
				  PORT_IRQ_IF_ERR |
				  PORT_IRQ_CONNECT |
146
				  PORT_IRQ_PHYRDY |
T
Tejun Heo 已提交
147 148
				  PORT_IRQ_UNK_FIS |
				  PORT_IRQ_BAD_PMP,
T
Tejun Heo 已提交
149 150 151 152 153 154
	PORT_IRQ_ERROR		= PORT_IRQ_FREEZE |
				  PORT_IRQ_TF_ERR |
				  PORT_IRQ_HBUS_DATA_ERR,
	DEF_PORT_IRQ		= PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
				  PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
				  PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
L
Linus Torvalds 已提交
155 156

	/* PORT_CMD bits */
157
	PORT_CMD_ATAPI		= (1 << 24), /* Device is ATAPI */
T
Tejun Heo 已提交
158
	PORT_CMD_PMP		= (1 << 17), /* PMP attached */
L
Linus Torvalds 已提交
159 160 161
	PORT_CMD_LIST_ON	= (1 << 15), /* cmd list DMA engine running */
	PORT_CMD_FIS_ON		= (1 << 14), /* FIS DMA engine running */
	PORT_CMD_FIS_RX		= (1 << 4), /* Enable FIS receive DMA engine */
T
Tejun Heo 已提交
162
	PORT_CMD_CLO		= (1 << 3), /* Command list override */
L
Linus Torvalds 已提交
163 164 165 166
	PORT_CMD_POWER_ON	= (1 << 2), /* Power up device */
	PORT_CMD_SPIN_UP	= (1 << 1), /* Spin up device */
	PORT_CMD_START		= (1 << 0), /* Enable port DMA engine */

167
	PORT_CMD_ICC_MASK	= (0xf << 28), /* i/f ICC state mask */
L
Linus Torvalds 已提交
168 169 170
	PORT_CMD_ICC_ACTIVE	= (0x1 << 28), /* Put i/f in active state */
	PORT_CMD_ICC_PARTIAL	= (0x2 << 28), /* Put i/f in partial state */
	PORT_CMD_ICC_SLUMBER	= (0x6 << 28), /* Put i/f in slumber state */
171

172
	/* ap->flags bits */
173 174
	AHCI_FLAG_NO_NCQ		= (1 << 24),
	AHCI_FLAG_IGN_IRQ_IF_ERR	= (1 << 25), /* ignore IRQ_IF_ERR */
175
	AHCI_FLAG_IGN_SERR_INTERNAL	= (1 << 27), /* ignore SERR_INTERNAL */
T
Tejun Heo 已提交
176
	AHCI_FLAG_32BIT_ONLY		= (1 << 28), /* force 32bit */
177 178
	AHCI_FLAG_MV_PATA		= (1 << 29), /* PATA port */
	AHCI_FLAG_NO_MSI		= (1 << 30), /* no PCI MSI */
179
	AHCI_FLAG_NO_HOTPLUG		= (1 << 31), /* ignore PxSERR.DIAG.N */
T
Tejun Heo 已提交
180 181 182

	AHCI_FLAG_COMMON		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
					  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
T
Tejun Heo 已提交
183
					  ATA_FLAG_ACPI_SATA | ATA_FLAG_AN,
184
	AHCI_LFLAG_COMMON		= ATA_LFLAG_SKIP_D2H_BSY,
L
Linus Torvalds 已提交
185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202
};

struct ahci_cmd_hdr {
	u32			opts;
	u32			status;
	u32			tbl_addr;
	u32			tbl_addr_hi;
	u32			reserved[4];
};

struct ahci_sg {
	u32			addr;
	u32			addr_hi;
	u32			reserved;
	u32			flags_size;
};

struct ahci_host_priv {
203 204 205 206
	u32			cap;		/* cap to use */
	u32			port_map;	/* port map to use */
	u32			saved_cap;	/* saved initial cap */
	u32			saved_port_map;	/* saved initial port_map */
L
Linus Torvalds 已提交
207 208 209
};

struct ahci_port_priv {
T
Tejun Heo 已提交
210
	struct ata_link		*active_link;
L
Linus Torvalds 已提交
211 212 213 214 215 216
	struct ahci_cmd_hdr	*cmd_slot;
	dma_addr_t		cmd_slot_dma;
	void			*cmd_tbl;
	dma_addr_t		cmd_tbl_dma;
	void			*rx_fis;
	dma_addr_t		rx_fis_dma;
217 218 219
	/* for NCQ spurious interrupt analysis */
	unsigned int		ncq_saw_d2h:1;
	unsigned int		ncq_saw_dmas:1;
220
	unsigned int		ncq_saw_sdb:1;
221
	u32 			intr_mask;	/* interrupts to enable */
L
Linus Torvalds 已提交
222 223
};

224 225
static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
L
Linus Torvalds 已提交
226
static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
227
static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
L
Linus Torvalds 已提交
228 229 230 231 232 233
static void ahci_irq_clear(struct ata_port *ap);
static int ahci_port_start(struct ata_port *ap);
static void ahci_port_stop(struct ata_port *ap);
static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
static void ahci_qc_prep(struct ata_queued_cmd *qc);
static u8 ahci_check_status(struct ata_port *ap);
T
Tejun Heo 已提交
234 235
static void ahci_freeze(struct ata_port *ap);
static void ahci_thaw(struct ata_port *ap);
T
Tejun Heo 已提交
236 237 238 239
static void ahci_pmp_attach(struct ata_port *ap);
static void ahci_pmp_detach(struct ata_port *ap);
static int ahci_pmp_read(struct ata_device *dev, int pmp, int reg, u32 *r_val);
static int ahci_pmp_write(struct ata_device *dev, int pmp, int reg, u32 val);
T
Tejun Heo 已提交
240
static void ahci_error_handler(struct ata_port *ap);
241
static void ahci_vt8251_error_handler(struct ata_port *ap);
T
Tejun Heo 已提交
242
static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
243
static int ahci_port_resume(struct ata_port *ap);
244 245 246
static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl);
static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
			       u32 opts);
247
#ifdef CONFIG_PM
248 249 250
static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
static int ahci_pci_device_resume(struct pci_dev *pdev);
251
#endif
L
Linus Torvalds 已提交
252

253
static struct scsi_host_template ahci_sht = {
L
Linus Torvalds 已提交
254 255 256 257
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
T
Tejun Heo 已提交
258 259
	.change_queue_depth	= ata_scsi_change_queue_depth,
	.can_queue		= AHCI_MAX_CMDS - 1,
L
Linus Torvalds 已提交
260 261 262 263 264 265 266 267
	.this_id		= ATA_SHT_THIS_ID,
	.sg_tablesize		= AHCI_MAX_SG,
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
	.use_clustering		= AHCI_USE_CLUSTERING,
	.proc_name		= DRV_NAME,
	.dma_boundary		= AHCI_DMA_BOUNDARY,
	.slave_configure	= ata_scsi_slave_config,
T
Tejun Heo 已提交
268
	.slave_destroy		= ata_scsi_slave_destroy,
L
Linus Torvalds 已提交
269 270 271
	.bios_param		= ata_std_bios_param,
};

J
Jeff Garzik 已提交
272
static const struct ata_port_operations ahci_ops = {
L
Linus Torvalds 已提交
273 274 275 276 277 278
	.check_status		= ahci_check_status,
	.check_altstatus	= ahci_check_status,
	.dev_select		= ata_noop_dev_select,

	.tf_read		= ahci_tf_read,

T
Tejun Heo 已提交
279
	.qc_defer		= sata_pmp_qc_defer_cmd_switch,
L
Linus Torvalds 已提交
280 281 282 283 284 285 286 287
	.qc_prep		= ahci_qc_prep,
	.qc_issue		= ahci_qc_issue,

	.irq_clear		= ahci_irq_clear,

	.scr_read		= ahci_scr_read,
	.scr_write		= ahci_scr_write,

T
Tejun Heo 已提交
288 289 290 291 292 293
	.freeze			= ahci_freeze,
	.thaw			= ahci_thaw,

	.error_handler		= ahci_error_handler,
	.post_internal_cmd	= ahci_post_internal_cmd,

T
Tejun Heo 已提交
294 295 296 297 298
	.pmp_attach		= ahci_pmp_attach,
	.pmp_detach		= ahci_pmp_detach,
	.pmp_read		= ahci_pmp_read,
	.pmp_write		= ahci_pmp_write,

299
#ifdef CONFIG_PM
300 301
	.port_suspend		= ahci_port_suspend,
	.port_resume		= ahci_port_resume,
302
#endif
303

L
Linus Torvalds 已提交
304 305 306 307
	.port_start		= ahci_port_start,
	.port_stop		= ahci_port_stop,
};

308 309 310 311 312 313 314
static const struct ata_port_operations ahci_vt8251_ops = {
	.check_status		= ahci_check_status,
	.check_altstatus	= ahci_check_status,
	.dev_select		= ata_noop_dev_select,

	.tf_read		= ahci_tf_read,

T
Tejun Heo 已提交
315
	.qc_defer		= sata_pmp_qc_defer_cmd_switch,
316 317 318 319 320 321 322 323 324 325 326 327 328 329
	.qc_prep		= ahci_qc_prep,
	.qc_issue		= ahci_qc_issue,

	.irq_clear		= ahci_irq_clear,

	.scr_read		= ahci_scr_read,
	.scr_write		= ahci_scr_write,

	.freeze			= ahci_freeze,
	.thaw			= ahci_thaw,

	.error_handler		= ahci_vt8251_error_handler,
	.post_internal_cmd	= ahci_post_internal_cmd,

T
Tejun Heo 已提交
330 331 332 333 334
	.pmp_attach		= ahci_pmp_attach,
	.pmp_detach		= ahci_pmp_detach,
	.pmp_read		= ahci_pmp_read,
	.pmp_write		= ahci_pmp_write,

335
#ifdef CONFIG_PM
336 337
	.port_suspend		= ahci_port_suspend,
	.port_resume		= ahci_port_resume,
338
#endif
339 340 341 342 343

	.port_start		= ahci_port_start,
	.port_stop		= ahci_port_stop,
};

344
static const struct ata_port_info ahci_port_info[] = {
L
Linus Torvalds 已提交
345 346
	/* board_ahci */
	{
T
Tejun Heo 已提交
347
		.flags		= AHCI_FLAG_COMMON,
348
		.link_flags	= AHCI_LFLAG_COMMON,
349
		.pio_mask	= 0x1f, /* pio0-4 */
350
		.udma_mask	= ATA_UDMA6,
L
Linus Torvalds 已提交
351 352
		.port_ops	= &ahci_ops,
	},
353 354
	/* board_ahci_vt8251 */
	{
355 356
		.flags		= AHCI_FLAG_COMMON | AHCI_FLAG_NO_NCQ,
		.link_flags	= AHCI_LFLAG_COMMON | ATA_LFLAG_HRST_TO_RESUME,
357
		.pio_mask	= 0x1f, /* pio0-4 */
358
		.udma_mask	= ATA_UDMA6,
359
		.port_ops	= &ahci_vt8251_ops,
360
	},
361 362
	/* board_ahci_ign_iferr */
	{
T
Tejun Heo 已提交
363
		.flags		= AHCI_FLAG_COMMON | AHCI_FLAG_IGN_IRQ_IF_ERR,
364
		.link_flags	= AHCI_LFLAG_COMMON,
365
		.pio_mask	= 0x1f, /* pio0-4 */
366
		.udma_mask	= ATA_UDMA6,
367 368
		.port_ops	= &ahci_ops,
	},
369 370
	/* board_ahci_sb600 */
	{
T
Tejun Heo 已提交
371
		.flags		= AHCI_FLAG_COMMON |
T
Tejun Heo 已提交
372 373
				  AHCI_FLAG_IGN_SERR_INTERNAL |
				  AHCI_FLAG_32BIT_ONLY,
374
		.link_flags	= AHCI_LFLAG_COMMON,
375
		.pio_mask	= 0x1f, /* pio0-4 */
376
		.udma_mask	= ATA_UDMA6,
377 378
		.port_ops	= &ahci_ops,
	},
379 380 381 382 383
	/* board_ahci_mv */
	{
		.sht		= &ahci_sht,
		.flags		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
				  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
T
Tejun Heo 已提交
384 385
				  AHCI_FLAG_NO_NCQ | AHCI_FLAG_NO_MSI |
				  AHCI_FLAG_MV_PATA,
386
		.link_flags	= AHCI_LFLAG_COMMON,
387 388 389 390
		.pio_mask	= 0x1f, /* pio0-4 */
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &ahci_ops,
	},
L
Linus Torvalds 已提交
391 392
};

393
static const struct pci_device_id ahci_pci_tbl[] = {
J
Jeff Garzik 已提交
394
	/* Intel */
395 396 397 398 399
	{ PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
	{ PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
	{ PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
	{ PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
	{ PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
400
	{ PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
401 402 403 404
	{ PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
T
Tejun Heo 已提交
405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421
	{ PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
	{ PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */
	{ PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
	{ PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
	{ PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
	{ PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
422 423
	{ PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
	{ PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
J
Jeff Garzik 已提交
424

425 426 427
	/* JMicron 360/1/3/5/6, match class to avoid IDE function */
	{ PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
	  PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
J
Jeff Garzik 已提交
428 429

	/* ATI */
430
	{ PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
H
henry su 已提交
431 432 433 434 435 436
	{ PCI_VDEVICE(ATI, 0x4390), board_ahci_sb600 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4391), board_ahci_sb600 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4392), board_ahci_sb600 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4393), board_ahci_sb600 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4394), board_ahci_sb600 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4395), board_ahci_sb600 }, /* ATI SB700/800 */
J
Jeff Garzik 已提交
437 438

	/* VIA */
439
	{ PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
T
Tejun Heo 已提交
440
	{ PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
J
Jeff Garzik 已提交
441 442

	/* NVIDIA */
443 444 445 446
	{ PCI_VDEVICE(NVIDIA, 0x044c), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044d), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044e), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044f), board_ahci },		/* MCP65 */
447 448 449 450 451 452 453 454
	{ PCI_VDEVICE(NVIDIA, 0x045c), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045d), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045e), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045f), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x0550), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0551), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0552), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0553), board_ahci },		/* MCP67 */
455 456 457 458 459 460 461 462
	{ PCI_VDEVICE(NVIDIA, 0x0554), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0555), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0556), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0557), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0558), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0559), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x055a), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x055b), board_ahci },		/* MCP67 */
463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486
	{ PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci },		/* MCP77 */
J
Jeff Garzik 已提交
487

J
Jeff Garzik 已提交
488
	/* SiS */
489 490 491
	{ PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
	{ PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
	{ PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
J
Jeff Garzik 已提交
492

493 494 495
	/* Marvell */
	{ PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv },	/* 6145 */

496 497
	/* Generic, PCI class code for AHCI */
	{ PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
498
	  PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
499

L
Linus Torvalds 已提交
500 501 502 503 504 505 506 507
	{ }	/* terminate list */
};


static struct pci_driver ahci_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= ahci_pci_tbl,
	.probe			= ahci_init_one,
508
	.remove			= ata_pci_remove_one,
509
#ifdef CONFIG_PM
510 511
	.suspend		= ahci_pci_device_suspend,
	.resume			= ahci_pci_device_resume,
512
#endif
L
Linus Torvalds 已提交
513 514 515
};


516 517 518 519 520
static inline int ahci_nr_ports(u32 cap)
{
	return (cap & 0x1f) + 1;
}

521 522
static inline void __iomem *__ahci_port_base(struct ata_host *host,
					     unsigned int port_no)
L
Linus Torvalds 已提交
523
{
524
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
525

526 527 528 529 530 531
	return mmio + 0x100 + (port_no * 0x80);
}

static inline void __iomem *ahci_port_base(struct ata_port *ap)
{
	return __ahci_port_base(ap->host, ap->port_no);
L
Linus Torvalds 已提交
532 533
}

534 535
/**
 *	ahci_save_initial_config - Save and fixup initial config values
536 537 538
 *	@pdev: target PCI device
 *	@pi: associated ATA port info
 *	@hpriv: host private area to store config values
539 540 541 542 543 544 545 546 547 548 549
 *
 *	Some registers containing configuration info might be setup by
 *	BIOS and might be cleared on reset.  This function saves the
 *	initial values of those registers into @hpriv such that they
 *	can be restored after controller reset.
 *
 *	If inconsistent, config values are fixed up by this function.
 *
 *	LOCKING:
 *	None.
 */
550 551 552
static void ahci_save_initial_config(struct pci_dev *pdev,
				     const struct ata_port_info *pi,
				     struct ahci_host_priv *hpriv)
553
{
554
	void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
555
	u32 cap, port_map;
556
	int i;
557 558 559 560 561 562 563

	/* Values prefixed with saved_ are written back to host after
	 * reset.  Values without are used for driver operation.
	 */
	hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
	hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);

564
	/* some chips have errata preventing 64bit use */
T
Tejun Heo 已提交
565 566 567 568 569 570
	if ((cap & HOST_CAP_64) && (pi->flags & AHCI_FLAG_32BIT_ONLY)) {
		dev_printk(KERN_INFO, &pdev->dev,
			   "controller can't do 64bit DMA, forcing 32bit\n");
		cap &= ~HOST_CAP_64;
	}

571 572 573 574 575 576
	if ((cap & HOST_CAP_NCQ) && (pi->flags & AHCI_FLAG_NO_NCQ)) {
		dev_printk(KERN_INFO, &pdev->dev,
			   "controller can't do NCQ, turning off CAP_NCQ\n");
		cap &= ~HOST_CAP_NCQ;
	}

577 578 579 580 581 582 583 584 585 586 587 588 589 590
	/*
	 * Temporary Marvell 6145 hack: PATA port presence
	 * is asserted through the standard AHCI port
	 * presence register, as bit 4 (counting from 0)
	 */
	if (pi->flags & AHCI_FLAG_MV_PATA) {
		dev_printk(KERN_ERR, &pdev->dev,
			   "MV_AHCI HACK: port_map %x -> %x\n",
			   hpriv->port_map,
			   hpriv->port_map & 0xf);

		port_map &= 0xf;
	}

591
	/* cross check port_map and cap.n_ports */
T
Tejun Heo 已提交
592
	if (port_map) {
593 594 595 596 597 598 599 600 601 602
		u32 tmp_port_map = port_map;
		int n_ports = ahci_nr_ports(cap);

		for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
			if (tmp_port_map & (1 << i)) {
				n_ports--;
				tmp_port_map &= ~(1 << i);
			}
		}

T
Tejun Heo 已提交
603 604
		/* If n_ports and port_map are inconsistent, whine and
		 * clear port_map and let it be generated from n_ports.
605
		 */
T
Tejun Heo 已提交
606
		if (n_ports || tmp_port_map) {
607
			dev_printk(KERN_WARNING, &pdev->dev,
608
				   "nr_ports (%u) and implemented port map "
T
Tejun Heo 已提交
609
				   "(0x%x) don't match, using nr_ports\n",
610
				   ahci_nr_ports(cap), port_map);
T
Tejun Heo 已提交
611 612 613 614 615 616
			port_map = 0;
		}
	}

	/* fabricate port_map from cap.nr_ports */
	if (!port_map) {
617
		port_map = (1 << ahci_nr_ports(cap)) - 1;
T
Tejun Heo 已提交
618 619 620 621 622
		dev_printk(KERN_WARNING, &pdev->dev,
			   "forcing PORTS_IMPL to 0x%x\n", port_map);

		/* write the fixed up value to the PI register */
		hpriv->saved_port_map = port_map;
623 624
	}

625 626 627 628 629 630 631
	/* record values to use during operation */
	hpriv->cap = cap;
	hpriv->port_map = port_map;
}

/**
 *	ahci_restore_initial_config - Restore initial config
632
 *	@host: target ATA host
633 634 635 636 637 638
 *
 *	Restore initial config stored by ahci_save_initial_config().
 *
 *	LOCKING:
 *	None.
 */
639
static void ahci_restore_initial_config(struct ata_host *host)
640
{
641 642 643
	struct ahci_host_priv *hpriv = host->private_data;
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];

644 645 646 647 648
	writel(hpriv->saved_cap, mmio + HOST_CAP);
	writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
	(void) readl(mmio + HOST_PORTS_IMPL);	/* flush */
}

T
Tejun Heo 已提交
649
static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
L
Linus Torvalds 已提交
650
{
T
Tejun Heo 已提交
651 652 653 654 655 656 657 658
	static const int offset[] = {
		[SCR_STATUS]		= PORT_SCR_STAT,
		[SCR_CONTROL]		= PORT_SCR_CTL,
		[SCR_ERROR]		= PORT_SCR_ERR,
		[SCR_ACTIVE]		= PORT_SCR_ACT,
		[SCR_NOTIFICATION]	= PORT_SCR_NTF,
	};
	struct ahci_host_priv *hpriv = ap->host->private_data;
L
Linus Torvalds 已提交
659

T
Tejun Heo 已提交
660 661 662
	if (sc_reg < ARRAY_SIZE(offset) &&
	    (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
		return offset[sc_reg];
663
	return 0;
L
Linus Torvalds 已提交
664 665
}

T
Tejun Heo 已提交
666
static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
L
Linus Torvalds 已提交
667
{
T
Tejun Heo 已提交
668 669 670 671 672 673
	void __iomem *port_mmio = ahci_port_base(ap);
	int offset = ahci_scr_offset(ap, sc_reg);

	if (offset) {
		*val = readl(port_mmio + offset);
		return 0;
L
Linus Torvalds 已提交
674
	}
T
Tejun Heo 已提交
675 676
	return -EINVAL;
}
L
Linus Torvalds 已提交
677

T
Tejun Heo 已提交
678 679 680 681 682 683 684 685 686 687
static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
{
	void __iomem *port_mmio = ahci_port_base(ap);
	int offset = ahci_scr_offset(ap, sc_reg);

	if (offset) {
		writel(val, port_mmio + offset);
		return 0;
	}
	return -EINVAL;
L
Linus Torvalds 已提交
688 689
}

690
static void ahci_start_engine(struct ata_port *ap)
691
{
692
	void __iomem *port_mmio = ahci_port_base(ap);
693 694
	u32 tmp;

695
	/* start DMA */
696
	tmp = readl(port_mmio + PORT_CMD);
697 698 699 700 701
	tmp |= PORT_CMD_START;
	writel(tmp, port_mmio + PORT_CMD);
	readl(port_mmio + PORT_CMD); /* flush */
}

702
static int ahci_stop_engine(struct ata_port *ap)
703
{
704
	void __iomem *port_mmio = ahci_port_base(ap);
705 706 707 708
	u32 tmp;

	tmp = readl(port_mmio + PORT_CMD);

709
	/* check if the HBA is idle */
710 711 712
	if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
		return 0;

713
	/* setting HBA to idle */
714 715 716
	tmp &= ~PORT_CMD_START;
	writel(tmp, port_mmio + PORT_CMD);

717
	/* wait for engine to stop. This could be as long as 500 msec */
718 719
	tmp = ata_wait_register(port_mmio + PORT_CMD,
			        PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
720
	if (tmp & PORT_CMD_LIST_ON)
721 722 723 724 725
		return -EIO;

	return 0;
}

726
static void ahci_start_fis_rx(struct ata_port *ap)
727
{
728 729 730
	void __iomem *port_mmio = ahci_port_base(ap);
	struct ahci_host_priv *hpriv = ap->host->private_data;
	struct ahci_port_priv *pp = ap->private_data;
731 732 733
	u32 tmp;

	/* set FIS registers */
734 735 736 737
	if (hpriv->cap & HOST_CAP_64)
		writel((pp->cmd_slot_dma >> 16) >> 16,
		       port_mmio + PORT_LST_ADDR_HI);
	writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
738

739 740 741 742
	if (hpriv->cap & HOST_CAP_64)
		writel((pp->rx_fis_dma >> 16) >> 16,
		       port_mmio + PORT_FIS_ADDR_HI);
	writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
743 744 745 746 747 748 749 750 751 752

	/* enable FIS reception */
	tmp = readl(port_mmio + PORT_CMD);
	tmp |= PORT_CMD_FIS_RX;
	writel(tmp, port_mmio + PORT_CMD);

	/* flush */
	readl(port_mmio + PORT_CMD);
}

753
static int ahci_stop_fis_rx(struct ata_port *ap)
754
{
755
	void __iomem *port_mmio = ahci_port_base(ap);
756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771
	u32 tmp;

	/* disable FIS reception */
	tmp = readl(port_mmio + PORT_CMD);
	tmp &= ~PORT_CMD_FIS_RX;
	writel(tmp, port_mmio + PORT_CMD);

	/* wait for completion, spec says 500ms, give it 1000 */
	tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
				PORT_CMD_FIS_ON, 10, 1000);
	if (tmp & PORT_CMD_FIS_ON)
		return -EBUSY;

	return 0;
}

772
static void ahci_power_up(struct ata_port *ap)
773
{
774 775
	struct ahci_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio = ahci_port_base(ap);
776 777 778 779 780
	u32 cmd;

	cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;

	/* spin up device */
781
	if (hpriv->cap & HOST_CAP_SSS) {
782 783 784 785 786 787 788 789
		cmd |= PORT_CMD_SPIN_UP;
		writel(cmd, port_mmio + PORT_CMD);
	}

	/* wake up link */
	writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
}

790
#ifdef CONFIG_PM
791
static void ahci_power_down(struct ata_port *ap)
792
{
793 794
	struct ahci_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio = ahci_port_base(ap);
795 796
	u32 cmd, scontrol;

797
	if (!(hpriv->cap & HOST_CAP_SSS))
798
		return;
799

800 801 802 803
	/* put device into listen mode, first set PxSCTL.DET to 0 */
	scontrol = readl(port_mmio + PORT_SCR_CTL);
	scontrol &= ~0xf;
	writel(scontrol, port_mmio + PORT_SCR_CTL);
804

805 806 807 808
	/* then set PxCMD.SUD to 0 */
	cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
	cmd &= ~PORT_CMD_SPIN_UP;
	writel(cmd, port_mmio + PORT_CMD);
809
}
810
#endif
811

812
static void ahci_start_port(struct ata_port *ap)
813 814
{
	/* enable FIS reception */
815
	ahci_start_fis_rx(ap);
816 817

	/* enable DMA */
818
	ahci_start_engine(ap);
819 820
}

821
static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
822 823 824 825
{
	int rc;

	/* disable DMA */
826
	rc = ahci_stop_engine(ap);
827 828 829 830 831 832
	if (rc) {
		*emsg = "failed to stop engine";
		return rc;
	}

	/* disable FIS reception */
833
	rc = ahci_stop_fis_rx(ap);
834 835 836 837 838 839 840 841
	if (rc) {
		*emsg = "failed stop FIS RX";
		return rc;
	}

	return 0;
}

842
static int ahci_reset_controller(struct ata_host *host)
843
{
844 845
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
846
	u32 tmp;
847

848 849 850
	/* we must be in AHCI mode, before using anything
	 * AHCI-specific, such as HOST_RESET.
	 */
851
	tmp = readl(mmio + HOST_CTL);
852 853 854 855
	if (!(tmp & HOST_AHCI_EN))
		writel(tmp | HOST_AHCI_EN, mmio + HOST_CTL);

	/* global controller reset */
856 857 858 859 860 861 862 863 864 865 866 867
	if ((tmp & HOST_RESET) == 0) {
		writel(tmp | HOST_RESET, mmio + HOST_CTL);
		readl(mmio + HOST_CTL); /* flush */
	}

	/* reset must complete within 1 second, or
	 * the hardware should be considered fried.
	 */
	ssleep(1);

	tmp = readl(mmio + HOST_CTL);
	if (tmp & HOST_RESET) {
868
		dev_printk(KERN_ERR, host->dev,
869 870 871 872
			   "controller reset failed (0x%x)\n", tmp);
		return -EIO;
	}

873
	/* turn on AHCI mode */
874 875
	writel(HOST_AHCI_EN, mmio + HOST_CTL);
	(void) readl(mmio + HOST_CTL);	/* flush */
876

877
	/* some registers might be cleared on reset.  restore initial values */
878
	ahci_restore_initial_config(host);
879 880 881 882 883 884 885 886 887 888 889 890 891

	if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
		u16 tmp16;

		/* configure PCS */
		pci_read_config_word(pdev, 0x92, &tmp16);
		tmp16 |= 0xf;
		pci_write_config_word(pdev, 0x92, tmp16);
	}

	return 0;
}

892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919
static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
			   int port_no, void __iomem *mmio,
			   void __iomem *port_mmio)
{
	const char *emsg = NULL;
	int rc;
	u32 tmp;

	/* make sure port is not active */
	rc = ahci_deinit_port(ap, &emsg);
	if (rc)
		dev_printk(KERN_WARNING, &pdev->dev,
			   "%s (%d)\n", emsg, rc);

	/* clear SError */
	tmp = readl(port_mmio + PORT_SCR_ERR);
	VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
	writel(tmp, port_mmio + PORT_SCR_ERR);

	/* clear port IRQ */
	tmp = readl(port_mmio + PORT_IRQ_STAT);
	VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
	if (tmp)
		writel(tmp, port_mmio + PORT_IRQ_STAT);

	writel(1 << port_no, mmio + HOST_IRQ_STAT);
}

920
static void ahci_init_controller(struct ata_host *host)
921
{
922 923
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
924
	int i;
925
	void __iomem *port_mmio;
926 927
	u32 tmp;

928 929 930 931 932 933 934 935 936 937 938 939
	if (host->ports[0]->flags & AHCI_FLAG_MV_PATA) {
		port_mmio = __ahci_port_base(host, 4);

		writel(0, port_mmio + PORT_IRQ_MASK);

		/* clear port IRQ */
		tmp = readl(port_mmio + PORT_IRQ_STAT);
		VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
		if (tmp)
			writel(tmp, port_mmio + PORT_IRQ_STAT);
	}

940 941
	for (i = 0; i < host->n_ports; i++) {
		struct ata_port *ap = host->ports[i];
942

943
		port_mmio = ahci_port_base(ap);
944
		if (ata_port_is_dummy(ap))
945 946
			continue;

947
		ahci_port_init(pdev, ap, i, mmio, port_mmio);
948 949 950 951 952 953 954 955 956
	}

	tmp = readl(mmio + HOST_CTL);
	VPRINTK("HOST_CTL 0x%x\n", tmp);
	writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
	tmp = readl(mmio + HOST_CTL);
	VPRINTK("HOST_CTL 0x%x\n", tmp);
}

957
static unsigned int ahci_dev_classify(struct ata_port *ap)
L
Linus Torvalds 已提交
958
{
959
	void __iomem *port_mmio = ahci_port_base(ap);
L
Linus Torvalds 已提交
960
	struct ata_taskfile tf;
961 962 963 964 965 966 967 968 969 970 971
	u32 tmp;

	tmp = readl(port_mmio + PORT_SIG);
	tf.lbah		= (tmp >> 24)	& 0xff;
	tf.lbam		= (tmp >> 16)	& 0xff;
	tf.lbal		= (tmp >> 8)	& 0xff;
	tf.nsect	= (tmp)		& 0xff;

	return ata_dev_classify(&tf);
}

T
Tejun Heo 已提交
972 973
static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
			       u32 opts)
974
{
T
Tejun Heo 已提交
975 976 977 978 979 980 981 982
	dma_addr_t cmd_tbl_dma;

	cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;

	pp->cmd_slot[tag].opts = cpu_to_le32(opts);
	pp->cmd_slot[tag].status = 0;
	pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
	pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
983 984
}

985
static int ahci_kick_engine(struct ata_port *ap, int force_restart)
T
Tejun Heo 已提交
986
{
T
Tejun Heo 已提交
987
	void __iomem *port_mmio = ap->ioaddr.cmd_addr;
J
Jeff Garzik 已提交
988
	struct ahci_host_priv *hpriv = ap->host->private_data;
989
	u32 tmp;
990
	int busy, rc;
991

992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
	/* do we need to kick the port? */
	busy = ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ);
	if (!busy && !force_restart)
		return 0;

	/* stop engine */
	rc = ahci_stop_engine(ap);
	if (rc)
		goto out_restart;

	/* need to do CLO? */
	if (!busy) {
		rc = 0;
		goto out_restart;
	}

	if (!(hpriv->cap & HOST_CAP_CLO)) {
		rc = -EOPNOTSUPP;
		goto out_restart;
	}
1012

1013
	/* perform CLO */
1014 1015 1016 1017
	tmp = readl(port_mmio + PORT_CMD);
	tmp |= PORT_CMD_CLO;
	writel(tmp, port_mmio + PORT_CMD);

1018
	rc = 0;
1019 1020 1021
	tmp = ata_wait_register(port_mmio + PORT_CMD,
				PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
	if (tmp & PORT_CMD_CLO)
1022
		rc = -EIO;
1023

1024 1025 1026 1027
	/* restart engine */
 out_restart:
	ahci_start_engine(ap);
	return rc;
1028 1029
}

1030 1031 1032
static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
				struct ata_taskfile *tf, int is_cmd, u16 flags,
				unsigned long timeout_msec)
1033
{
1034
	const u32 cmd_fis_len = 5; /* five dwords */
T
Tejun Heo 已提交
1035
	struct ahci_port_priv *pp = ap->private_data;
1036
	void __iomem *port_mmio = ahci_port_base(ap);
1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
	u8 *fis = pp->cmd_tbl;
	u32 tmp;

	/* prep the command */
	ata_tf_to_fis(tf, pmp, is_cmd, fis);
	ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));

	/* issue & wait */
	writel(1, port_mmio + PORT_CMD_ISSUE);

	if (timeout_msec) {
		tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
					1, timeout_msec);
		if (tmp & 0x1) {
			ahci_kick_engine(ap, 1);
			return -EBUSY;
		}
	} else
		readl(port_mmio + PORT_CMD_ISSUE);	/* flush */

	return 0;
}

T
Tejun Heo 已提交
1060
static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
1061
			     int pmp, unsigned long deadline)
1062
{
T
Tejun Heo 已提交
1063
	struct ata_port *ap = link->ap;
T
Tejun Heo 已提交
1064
	const char *reason = NULL;
1065
	unsigned long now, msecs;
T
Tejun Heo 已提交
1066 1067 1068 1069 1070
	struct ata_taskfile tf;
	int rc;

	DPRINTK("ENTER\n");

T
Tejun Heo 已提交
1071
	if (ata_link_offline(link)) {
1072 1073 1074 1075 1076
		DPRINTK("PHY reports no device\n");
		*class = ATA_DEV_NONE;
		return 0;
	}

T
Tejun Heo 已提交
1077
	/* prepare for SRST (AHCI-1.1 10.4.1) */
1078 1079
	rc = ahci_kick_engine(ap, 1);
	if (rc)
T
Tejun Heo 已提交
1080
		ata_link_printk(link, KERN_WARNING,
1081
				"failed to reset engine (errno=%d)", rc);
T
Tejun Heo 已提交
1082

T
Tejun Heo 已提交
1083
	ata_tf_init(link->device, &tf);
T
Tejun Heo 已提交
1084 1085

	/* issue the first D2H Register FIS */
1086 1087 1088 1089 1090
	msecs = 0;
	now = jiffies;
	if (time_after(now, deadline))
		msecs = jiffies_to_msecs(deadline - now);

T
Tejun Heo 已提交
1091
	tf.ctl |= ATA_SRST;
1092
	if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
1093
				 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
T
Tejun Heo 已提交
1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
		rc = -EIO;
		reason = "1st FIS failed";
		goto fail;
	}

	/* spec says at least 5us, but be generous and sleep for 1ms */
	msleep(1);

	/* issue the second D2H Register FIS */
	tf.ctl &= ~ATA_SRST;
1104
	ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
T
Tejun Heo 已提交
1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115

	/* spec mandates ">= 2ms" before checking status.
	 * We wait 150ms, because that was the magic delay used for
	 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
	 * between when the ATA command register is written, and then
	 * status is checked.  Because waiting for "a while" before
	 * checking status is fine, post SRST, we perform this magic
	 * delay here as well.
	 */
	msleep(150);

T
Tejun Heo 已提交
1116 1117 1118 1119 1120
	rc = ata_wait_ready(ap, deadline);
	/* link occupied, -ENODEV too is an error */
	if (rc) {
		reason = "device not ready";
		goto fail;
T
Tejun Heo 已提交
1121
	}
T
Tejun Heo 已提交
1122
	*class = ahci_dev_classify(ap);
T
Tejun Heo 已提交
1123 1124 1125 1126 1127

	DPRINTK("EXIT, class=%u\n", *class);
	return 0;

 fail:
T
Tejun Heo 已提交
1128
	ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
T
Tejun Heo 已提交
1129 1130 1131
	return rc;
}

T
Tejun Heo 已提交
1132
static int ahci_softreset(struct ata_link *link, unsigned int *class,
1133 1134
			  unsigned long deadline)
{
T
Tejun Heo 已提交
1135 1136 1137 1138 1139 1140
	int pmp = 0;

	if (link->ap->flags & ATA_FLAG_PMP)
		pmp = SATA_PMP_CTRL_PORT;

	return ahci_do_softreset(link, class, pmp, deadline);
1141 1142
}

T
Tejun Heo 已提交
1143
static int ahci_hardreset(struct ata_link *link, unsigned int *class,
1144
			  unsigned long deadline)
1145
{
T
Tejun Heo 已提交
1146
	struct ata_port *ap = link->ap;
1147 1148 1149
	struct ahci_port_priv *pp = ap->private_data;
	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
	struct ata_taskfile tf;
1150 1151 1152
	int rc;

	DPRINTK("ENTER\n");
L
Linus Torvalds 已提交
1153

1154
	ahci_stop_engine(ap);
1155 1156

	/* clear D2H reception area to properly wait for D2H FIS */
T
Tejun Heo 已提交
1157
	ata_tf_init(link->device, &tf);
1158
	tf.command = 0x80;
1159
	ata_tf_to_fis(&tf, 0, 0, d2h_fis);
1160

T
Tejun Heo 已提交
1161
	rc = sata_std_hardreset(link, class, deadline);
1162

1163
	ahci_start_engine(ap);
L
Linus Torvalds 已提交
1164

T
Tejun Heo 已提交
1165
	if (rc == 0 && ata_link_online(link))
1166
		*class = ahci_dev_classify(ap);
T
Tejun Heo 已提交
1167
	if (rc != -EAGAIN && *class == ATA_DEV_UNKNOWN)
1168
		*class = ATA_DEV_NONE;
L
Linus Torvalds 已提交
1169

1170 1171 1172 1173
	DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
	return rc;
}

T
Tejun Heo 已提交
1174
static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
1175
				 unsigned long deadline)
1176
{
T
Tejun Heo 已提交
1177
	struct ata_port *ap = link->ap;
1178
	u32 serror;
1179 1180 1181 1182
	int rc;

	DPRINTK("ENTER\n");

1183
	ahci_stop_engine(ap);
1184

T
Tejun Heo 已提交
1185
	rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
1186
				 deadline);
1187 1188

	/* vt8251 needs SError cleared for the port to operate */
1189 1190
	ahci_scr_read(ap, SCR_ERROR, &serror);
	ahci_scr_write(ap, SCR_ERROR, serror);
1191

1192
	ahci_start_engine(ap);
1193 1194 1195 1196 1197 1198 1199 1200 1201

	DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);

	/* vt8251 doesn't clear BSY on signature FIS reception,
	 * request follow-up softreset.
	 */
	return rc ?: -EAGAIN;
}

T
Tejun Heo 已提交
1202
static void ahci_postreset(struct ata_link *link, unsigned int *class)
1203
{
T
Tejun Heo 已提交
1204
	struct ata_port *ap = link->ap;
1205
	void __iomem *port_mmio = ahci_port_base(ap);
1206 1207
	u32 new_tmp, tmp;

T
Tejun Heo 已提交
1208
	ata_std_postreset(link, class);
1209 1210 1211

	/* Make sure port's ATAPI bit is set appropriately */
	new_tmp = tmp = readl(port_mmio + PORT_CMD);
1212
	if (*class == ATA_DEV_ATAPI)
1213 1214 1215 1216 1217 1218 1219
		new_tmp |= PORT_CMD_ATAPI;
	else
		new_tmp &= ~PORT_CMD_ATAPI;
	if (new_tmp != tmp) {
		writel(new_tmp, port_mmio + PORT_CMD);
		readl(port_mmio + PORT_CMD); /* flush */
	}
L
Linus Torvalds 已提交
1220 1221
}

T
Tejun Heo 已提交
1222 1223 1224 1225 1226 1227
static int ahci_pmp_softreset(struct ata_link *link, unsigned int *class,
			      unsigned long deadline)
{
	return ahci_do_softreset(link, class, link->pmp, deadline);
}

L
Linus Torvalds 已提交
1228 1229
static u8 ahci_check_status(struct ata_port *ap)
{
T
Tejun Heo 已提交
1230
	void __iomem *mmio = ap->ioaddr.cmd_addr;
L
Linus Torvalds 已提交
1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242

	return readl(mmio + PORT_TFDATA) & 0xFF;
}

static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
{
	struct ahci_port_priv *pp = ap->private_data;
	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;

	ata_tf_from_fis(d2h_fis, tf);
}

T
Tejun Heo 已提交
1243
static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
L
Linus Torvalds 已提交
1244
{
1245 1246
	struct scatterlist *sg;
	struct ahci_sg *ahci_sg;
1247
	unsigned int n_sg = 0;
L
Linus Torvalds 已提交
1248 1249 1250 1251 1252 1253

	VPRINTK("ENTER\n");

	/*
	 * Next, the S/G list.
	 */
T
Tejun Heo 已提交
1254
	ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
1255 1256 1257 1258 1259 1260 1261
	ata_for_each_sg(sg, qc) {
		dma_addr_t addr = sg_dma_address(sg);
		u32 sg_len = sg_dma_len(sg);

		ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
		ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
		ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
1262

1263
		ahci_sg++;
1264
		n_sg++;
L
Linus Torvalds 已提交
1265
	}
1266 1267

	return n_sg;
L
Linus Torvalds 已提交
1268 1269 1270 1271
}

static void ahci_qc_prep(struct ata_queued_cmd *qc)
{
1272 1273
	struct ata_port *ap = qc->ap;
	struct ahci_port_priv *pp = ap->private_data;
1274
	int is_atapi = is_atapi_taskfile(&qc->tf);
T
Tejun Heo 已提交
1275
	void *cmd_tbl;
L
Linus Torvalds 已提交
1276 1277
	u32 opts;
	const u32 cmd_fis_len = 5; /* five dwords */
1278
	unsigned int n_elem;
L
Linus Torvalds 已提交
1279 1280 1281 1282 1283

	/*
	 * Fill in command table information.  First, the header,
	 * a SATA Register - Host to Device command FIS.
	 */
T
Tejun Heo 已提交
1284 1285
	cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;

T
Tejun Heo 已提交
1286
	ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
1287
	if (is_atapi) {
T
Tejun Heo 已提交
1288 1289
		memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
		memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
1290
	}
L
Linus Torvalds 已提交
1291

1292 1293
	n_elem = 0;
	if (qc->flags & ATA_QCFLAG_DMAMAP)
T
Tejun Heo 已提交
1294
		n_elem = ahci_fill_sg(qc, cmd_tbl);
L
Linus Torvalds 已提交
1295

1296 1297 1298
	/*
	 * Fill in command slot information.
	 */
T
Tejun Heo 已提交
1299
	opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
1300 1301 1302
	if (qc->tf.flags & ATA_TFLAG_WRITE)
		opts |= AHCI_CMD_WRITE;
	if (is_atapi)
1303
		opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
1304

T
Tejun Heo 已提交
1305
	ahci_fill_cmd_slot(pp, qc->tag, opts);
L
Linus Torvalds 已提交
1306 1307
}

T
Tejun Heo 已提交
1308
static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
L
Linus Torvalds 已提交
1309
{
T
Tejun Heo 已提交
1310
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
1311 1312 1313 1314
	struct ata_eh_info *host_ehi = &ap->link.eh_info;
	struct ata_link *link = NULL;
	struct ata_queued_cmd *active_qc;
	struct ata_eh_info *active_ehi;
T
Tejun Heo 已提交
1315
	u32 serror;
L
Linus Torvalds 已提交
1316

T
Tejun Heo 已提交
1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329
	/* determine active link */
	ata_port_for_each_link(link, ap)
		if (ata_link_active(link))
			break;
	if (!link)
		link = &ap->link;

	active_qc = ata_qc_from_tag(ap, link->active_tag);
	active_ehi = &link->eh_info;

	/* record irq stat */
	ata_ehi_clear_desc(host_ehi);
	ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
L
Linus Torvalds 已提交
1330

T
Tejun Heo 已提交
1331
	/* AHCI needs SError cleared; otherwise, it might lock up */
1332
	ahci_scr_read(ap, SCR_ERROR, &serror);
T
Tejun Heo 已提交
1333
	ahci_scr_write(ap, SCR_ERROR, serror);
T
Tejun Heo 已提交
1334
	host_ehi->serror |= serror;
T
Tejun Heo 已提交
1335

1336 1337 1338 1339
	/* some controllers set IRQ_IF_ERR on device errors, ignore it */
	if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
		irq_stat &= ~PORT_IRQ_IF_ERR;

1340
	if (irq_stat & PORT_IRQ_TF_ERR) {
T
Tejun Heo 已提交
1341 1342 1343 1344 1345 1346 1347 1348 1349
		/* If qc is active, charge it; otherwise, the active
		 * link.  There's no active qc on NCQ errors.  It will
		 * be determined by EH by reading log page 10h.
		 */
		if (active_qc)
			active_qc->err_mask |= AC_ERR_DEV;
		else
			active_ehi->err_mask |= AC_ERR_DEV;

1350
		if (ap->flags & AHCI_FLAG_IGN_SERR_INTERNAL)
T
Tejun Heo 已提交
1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367
			host_ehi->serror &= ~SERR_INTERNAL;
	}

	if (irq_stat & PORT_IRQ_UNK_FIS) {
		u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);

		active_ehi->err_mask |= AC_ERR_HSM;
		active_ehi->action |= ATA_EH_SOFTRESET;
		ata_ehi_push_desc(active_ehi,
				  "unknown FIS %08x %08x %08x %08x" ,
				  unk[0], unk[1], unk[2], unk[3]);
	}

	if (ap->nr_pmp_links && (irq_stat & PORT_IRQ_BAD_PMP)) {
		active_ehi->err_mask |= AC_ERR_HSM;
		active_ehi->action |= ATA_EH_SOFTRESET;
		ata_ehi_push_desc(active_ehi, "incorrect PMP");
1368
	}
T
Tejun Heo 已提交
1369 1370

	if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
T
Tejun Heo 已提交
1371 1372 1373
		host_ehi->err_mask |= AC_ERR_HOST_BUS;
		host_ehi->action |= ATA_EH_SOFTRESET;
		ata_ehi_push_desc(host_ehi, "host bus error");
L
Linus Torvalds 已提交
1374 1375
	}

T
Tejun Heo 已提交
1376
	if (irq_stat & PORT_IRQ_IF_ERR) {
T
Tejun Heo 已提交
1377 1378 1379
		host_ehi->err_mask |= AC_ERR_ATA_BUS;
		host_ehi->action |= ATA_EH_SOFTRESET;
		ata_ehi_push_desc(host_ehi, "interface fatal error");
T
Tejun Heo 已提交
1380
	}
L
Linus Torvalds 已提交
1381

T
Tejun Heo 已提交
1382
	if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
T
Tejun Heo 已提交
1383 1384 1385
		ata_ehi_hotplugged(host_ehi);
		ata_ehi_push_desc(host_ehi, "%s",
			irq_stat & PORT_IRQ_CONNECT ?
T
Tejun Heo 已提交
1386 1387 1388 1389
			"connection status changed" : "PHY RDY changed");
	}

	/* okay, let's hand over to EH */
1390

T
Tejun Heo 已提交
1391 1392 1393 1394
	if (irq_stat & PORT_IRQ_FREEZE)
		ata_port_freeze(ap);
	else
		ata_port_abort(ap);
L
Linus Torvalds 已提交
1395 1396
}

1397
static void ahci_port_intr(struct ata_port *ap)
L
Linus Torvalds 已提交
1398
{
1399
	void __iomem *port_mmio = ap->ioaddr.cmd_addr;
T
Tejun Heo 已提交
1400
	struct ata_eh_info *ehi = &ap->link.eh_info;
1401
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
1402
	u32 status, qc_active;
1403
	int rc, known_irq = 0;
L
Linus Torvalds 已提交
1404 1405 1406 1407

	status = readl(port_mmio + PORT_IRQ_STAT);
	writel(status, port_mmio + PORT_IRQ_STAT);

T
Tejun Heo 已提交
1408 1409 1410
	if (unlikely(status & PORT_IRQ_ERROR)) {
		ahci_error_intr(ap, status);
		return;
L
Linus Torvalds 已提交
1411 1412
	}

1413
	if (status & PORT_IRQ_SDB_FIS) {
1414 1415 1416 1417 1418
		/* If the 'N' bit in word 0 of the FIS is set, we just
		 * received asynchronous notification.  Tell libata
		 * about it.  Note that as the SDB FIS itself is
		 * accessible, SNotification can be emulated by the
		 * driver but don't bother for the time being.
1419 1420 1421 1422
		 */
		const __le32 *f = pp->rx_fis + RX_FIS_SDB;
		u32 f0 = le32_to_cpu(f[0]);

1423 1424
		if (f0 & (1 << 15))
			sata_async_notification(ap);
1425 1426
	}

T
Tejun Heo 已提交
1427 1428
	/* pp->active_link is valid iff any command is in flight */
	if (ap->qc_active && pp->active_link->sactive)
T
Tejun Heo 已提交
1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440
		qc_active = readl(port_mmio + PORT_SCR_ACT);
	else
		qc_active = readl(port_mmio + PORT_CMD_ISSUE);

	rc = ata_qc_complete_multiple(ap, qc_active, NULL);
	if (rc > 0)
		return;
	if (rc < 0) {
		ehi->err_mask |= AC_ERR_HSM;
		ehi->action |= ATA_EH_SOFTRESET;
		ata_port_freeze(ap);
		return;
L
Linus Torvalds 已提交
1441 1442
	}

1443 1444
	/* hmmm... a spurious interupt */

1445 1446 1447
	/* if !NCQ, ignore.  No modern ATA device has broken HSM
	 * implementation for non-NCQ commands.
	 */
T
Tejun Heo 已提交
1448
	if (!ap->link.sactive)
T
Tejun Heo 已提交
1449 1450
		return;

1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
	if (status & PORT_IRQ_D2H_REG_FIS) {
		if (!pp->ncq_saw_d2h)
			ata_port_printk(ap, KERN_INFO,
				"D2H reg with I during NCQ, "
				"this message won't be printed again\n");
		pp->ncq_saw_d2h = 1;
		known_irq = 1;
	}

	if (status & PORT_IRQ_DMAS_FIS) {
		if (!pp->ncq_saw_dmas)
			ata_port_printk(ap, KERN_INFO,
				"DMAS FIS during NCQ, "
				"this message won't be printed again\n");
		pp->ncq_saw_dmas = 1;
		known_irq = 1;
	}

1469
	if (status & PORT_IRQ_SDB_FIS) {
1470
		const __le32 *f = pp->rx_fis + RX_FIS_SDB;
1471

1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
		if (le32_to_cpu(f[1])) {
			/* SDB FIS containing spurious completions
			 * might be dangerous, whine and fail commands
			 * with HSM violation.  EH will turn off NCQ
			 * after several such failures.
			 */
			ata_ehi_push_desc(ehi,
				"spurious completions during NCQ "
				"issue=0x%x SAct=0x%x FIS=%08x:%08x",
				readl(port_mmio + PORT_CMD_ISSUE),
				readl(port_mmio + PORT_SCR_ACT),
				le32_to_cpu(f[0]), le32_to_cpu(f[1]));
			ehi->err_mask |= AC_ERR_HSM;
			ehi->action |= ATA_EH_SOFTRESET;
			ata_port_freeze(ap);
		} else {
			if (!pp->ncq_saw_sdb)
				ata_port_printk(ap, KERN_INFO,
					"spurious SDB FIS %08x:%08x during NCQ, "
					"this message won't be printed again\n",
					le32_to_cpu(f[0]), le32_to_cpu(f[1]));
			pp->ncq_saw_sdb = 1;
		}
1495 1496
		known_irq = 1;
	}
1497

1498
	if (!known_irq)
T
Tejun Heo 已提交
1499
		ata_port_printk(ap, KERN_INFO, "spurious interrupt "
1500
				"(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
T
Tejun Heo 已提交
1501
				status, ap->link.active_tag, ap->link.sactive);
L
Linus Torvalds 已提交
1502 1503 1504 1505 1506 1507 1508
}

static void ahci_irq_clear(struct ata_port *ap)
{
	/* TODO */
}

1509
static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
L
Linus Torvalds 已提交
1510
{
J
Jeff Garzik 已提交
1511
	struct ata_host *host = dev_instance;
L
Linus Torvalds 已提交
1512 1513
	struct ahci_host_priv *hpriv;
	unsigned int i, handled = 0;
1514
	void __iomem *mmio;
L
Linus Torvalds 已提交
1515 1516 1517 1518
	u32 irq_stat, irq_ack = 0;

	VPRINTK("ENTER\n");

J
Jeff Garzik 已提交
1519
	hpriv = host->private_data;
T
Tejun Heo 已提交
1520
	mmio = host->iomap[AHCI_PCI_BAR];
L
Linus Torvalds 已提交
1521 1522 1523 1524 1525 1526 1527

	/* sigh.  0xffffffff is a valid return from h/w */
	irq_stat = readl(mmio + HOST_IRQ_STAT);
	irq_stat &= hpriv->port_map;
	if (!irq_stat)
		return IRQ_NONE;

J
Jeff Garzik 已提交
1528
        spin_lock(&host->lock);
L
Linus Torvalds 已提交
1529

J
Jeff Garzik 已提交
1530
        for (i = 0; i < host->n_ports; i++) {
L
Linus Torvalds 已提交
1531 1532
		struct ata_port *ap;

1533 1534 1535
		if (!(irq_stat & (1 << i)))
			continue;

J
Jeff Garzik 已提交
1536
		ap = host->ports[i];
1537
		if (ap) {
1538
			ahci_port_intr(ap);
1539 1540 1541
			VPRINTK("port %u\n", i);
		} else {
			VPRINTK("port %u (no irq)\n", i);
1542
			if (ata_ratelimit())
J
Jeff Garzik 已提交
1543
				dev_printk(KERN_WARNING, host->dev,
1544
					"interrupt on disabled port %u\n", i);
L
Linus Torvalds 已提交
1545
		}
1546 1547

		irq_ack |= (1 << i);
L
Linus Torvalds 已提交
1548 1549 1550 1551 1552 1553 1554
	}

	if (irq_ack) {
		writel(irq_ack, mmio + HOST_IRQ_STAT);
		handled = 1;
	}

J
Jeff Garzik 已提交
1555
	spin_unlock(&host->lock);
L
Linus Torvalds 已提交
1556 1557 1558 1559 1560 1561

	VPRINTK("EXIT\n");

	return IRQ_RETVAL(handled);
}

1562
static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
L
Linus Torvalds 已提交
1563 1564
{
	struct ata_port *ap = qc->ap;
1565
	void __iomem *port_mmio = ahci_port_base(ap);
T
Tejun Heo 已提交
1566 1567 1568 1569 1570 1571 1572
	struct ahci_port_priv *pp = ap->private_data;

	/* Keep track of the currently active link.  It will be used
	 * in completion path to determine whether NCQ phase is in
	 * progress.
	 */
	pp->active_link = qc->dev->link;
L
Linus Torvalds 已提交
1573

T
Tejun Heo 已提交
1574 1575 1576
	if (qc->tf.protocol == ATA_PROT_NCQ)
		writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
	writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
L
Linus Torvalds 已提交
1577 1578 1579 1580 1581
	readl(port_mmio + PORT_CMD_ISSUE);	/* flush */

	return 0;
}

T
Tejun Heo 已提交
1582 1583
static void ahci_freeze(struct ata_port *ap)
{
1584
	void __iomem *port_mmio = ahci_port_base(ap);
T
Tejun Heo 已提交
1585 1586 1587 1588 1589 1590 1591

	/* turn IRQ off */
	writel(0, port_mmio + PORT_IRQ_MASK);
}

static void ahci_thaw(struct ata_port *ap)
{
T
Tejun Heo 已提交
1592
	void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
1593
	void __iomem *port_mmio = ahci_port_base(ap);
T
Tejun Heo 已提交
1594
	u32 tmp;
1595
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
1596 1597 1598 1599

	/* clear IRQ */
	tmp = readl(port_mmio + PORT_IRQ_STAT);
	writel(tmp, port_mmio + PORT_IRQ_STAT);
1600
	writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
T
Tejun Heo 已提交
1601

T
Tejun Heo 已提交
1602 1603 1604 1605 1606
	/* turn IRQ back on, ignore BAD_PMP if PMP isn't attached */
	tmp = pp->intr_mask;
	if (!ap->nr_pmp_links)
		tmp &= ~PORT_IRQ_BAD_PMP;
	writel(tmp, port_mmio + PORT_IRQ_MASK);
T
Tejun Heo 已提交
1607 1608 1609 1610
}

static void ahci_error_handler(struct ata_port *ap)
{
1611
	if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
T
Tejun Heo 已提交
1612
		/* restart engine */
1613 1614
		ahci_stop_engine(ap);
		ahci_start_engine(ap);
T
Tejun Heo 已提交
1615 1616 1617
	}

	/* perform recovery */
T
Tejun Heo 已提交
1618 1619 1620 1621
	sata_pmp_do_eh(ap, ata_std_prereset, ahci_softreset,
		       ahci_hardreset, ahci_postreset,
		       sata_pmp_std_prereset, ahci_pmp_softreset,
		       sata_pmp_std_hardreset, sata_pmp_std_postreset);
T
Tejun Heo 已提交
1622 1623
}

1624 1625 1626 1627
static void ahci_vt8251_error_handler(struct ata_port *ap)
{
	if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
		/* restart engine */
1628 1629
		ahci_stop_engine(ap);
		ahci_start_engine(ap);
1630 1631 1632 1633 1634 1635 1636
	}

	/* perform recovery */
	ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
		  ahci_postreset);
}

T
Tejun Heo 已提交
1637 1638 1639 1640
static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;

1641 1642 1643
	/* make DMA engine forget about the failed command */
	if (qc->flags & ATA_QCFLAG_FAILED)
		ahci_kick_engine(ap, 1);
T
Tejun Heo 已提交
1644 1645
}

T
Tejun Heo 已提交
1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703
static void ahci_pmp_attach(struct ata_port *ap)
{
	void __iomem *port_mmio = ahci_port_base(ap);
	u32 cmd;

	cmd = readl(port_mmio + PORT_CMD);
	cmd |= PORT_CMD_PMP;
	writel(cmd, port_mmio + PORT_CMD);
}

static void ahci_pmp_detach(struct ata_port *ap)
{
	void __iomem *port_mmio = ahci_port_base(ap);
	struct ahci_host_priv *hpriv = ap->host->private_data;
	unsigned long flags;
	u32 cmd;

	cmd = readl(port_mmio + PORT_CMD);
	cmd &= ~PORT_CMD_PMP;
	writel(cmd, port_mmio + PORT_CMD);

	if (hpriv->cap & HOST_CAP_NCQ) {
		spin_lock_irqsave(ap->lock, flags);
		ap->flags |= ATA_FLAG_NCQ;
		spin_unlock_irqrestore(ap->lock, flags);
	}
}

static int ahci_pmp_read(struct ata_device *dev, int pmp, int reg, u32 *r_val)
{
	struct ata_port *ap = dev->link->ap;
	struct ata_taskfile tf;
	int rc;

	ahci_kick_engine(ap, 0);

	sata_pmp_read_init_tf(&tf, dev, pmp, reg);
	rc = ahci_exec_polled_cmd(ap, SATA_PMP_CTRL_PORT, &tf, 1, 0,
				  SATA_PMP_SCR_TIMEOUT);
	if (rc == 0) {
		ahci_tf_read(ap, &tf);
		*r_val = sata_pmp_read_val(&tf);
	}
	return rc;
}

static int ahci_pmp_write(struct ata_device *dev, int pmp, int reg, u32 val)
{
	struct ata_port *ap = dev->link->ap;
	struct ata_taskfile tf;

	ahci_kick_engine(ap, 0);

	sata_pmp_write_init_tf(&tf, dev, pmp, reg, val);
	return ahci_exec_polled_cmd(ap, SATA_PMP_CTRL_PORT, &tf, 1, 0,
				    SATA_PMP_SCR_TIMEOUT);
}

1704 1705 1706 1707 1708
static int ahci_port_resume(struct ata_port *ap)
{
	ahci_power_up(ap);
	ahci_start_port(ap);

T
Tejun Heo 已提交
1709 1710 1711 1712 1713
	if (ap->nr_pmp_links)
		ahci_pmp_attach(ap);
	else
		ahci_pmp_detach(ap);

1714 1715 1716
	return 0;
}

1717
#ifdef CONFIG_PM
1718 1719 1720 1721 1722
static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
{
	const char *emsg = NULL;
	int rc;

1723
	rc = ahci_deinit_port(ap, &emsg);
1724
	if (rc == 0)
1725
		ahci_power_down(ap);
1726
	else {
1727
		ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
1728
		ahci_start_port(ap);
1729 1730 1731 1732 1733 1734 1735
	}

	return rc;
}

static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
{
J
Jeff Garzik 已提交
1736
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
T
Tejun Heo 已提交
1737
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755
	u32 ctl;

	if (mesg.event == PM_EVENT_SUSPEND) {
		/* AHCI spec rev1.1 section 8.3.3:
		 * Software must disable interrupts prior to requesting a
		 * transition of the HBA to D3 state.
		 */
		ctl = readl(mmio + HOST_CTL);
		ctl &= ~HOST_IRQ_EN;
		writel(ctl, mmio + HOST_CTL);
		readl(mmio + HOST_CTL); /* flush */
	}

	return ata_pci_device_suspend(pdev, mesg);
}

static int ahci_pci_device_resume(struct pci_dev *pdev)
{
J
Jeff Garzik 已提交
1756
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
1757 1758
	int rc;

1759 1760 1761
	rc = ata_pci_device_do_resume(pdev);
	if (rc)
		return rc;
1762 1763

	if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
1764
		rc = ahci_reset_controller(host);
1765 1766 1767
		if (rc)
			return rc;

1768
		ahci_init_controller(host);
1769 1770
	}

J
Jeff Garzik 已提交
1771
	ata_host_resume(host);
1772 1773 1774

	return 0;
}
1775
#endif
1776

1777 1778
static int ahci_port_start(struct ata_port *ap)
{
J
Jeff Garzik 已提交
1779
	struct device *dev = ap->host->dev;
1780 1781 1782 1783 1784
	struct ahci_port_priv *pp;
	void *mem;
	dma_addr_t mem_dma;
	int rc;

1785
	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1786 1787 1788 1789
	if (!pp)
		return -ENOMEM;

	rc = ata_pad_alloc(ap, dev);
1790
	if (rc)
1791 1792
		return rc;

1793 1794 1795
	mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
				  GFP_KERNEL);
	if (!mem)
1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824
		return -ENOMEM;
	memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);

	/*
	 * First item in chunk of DMA memory: 32-slot command table,
	 * 32 bytes each in size
	 */
	pp->cmd_slot = mem;
	pp->cmd_slot_dma = mem_dma;

	mem += AHCI_CMD_SLOT_SZ;
	mem_dma += AHCI_CMD_SLOT_SZ;

	/*
	 * Second item: Received-FIS area
	 */
	pp->rx_fis = mem;
	pp->rx_fis_dma = mem_dma;

	mem += AHCI_RX_FIS_SZ;
	mem_dma += AHCI_RX_FIS_SZ;

	/*
	 * Third item: data area for storing a single command
	 * and its scatter-gather table
	 */
	pp->cmd_tbl = mem;
	pp->cmd_tbl_dma = mem_dma;

1825 1826 1827 1828 1829 1830
	/*
 	 * Save off initial list of interrupts to be enabled.
 	 * This could be changed later
 	 */
	pp->intr_mask = DEF_PORT_IRQ;

1831 1832
	ap->private_data = pp;

1833 1834
	/* engage engines, captain */
	return ahci_port_resume(ap);
1835 1836 1837 1838
}

static void ahci_port_stop(struct ata_port *ap)
{
1839 1840
	const char *emsg = NULL;
	int rc;
1841

1842
	/* de-initialize port */
1843
	rc = ahci_deinit_port(ap, &emsg);
1844 1845
	if (rc)
		ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
1846 1847
}

1848
static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
L
Linus Torvalds 已提交
1849 1850 1851 1852 1853 1854 1855 1856 1857
{
	int rc;

	if (using_dac &&
	    !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (rc) {
			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
			if (rc) {
1858 1859
				dev_printk(KERN_ERR, &pdev->dev,
					   "64-bit DMA enable failed\n");
L
Linus Torvalds 已提交
1860 1861 1862 1863 1864 1865
				return rc;
			}
		}
	} else {
		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
1866 1867
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit DMA enable failed\n");
L
Linus Torvalds 已提交
1868 1869 1870 1871
			return rc;
		}
		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
1872 1873
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit consistent DMA enable failed\n");
L
Linus Torvalds 已提交
1874 1875 1876 1877 1878 1879
			return rc;
		}
	}
	return 0;
}

1880
static void ahci_print_info(struct ata_host *host)
L
Linus Torvalds 已提交
1881
{
1882 1883 1884
	struct ahci_host_priv *hpriv = host->private_data;
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
L
Linus Torvalds 已提交
1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902
	u32 vers, cap, impl, speed;
	const char *speed_s;
	u16 cc;
	const char *scc_s;

	vers = readl(mmio + HOST_VERSION);
	cap = hpriv->cap;
	impl = hpriv->port_map;

	speed = (cap >> 20) & 0xf;
	if (speed == 1)
		speed_s = "1.5";
	else if (speed == 2)
		speed_s = "3";
	else
		speed_s = "?";

	pci_read_config_word(pdev, 0x0a, &cc);
1903
	if (cc == PCI_CLASS_STORAGE_IDE)
L
Linus Torvalds 已提交
1904
		scc_s = "IDE";
1905
	else if (cc == PCI_CLASS_STORAGE_SATA)
L
Linus Torvalds 已提交
1906
		scc_s = "SATA";
1907
	else if (cc == PCI_CLASS_STORAGE_RAID)
L
Linus Torvalds 已提交
1908 1909 1910 1911
		scc_s = "RAID";
	else
		scc_s = "unknown";

1912 1913
	dev_printk(KERN_INFO, &pdev->dev,
		"AHCI %02x%02x.%02x%02x "
L
Linus Torvalds 已提交
1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927
		"%u slots %u ports %s Gbps 0x%x impl %s mode\n"
	       	,

	       	(vers >> 24) & 0xff,
	       	(vers >> 16) & 0xff,
	       	(vers >> 8) & 0xff,
	       	vers & 0xff,

		((cap >> 8) & 0x1f) + 1,
		(cap & 0x1f) + 1,
		speed_s,
		impl,
		scc_s);

1928 1929
	dev_printk(KERN_INFO, &pdev->dev,
		"flags: "
T
Tejun Heo 已提交
1930 1931
		"%s%s%s%s%s%s%s"
		"%s%s%s%s%s%s%s\n"
L
Linus Torvalds 已提交
1932 1933 1934 1935
	       	,

		cap & (1 << 31) ? "64bit " : "",
		cap & (1 << 30) ? "ncq " : "",
T
Tejun Heo 已提交
1936
		cap & (1 << 29) ? "sntf " : "",
L
Linus Torvalds 已提交
1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951
		cap & (1 << 28) ? "ilck " : "",
		cap & (1 << 27) ? "stag " : "",
		cap & (1 << 26) ? "pm " : "",
		cap & (1 << 25) ? "led " : "",

		cap & (1 << 24) ? "clo " : "",
		cap & (1 << 19) ? "nz " : "",
		cap & (1 << 18) ? "only " : "",
		cap & (1 << 17) ? "pmp " : "",
		cap & (1 << 15) ? "pio " : "",
		cap & (1 << 14) ? "slum " : "",
		cap & (1 << 13) ? "part " : ""
		);
}

1952
static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
L
Linus Torvalds 已提交
1953 1954
{
	static int printed_version;
1955 1956
	struct ata_port_info pi = ahci_port_info[ent->driver_data];
	const struct ata_port_info *ppi[] = { &pi, NULL };
1957
	struct device *dev = &pdev->dev;
L
Linus Torvalds 已提交
1958
	struct ahci_host_priv *hpriv;
1959 1960
	struct ata_host *host;
	int i, rc;
L
Linus Torvalds 已提交
1961 1962 1963

	VPRINTK("ENTER\n");

T
Tejun Heo 已提交
1964 1965
	WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);

L
Linus Torvalds 已提交
1966
	if (!printed_version++)
1967
		dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
L
Linus Torvalds 已提交
1968

1969
	/* acquire resources */
1970
	rc = pcim_enable_device(pdev);
L
Linus Torvalds 已提交
1971 1972 1973
	if (rc)
		return rc;

T
Tejun Heo 已提交
1974 1975
	rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
	if (rc == -EBUSY)
1976
		pcim_pin_device(pdev);
T
Tejun Heo 已提交
1977
	if (rc)
1978
		return rc;
L
Linus Torvalds 已提交
1979

1980
	if ((pi.flags & AHCI_FLAG_NO_MSI) || pci_enable_msi(pdev))
1981
		pci_intx(pdev, 1);
L
Linus Torvalds 已提交
1982

1983 1984 1985
	hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
	if (!hpriv)
		return -ENOMEM;
L
Linus Torvalds 已提交
1986

1987 1988
	/* save initial config */
	ahci_save_initial_config(pdev, &pi, hpriv);
L
Linus Torvalds 已提交
1989

1990
	/* prepare host */
1991
	if (hpriv->cap & HOST_CAP_NCQ)
1992
		pi.flags |= ATA_FLAG_NCQ;
L
Linus Torvalds 已提交
1993

T
Tejun Heo 已提交
1994 1995 1996
	if (hpriv->cap & HOST_CAP_PMP)
		pi.flags |= ATA_FLAG_PMP;

1997 1998 1999 2000 2001 2002 2003
	host = ata_host_alloc_pinfo(&pdev->dev, ppi, fls(hpriv->port_map));
	if (!host)
		return -ENOMEM;
	host->iomap = pcim_iomap_table(pdev);
	host->private_data = hpriv;

	for (i = 0; i < host->n_ports; i++) {
2004 2005
		struct ata_port *ap = host->ports[i];
		void __iomem *port_mmio = ahci_port_base(ap);
2006

2007 2008 2009 2010
		ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
		ata_port_pbar_desc(ap, AHCI_PCI_BAR,
				   0x100 + ap->port_no * 0x80, "port");

2011
		/* standard SATA port setup */
T
Tejun Heo 已提交
2012
		if (hpriv->port_map & (1 << i))
2013
			ap->ioaddr.cmd_addr = port_mmio;
2014 2015 2016 2017

		/* disabled/not-implemented port */
		else
			ap->ops = &ata_dummy_port_ops;
2018
	}
2019

2020 2021
	/* initialize adapter */
	rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
L
Linus Torvalds 已提交
2022
	if (rc)
2023
		return rc;
L
Linus Torvalds 已提交
2024

2025 2026 2027
	rc = ahci_reset_controller(host);
	if (rc)
		return rc;
L
Linus Torvalds 已提交
2028

2029 2030
	ahci_init_controller(host);
	ahci_print_info(host);
L
Linus Torvalds 已提交
2031

2032 2033 2034
	pci_set_master(pdev);
	return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
				 &ahci_sht);
2035
}
L
Linus Torvalds 已提交
2036 2037 2038

static int __init ahci_init(void)
{
2039
	return pci_register_driver(&ahci_pci_driver);
L
Linus Torvalds 已提交
2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051
}

static void __exit ahci_exit(void)
{
	pci_unregister_driver(&ahci_pci_driver);
}


MODULE_AUTHOR("Jeff Garzik");
MODULE_DESCRIPTION("AHCI SATA low-level driver");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
2052
MODULE_VERSION(DRV_VERSION);
L
Linus Torvalds 已提交
2053 2054 2055

module_init(ahci_init);
module_exit(ahci_exit);