amdgpu_cs.c 39.1 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright 2008 Jerome Glisse.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *    Jerome Glisse <glisse@freedesktop.org>
 */
27
#include <linux/pagemap.h>
28
#include <linux/sync_file.h>
A
Alex Deucher 已提交
29 30
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
31
#include <drm/drm_syncobj.h>
A
Alex Deucher 已提交
32 33 34
#include "amdgpu.h"
#include "amdgpu_trace.h"

35
static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p,
36 37
				      struct drm_amdgpu_cs_chunk_fence *data,
				      uint32_t *offset)
38 39
{
	struct drm_gem_object *gobj;
40
	unsigned long size;
41

42
	gobj = drm_gem_object_lookup(p->filp, data->handle);
43 44 45
	if (gobj == NULL)
		return -EINVAL;

46
	p->uf_entry.robj = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
47 48 49
	p->uf_entry.priority = 0;
	p->uf_entry.tv.bo = &p->uf_entry.robj->tbo;
	p->uf_entry.tv.shared = true;
50
	p->uf_entry.user_pages = NULL;
51 52 53 54 55

	size = amdgpu_bo_size(p->uf_entry.robj);
	if (size != PAGE_SIZE || (data->offset + 8) > size)
		return -EINVAL;

56
	*offset = data->offset;
57

58
	drm_gem_object_put_unlocked(gobj);
59 60 61 62 63 64

	if (amdgpu_ttm_tt_get_usermm(p->uf_entry.robj->tbo.ttm)) {
		amdgpu_bo_unref(&p->uf_entry.robj);
		return -EINVAL;
	}

65 66 67
	return 0;
}

68
static int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)
A
Alex Deucher 已提交
69
{
70
	struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
71
	struct amdgpu_vm *vm = &fpriv->vm;
A
Alex Deucher 已提交
72 73
	union drm_amdgpu_cs *cs = data;
	uint64_t *chunk_array_user;
74
	uint64_t *chunk_array;
75
	unsigned size, num_ibs = 0;
76
	uint32_t uf_offset = 0;
77
	int i;
78
	int ret;
A
Alex Deucher 已提交
79

80 81 82 83 84 85
	if (cs->in.num_chunks == 0)
		return 0;

	chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
	if (!chunk_array)
		return -ENOMEM;
A
Alex Deucher 已提交
86

87 88
	p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
	if (!p->ctx) {
89 90
		ret = -EINVAL;
		goto free_chunk;
91
	}
92

93 94
	mutex_lock(&p->ctx->lock);

A
Alex Deucher 已提交
95
	/* get chunks */
96
	chunk_array_user = u64_to_user_ptr(cs->in.chunks);
A
Alex Deucher 已提交
97 98
	if (copy_from_user(chunk_array, chunk_array_user,
			   sizeof(uint64_t)*cs->in.num_chunks)) {
99
		ret = -EFAULT;
100
		goto put_ctx;
A
Alex Deucher 已提交
101 102 103
	}

	p->nchunks = cs->in.num_chunks;
104
	p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
A
Alex Deucher 已提交
105
			    GFP_KERNEL);
106 107
	if (!p->chunks) {
		ret = -ENOMEM;
108
		goto put_ctx;
A
Alex Deucher 已提交
109 110 111 112 113 114 115
	}

	for (i = 0; i < p->nchunks; i++) {
		struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
		struct drm_amdgpu_cs_chunk user_chunk;
		uint32_t __user *cdata;

116
		chunk_ptr = u64_to_user_ptr(chunk_array[i]);
A
Alex Deucher 已提交
117 118
		if (copy_from_user(&user_chunk, chunk_ptr,
				       sizeof(struct drm_amdgpu_cs_chunk))) {
119 120 121
			ret = -EFAULT;
			i--;
			goto free_partial_kdata;
A
Alex Deucher 已提交
122 123 124 125 126
		}
		p->chunks[i].chunk_id = user_chunk.chunk_id;
		p->chunks[i].length_dw = user_chunk.length_dw;

		size = p->chunks[i].length_dw;
127
		cdata = u64_to_user_ptr(user_chunk.chunk_data);
A
Alex Deucher 已提交
128

M
Michal Hocko 已提交
129
		p->chunks[i].kdata = kvmalloc_array(size, sizeof(uint32_t), GFP_KERNEL);
A
Alex Deucher 已提交
130
		if (p->chunks[i].kdata == NULL) {
131 132 133
			ret = -ENOMEM;
			i--;
			goto free_partial_kdata;
A
Alex Deucher 已提交
134 135 136
		}
		size *= sizeof(uint32_t);
		if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
137 138
			ret = -EFAULT;
			goto free_partial_kdata;
A
Alex Deucher 已提交
139 140
		}

141 142
		switch (p->chunks[i].chunk_id) {
		case AMDGPU_CHUNK_ID_IB:
143
			++num_ibs;
144 145 146
			break;

		case AMDGPU_CHUNK_ID_FENCE:
A
Alex Deucher 已提交
147
			size = sizeof(struct drm_amdgpu_cs_chunk_fence);
148
			if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
149 150
				ret = -EINVAL;
				goto free_partial_kdata;
A
Alex Deucher 已提交
151
			}
152

153 154
			ret = amdgpu_cs_user_fence_chunk(p, p->chunks[i].kdata,
							 &uf_offset);
155 156 157
			if (ret)
				goto free_partial_kdata;

158 159
			break;

160
		case AMDGPU_CHUNK_ID_DEPENDENCIES:
161 162
		case AMDGPU_CHUNK_ID_SYNCOBJ_IN:
		case AMDGPU_CHUNK_ID_SYNCOBJ_OUT:
163 164
			break;

165
		default:
166 167
			ret = -EINVAL;
			goto free_partial_kdata;
A
Alex Deucher 已提交
168 169 170
		}
	}

171
	ret = amdgpu_job_alloc(p->adev, num_ibs, &p->job, vm);
172
	if (ret)
C
Christian König 已提交
173
		goto free_all_kdata;
A
Alex Deucher 已提交
174

175 176 177 178 179
	p->job->vram_lost_counter = atomic_read(&p->adev->vram_lost_counter);
	if (p->ctx->vram_lost_counter != p->job->vram_lost_counter) {
		ret = -ECANCELED;
		goto free_all_kdata;
	}
180

181 182
	if (p->uf_entry.robj)
		p->job->uf_addr = uf_offset;
A
Alex Deucher 已提交
183
	kfree(chunk_array);
184 185 186 187 188 189
	return 0;

free_all_kdata:
	i = p->nchunks - 1;
free_partial_kdata:
	for (; i >= 0; i--)
M
Michal Hocko 已提交
190
		kvfree(p->chunks[i].kdata);
191
	kfree(p->chunks);
192 193
	p->chunks = NULL;
	p->nchunks = 0;
194
put_ctx:
195 196 197 198 199
	amdgpu_ctx_put(p->ctx);
free_chunk:
	kfree(chunk_array);

	return ret;
A
Alex Deucher 已提交
200 201
}

202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233
/* Convert microseconds to bytes. */
static u64 us_to_bytes(struct amdgpu_device *adev, s64 us)
{
	if (us <= 0 || !adev->mm_stats.log2_max_MBps)
		return 0;

	/* Since accum_us is incremented by a million per second, just
	 * multiply it by the number of MB/s to get the number of bytes.
	 */
	return us << adev->mm_stats.log2_max_MBps;
}

static s64 bytes_to_us(struct amdgpu_device *adev, u64 bytes)
{
	if (!adev->mm_stats.log2_max_MBps)
		return 0;

	return bytes >> adev->mm_stats.log2_max_MBps;
}

/* Returns how many bytes TTM can move right now. If no bytes can be moved,
 * it returns 0. If it returns non-zero, it's OK to move at least one buffer,
 * which means it can go over the threshold once. If that happens, the driver
 * will be in debt and no other buffer migrations can be done until that debt
 * is repaid.
 *
 * This approach allows moving a buffer of any size (it's important to allow
 * that).
 *
 * The currency is simply time in microseconds and it increases as the clock
 * ticks. The accumulated microseconds (us) are converted to bytes and
 * returned.
A
Alex Deucher 已提交
234
 */
235 236 237
static void amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev,
					      u64 *max_bytes,
					      u64 *max_vis_bytes)
A
Alex Deucher 已提交
238
{
239 240
	s64 time_us, increment_us;
	u64 free_vram, total_vram, used_vram;
A
Alex Deucher 已提交
241

242 243
	/* Allow a maximum of 200 accumulated ms. This is basically per-IB
	 * throttling.
A
Alex Deucher 已提交
244
	 *
245 246 247 248 249
	 * It means that in order to get full max MBps, at least 5 IBs per
	 * second must be submitted and not more than 200ms apart from each
	 * other.
	 */
	const s64 us_upper_bound = 200000;
A
Alex Deucher 已提交
250

251 252 253 254 255
	if (!adev->mm_stats.log2_max_MBps) {
		*max_bytes = 0;
		*max_vis_bytes = 0;
		return;
	}
256 257

	total_vram = adev->mc.real_vram_size - adev->vram_pin_size;
258
	used_vram = amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
259 260 261 262 263 264 265 266 267 268 269 270 271 272
	free_vram = used_vram >= total_vram ? 0 : total_vram - used_vram;

	spin_lock(&adev->mm_stats.lock);

	/* Increase the amount of accumulated us. */
	time_us = ktime_to_us(ktime_get());
	increment_us = time_us - adev->mm_stats.last_update_us;
	adev->mm_stats.last_update_us = time_us;
	adev->mm_stats.accum_us = min(adev->mm_stats.accum_us + increment_us,
                                      us_upper_bound);

	/* This prevents the short period of low performance when the VRAM
	 * usage is low and the driver is in debt or doesn't have enough
	 * accumulated us to fill VRAM quickly.
A
Alex Deucher 已提交
273
	 *
274 275 276 277
	 * The situation can occur in these cases:
	 * - a lot of VRAM is freed by userspace
	 * - the presence of a big buffer causes a lot of evictions
	 *   (solution: split buffers into smaller ones)
A
Alex Deucher 已提交
278
	 *
279 280
	 * If 128 MB or 1/8th of VRAM is free, start filling it now by setting
	 * accum_us to a positive number.
A
Alex Deucher 已提交
281
	 */
282 283 284 285 286 287 288 289 290 291 292 293 294
	if (free_vram >= 128 * 1024 * 1024 || free_vram >= total_vram / 8) {
		s64 min_us;

		/* Be more aggresive on dGPUs. Try to fill a portion of free
		 * VRAM now.
		 */
		if (!(adev->flags & AMD_IS_APU))
			min_us = bytes_to_us(adev, free_vram / 4);
		else
			min_us = 0; /* Reset accum_us on APUs. */

		adev->mm_stats.accum_us = max(min_us, adev->mm_stats.accum_us);
	}
A
Alex Deucher 已提交
295

296
	/* This is set to 0 if the driver is in debt to disallow (optional)
297 298
	 * buffer moves.
	 */
299 300 301 302 303
	*max_bytes = us_to_bytes(adev, adev->mm_stats.accum_us);

	/* Do the same for visible VRAM if half of it is free */
	if (adev->mc.visible_vram_size < adev->mc.real_vram_size) {
		u64 total_vis_vram = adev->mc.visible_vram_size;
304 305
		u64 used_vis_vram =
			amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321

		if (used_vis_vram < total_vis_vram) {
			u64 free_vis_vram = total_vis_vram - used_vis_vram;
			adev->mm_stats.accum_us_vis = min(adev->mm_stats.accum_us_vis +
							  increment_us, us_upper_bound);

			if (free_vis_vram >= total_vis_vram / 2)
				adev->mm_stats.accum_us_vis =
					max(bytes_to_us(adev, free_vis_vram / 2),
					    adev->mm_stats.accum_us_vis);
		}

		*max_vis_bytes = us_to_bytes(adev, adev->mm_stats.accum_us_vis);
	} else {
		*max_vis_bytes = 0;
	}
322 323 324 325 326 327 328 329

	spin_unlock(&adev->mm_stats.lock);
}

/* Report how many bytes have really been moved for the last command
 * submission. This can result in a debt that can stop buffer migrations
 * temporarily.
 */
330 331
void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
				  u64 num_vis_bytes)
332 333 334
{
	spin_lock(&adev->mm_stats.lock);
	adev->mm_stats.accum_us -= bytes_to_us(adev, num_bytes);
335
	adev->mm_stats.accum_us_vis -= bytes_to_us(adev, num_vis_bytes);
336
	spin_unlock(&adev->mm_stats.lock);
A
Alex Deucher 已提交
337 338
}

339 340 341
static int amdgpu_cs_bo_validate(struct amdgpu_cs_parser *p,
				 struct amdgpu_bo *bo)
{
342
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
343
	u64 initial_bytes_moved, bytes_moved;
344 345 346 347 348 349
	uint32_t domain;
	int r;

	if (bo->pin_count)
		return 0;

350 351
	/* Don't move this buffer if we have depleted our allowance
	 * to move it. Don't move anything if the threshold is zero.
352
	 */
353 354 355 356 357 358 359 360
	if (p->bytes_moved < p->bytes_moved_threshold) {
		if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
		    (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
			/* And don't move a CPU_ACCESS_REQUIRED BO to limited
			 * visible VRAM if we've depleted our allowance to do
			 * that.
			 */
			if (p->bytes_moved_vis < p->bytes_moved_vis_threshold)
K
Kent Russell 已提交
361
				domain = bo->preferred_domains;
362 363 364
			else
				domain = bo->allowed_domains;
		} else {
K
Kent Russell 已提交
365
			domain = bo->preferred_domains;
366 367
		}
	} else {
368
		domain = bo->allowed_domains;
369
	}
370 371 372

retry:
	amdgpu_ttm_placement_from_domain(bo, domain);
373
	initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
374
	r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
375 376 377 378 379 380 381
	bytes_moved = atomic64_read(&adev->num_bytes_moved) -
		      initial_bytes_moved;
	p->bytes_moved += bytes_moved;
	if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
	    bo->tbo.mem.mem_type == TTM_PL_VRAM &&
	    bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT)
		p->bytes_moved_vis += bytes_moved;
382

383 384 385
	if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
		domain = bo->allowed_domains;
		goto retry;
386 387 388 389 390
	}

	return r;
}

391 392
/* Last resort, try to evict something from the current working set */
static bool amdgpu_cs_try_evict(struct amdgpu_cs_parser *p,
393
				struct amdgpu_bo *validated)
394
{
395
	uint32_t domain = validated->allowed_domains;
396 397 398 399 400 401 402 403 404 405
	int r;

	if (!p->evictable)
		return false;

	for (;&p->evictable->tv.head != &p->validated;
	     p->evictable = list_prev_entry(p->evictable, tv.head)) {

		struct amdgpu_bo_list_entry *candidate = p->evictable;
		struct amdgpu_bo *bo = candidate->robj;
406
		struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
407 408
		u64 initial_bytes_moved, bytes_moved;
		bool update_bytes_moved_vis;
409 410 411
		uint32_t other;

		/* If we reached our current BO we can forget it */
412
		if (candidate->robj == validated)
413 414 415 416 417 418 419 420 421 422 423 424 425 426 427
			break;

		other = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);

		/* Check if this BO is in one of the domains we need space for */
		if (!(other & domain))
			continue;

		/* Check if we can move this BO somewhere else */
		other = bo->allowed_domains & ~domain;
		if (!other)
			continue;

		/* Good we can try to move this BO somewhere else */
		amdgpu_ttm_placement_from_domain(bo, other);
428 429 430 431
		update_bytes_moved_vis =
			adev->mc.visible_vram_size < adev->mc.real_vram_size &&
			bo->tbo.mem.mem_type == TTM_PL_VRAM &&
			bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT;
432
		initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
433
		r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
434
		bytes_moved = atomic64_read(&adev->num_bytes_moved) -
435
			initial_bytes_moved;
436 437 438
		p->bytes_moved += bytes_moved;
		if (update_bytes_moved_vis)
			p->bytes_moved_vis += bytes_moved;
439 440 441 442 443 444 445 446 447 448 449 450 451

		if (unlikely(r))
			break;

		p->evictable = list_prev_entry(p->evictable, tv.head);
		list_move(&candidate->tv.head, &p->validated);

		return true;
	}

	return false;
}

452 453 454 455 456 457 458 459 460 461 462 463
static int amdgpu_cs_validate(void *param, struct amdgpu_bo *bo)
{
	struct amdgpu_cs_parser *p = param;
	int r;

	do {
		r = amdgpu_cs_bo_validate(p, bo);
	} while (r == -ENOMEM && amdgpu_cs_try_evict(p, bo));
	if (r)
		return r;

	if (bo->shadow)
A
Alex Xie 已提交
464
		r = amdgpu_cs_bo_validate(p, bo->shadow);
465 466 467 468

	return r;
}

469
static int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p,
470
			    struct list_head *validated)
A
Alex Deucher 已提交
471 472 473 474
{
	struct amdgpu_bo_list_entry *lobj;
	int r;

475
	list_for_each_entry(lobj, validated, tv.head) {
476
		struct amdgpu_bo *bo = lobj->robj;
477
		bool binding_userptr = false;
478
		struct mm_struct *usermm;
A
Alex Deucher 已提交
479

480 481 482 483
		usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm);
		if (usermm && usermm != current->mm)
			return -EPERM;

484
		/* Check if we have user pages and nobody bound the BO already */
485 486
		if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm) &&
		    lobj->user_pages) {
487 488 489 490 491 492
			amdgpu_ttm_placement_from_domain(bo,
							 AMDGPU_GEM_DOMAIN_CPU);
			r = ttm_bo_validate(&bo->tbo, &bo->placement, true,
					    false);
			if (r)
				return r;
493 494
			amdgpu_ttm_tt_set_user_pages(bo->tbo.ttm,
						     lobj->user_pages);
495 496 497
			binding_userptr = true;
		}

498 499 500
		if (p->evictable == lobj)
			p->evictable = NULL;

501
		r = amdgpu_cs_validate(p, bo);
502
		if (r)
503
			return r;
504

505
		if (binding_userptr) {
M
Michal Hocko 已提交
506
			kvfree(lobj->user_pages);
507 508
			lobj->user_pages = NULL;
		}
A
Alex Deucher 已提交
509 510 511 512
	}
	return 0;
}

513 514
static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
				union drm_amdgpu_cs *cs)
A
Alex Deucher 已提交
515 516
{
	struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
517
	struct amdgpu_bo_list_entry *e;
518
	struct list_head duplicates;
519
	unsigned i, tries = 10;
520
	int r;
A
Alex Deucher 已提交
521

522 523 524
	INIT_LIST_HEAD(&p->validated);

	p->bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle);
525
	if (p->bo_list) {
526
		amdgpu_bo_list_get_list(p->bo_list, &p->validated);
527 528 529
		if (p->bo_list->first_userptr != p->bo_list->num_entries)
			p->mn = amdgpu_mn_get(p->adev);
	}
A
Alex Deucher 已提交
530

531
	INIT_LIST_HEAD(&duplicates);
532
	amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd);
A
Alex Deucher 已提交
533

534
	if (p->uf_entry.robj)
535 536
		list_add(&p->uf_entry.tv.head, &p->validated);

537 538 539 540 541 542
	while (1) {
		struct list_head need_pages;
		unsigned i;

		r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true,
					   &duplicates);
543
		if (unlikely(r != 0)) {
544 545
			if (r != -ERESTARTSYS)
				DRM_ERROR("ttm_eu_reserve_buffers failed.\n");
546
			goto error_free_pages;
547
		}
548 549 550 551 552 553 554 555

		/* Without a BO list we don't have userptr BOs */
		if (!p->bo_list)
			break;

		INIT_LIST_HEAD(&need_pages);
		for (i = p->bo_list->first_userptr;
		     i < p->bo_list->num_entries; ++i) {
556
			struct amdgpu_bo *bo;
557 558

			e = &p->bo_list->array[i];
559
			bo = e->robj;
560

561
			if (amdgpu_ttm_tt_userptr_invalidated(bo->tbo.ttm,
562 563 564
				 &e->user_invalidated) && e->user_pages) {

				/* We acquired a page array, but somebody
565
				 * invalidated it. Free it and try again
566 567
				 */
				release_pages(e->user_pages,
568
					      bo->tbo.ttm->num_pages,
569
					      false);
M
Michal Hocko 已提交
570
				kvfree(e->user_pages);
571 572 573
				e->user_pages = NULL;
			}

574
			if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm) &&
575 576 577 578 579 580 581 582 583 584 585 586 587 588
			    !e->user_pages) {
				list_del(&e->tv.head);
				list_add(&e->tv.head, &need_pages);

				amdgpu_bo_unreserve(e->robj);
			}
		}

		if (list_empty(&need_pages))
			break;

		/* Unreserve everything again. */
		ttm_eu_backoff_reservation(&p->ticket, &p->validated);

589
		/* We tried too many times, just abort */
590 591
		if (!--tries) {
			r = -EDEADLK;
592
			DRM_ERROR("deadlock in %s\n", __func__);
593 594 595
			goto error_free_pages;
		}

A
Alex Xie 已提交
596
		/* Fill the page arrays for all userptrs. */
597 598 599
		list_for_each_entry(e, &need_pages, tv.head) {
			struct ttm_tt *ttm = e->robj->tbo.ttm;

M
Michal Hocko 已提交
600 601 602
			e->user_pages = kvmalloc_array(ttm->num_pages,
							 sizeof(struct page*),
							 GFP_KERNEL | __GFP_ZERO);
603 604
			if (!e->user_pages) {
				r = -ENOMEM;
605
				DRM_ERROR("calloc failure in %s\n", __func__);
606 607 608 609 610
				goto error_free_pages;
			}

			r = amdgpu_ttm_tt_get_user_pages(ttm, e->user_pages);
			if (r) {
611
				DRM_ERROR("amdgpu_ttm_tt_get_user_pages failed.\n");
M
Michal Hocko 已提交
612
				kvfree(e->user_pages);
613 614 615 616 617 618 619 620
				e->user_pages = NULL;
				goto error_free_pages;
			}
		}

		/* And try again. */
		list_splice(&need_pages, &p->validated);
	}
621

622 623
	amdgpu_cs_get_threshold_for_moves(p->adev, &p->bytes_moved_threshold,
					  &p->bytes_moved_vis_threshold);
624
	p->bytes_moved = 0;
625
	p->bytes_moved_vis = 0;
626 627 628
	p->evictable = list_last_entry(&p->validated,
				       struct amdgpu_bo_list_entry,
				       tv.head);
629

630 631 632 633 634 635 636
	r = amdgpu_vm_validate_pt_bos(p->adev, &fpriv->vm,
				      amdgpu_cs_validate, p);
	if (r) {
		DRM_ERROR("amdgpu_vm_validate_pt_bos() failed.\n");
		goto error_validate;
	}

637
	r = amdgpu_cs_list_validate(p, &duplicates);
638 639
	if (r) {
		DRM_ERROR("amdgpu_cs_list_validate(duplicates) failed.\n");
640
		goto error_validate;
641
	}
642

643
	r = amdgpu_cs_list_validate(p, &p->validated);
644 645
	if (r) {
		DRM_ERROR("amdgpu_cs_list_validate(validated) failed.\n");
646
		goto error_validate;
647
	}
648

649 650
	amdgpu_cs_report_moved_bytes(p->adev, p->bytes_moved,
				     p->bytes_moved_vis);
651
	if (p->bo_list) {
652 653 654
		struct amdgpu_bo *gds = p->bo_list->gds_obj;
		struct amdgpu_bo *gws = p->bo_list->gws_obj;
		struct amdgpu_bo *oa = p->bo_list->oa_obj;
655 656 657 658 659 660 661 662
		struct amdgpu_vm *vm = &fpriv->vm;
		unsigned i;

		for (i = 0; i < p->bo_list->num_entries; i++) {
			struct amdgpu_bo *bo = p->bo_list->array[i].robj;

			p->bo_list->array[i].bo_va = amdgpu_vm_bo_find(vm, bo);
		}
663 664 665 666 667 668 669 670 671 672 673 674 675

		if (gds) {
			p->job->gds_base = amdgpu_bo_gpu_offset(gds);
			p->job->gds_size = amdgpu_bo_size(gds);
		}
		if (gws) {
			p->job->gws_base = amdgpu_bo_gpu_offset(gws);
			p->job->gws_size = amdgpu_bo_size(gws);
		}
		if (oa) {
			p->job->oa_base = amdgpu_bo_gpu_offset(oa);
			p->job->oa_size = amdgpu_bo_size(oa);
		}
676
	}
677

678 679 680
	if (!r && p->uf_entry.robj) {
		struct amdgpu_bo *uf = p->uf_entry.robj;

681
		r = amdgpu_ttm_bind(&uf->tbo, &uf->tbo.mem);
682 683
		p->job->uf_addr += amdgpu_bo_gpu_offset(uf);
	}
684

685
error_validate:
686
	if (r)
687
		ttm_eu_backoff_reservation(&p->ticket, &p->validated);
A
Alex Deucher 已提交
688

689 690 691 692 693 694 695 696 697 698 699 700 701
error_free_pages:

	if (p->bo_list) {
		for (i = p->bo_list->first_userptr;
		     i < p->bo_list->num_entries; ++i) {
			e = &p->bo_list->array[i];

			if (!e->user_pages)
				continue;

			release_pages(e->user_pages,
				      e->robj->tbo.ttm->num_pages,
				      false);
M
Michal Hocko 已提交
702
			kvfree(e->user_pages);
703 704 705
		}
	}

A
Alex Deucher 已提交
706 707 708 709 710 711 712 713 714 715
	return r;
}

static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
{
	struct amdgpu_bo_list_entry *e;
	int r;

	list_for_each_entry(e, &p->validated, tv.head) {
		struct reservation_object *resv = e->robj->tbo.resv;
716 717
		r = amdgpu_sync_resv(p->adev, &p->job->sync, resv, p->filp,
				     amdgpu_bo_explicit_sync(e->robj));
A
Alex Deucher 已提交
718 719 720 721 722 723 724

		if (r)
			return r;
	}
	return 0;
}

725 726 727 728 729 730 731 732
/**
 * cs_parser_fini() - clean parser states
 * @parser:	parser structure holding parsing context.
 * @error:	error number
 *
 * If error is set than unvalidate buffer, otherwise just free memory
 * used by parsing context.
 **/
733 734
static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error,
				  bool backoff)
C
Chunming Zhou 已提交
735
{
736 737
	unsigned i;

738
	if (error && backoff)
A
Alex Deucher 已提交
739 740
		ttm_eu_backoff_reservation(&parser->ticket,
					   &parser->validated);
741 742 743 744 745

	for (i = 0; i < parser->num_post_dep_syncobjs; i++)
		drm_syncobj_put(parser->post_dep_syncobjs[i]);
	kfree(parser->post_dep_syncobjs);

746
	dma_fence_put(parser->fence);
747

748 749
	if (parser->ctx) {
		mutex_unlock(&parser->ctx->lock);
750
		amdgpu_ctx_put(parser->ctx);
751
	}
752 753 754
	if (parser->bo_list)
		amdgpu_bo_list_put(parser->bo_list);

A
Alex Deucher 已提交
755
	for (i = 0; i < parser->nchunks; i++)
M
Michal Hocko 已提交
756
		kvfree(parser->chunks[i].kdata);
A
Alex Deucher 已提交
757
	kfree(parser->chunks);
758 759
	if (parser->job)
		amdgpu_job_free(parser->job);
760
	amdgpu_bo_unref(&parser->uf_entry.robj);
A
Alex Deucher 已提交
761 762
}

763
static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p)
A
Alex Deucher 已提交
764 765
{
	struct amdgpu_device *adev = p->adev;
766 767
	struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
	struct amdgpu_vm *vm = &fpriv->vm;
A
Alex Deucher 已提交
768 769 770 771
	struct amdgpu_bo_va *bo_va;
	struct amdgpu_bo *bo;
	int i, r;

772
	r = amdgpu_vm_update_directories(adev, vm);
A
Alex Deucher 已提交
773 774 775
	if (r)
		return r;

776
	r = amdgpu_vm_clear_freed(adev, vm, NULL);
A
Alex Deucher 已提交
777 778 779
	if (r)
		return r;

780 781 782 783 784 785 786 787 788
	r = amdgpu_vm_bo_update(adev, fpriv->prt_va, false);
	if (r)
		return r;

	r = amdgpu_sync_fence(adev, &p->job->sync,
			      fpriv->prt_va->last_pt_update);
	if (r)
		return r;

M
Monk Liu 已提交
789 790
	if (amdgpu_sriov_vf(adev)) {
		struct dma_fence *f;
791 792

		bo_va = fpriv->csa_va;
M
Monk Liu 已提交
793 794 795 796 797 798 799 800 801 802 803
		BUG_ON(!bo_va);
		r = amdgpu_vm_bo_update(adev, bo_va, false);
		if (r)
			return r;

		f = bo_va->last_pt_update;
		r = amdgpu_sync_fence(adev, &p->job->sync, f);
		if (r)
			return r;
	}

A
Alex Deucher 已提交
804 805
	if (p->bo_list) {
		for (i = 0; i < p->bo_list->num_entries; i++) {
806
			struct dma_fence *f;
807

A
Alex Deucher 已提交
808 809 810 811 812 813 814 815 816
			/* ignore duplicates */
			bo = p->bo_list->array[i].robj;
			if (!bo)
				continue;

			bo_va = p->bo_list->array[i].bo_va;
			if (bo_va == NULL)
				continue;

817
			r = amdgpu_vm_bo_update(adev, bo_va, false);
A
Alex Deucher 已提交
818 819 820
			if (r)
				return r;

821
			f = bo_va->last_pt_update;
822
			r = amdgpu_sync_fence(adev, &p->job->sync, f);
823 824
			if (r)
				return r;
A
Alex Deucher 已提交
825
		}
826 827 828

	}

829
	r = amdgpu_vm_handle_moved(adev, vm);
830 831 832 833 834 835
	if (r)
		return r;

	r = amdgpu_sync_fence(adev, &p->job->sync, vm->last_update);
	if (r)
		return r;
836 837 838 839 840 841 842 843 844

	if (amdgpu_vm_debug && p->bo_list) {
		/* Invalidate all BOs to test for userspace bugs */
		for (i = 0; i < p->bo_list->num_entries; i++) {
			/* ignore duplicates */
			bo = p->bo_list->array[i].robj;
			if (!bo)
				continue;

845
			amdgpu_vm_bo_invalidate(adev, bo, false);
846
		}
A
Alex Deucher 已提交
847 848
	}

849
	return r;
A
Alex Deucher 已提交
850 851 852
}

static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,
853
				 struct amdgpu_cs_parser *p)
A
Alex Deucher 已提交
854
{
855
	struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
A
Alex Deucher 已提交
856
	struct amdgpu_vm *vm = &fpriv->vm;
857
	struct amdgpu_ring *ring = p->job->ring;
858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884
	int i, j, r;

	for (i = 0, j = 0; i < p->nchunks && j < p->job->num_ibs; i++) {

		struct amdgpu_cs_chunk *chunk;
		struct amdgpu_ib *ib;
		struct drm_amdgpu_cs_chunk_ib *chunk_ib;

		chunk = &p->chunks[i];
		ib = &p->job->ibs[j];
		chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;

		if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
			continue;

		if (p->job->ring->funcs->parse_cs) {
			struct amdgpu_bo_va_mapping *m;
			struct amdgpu_bo *aobj = NULL;
			uint64_t offset;
			uint8_t *kptr;

			r = amdgpu_cs_find_mapping(p, chunk_ib->va_start,
					&aobj, &m);
			if (r) {
				DRM_ERROR("IB va_start is invalid\n");
				return r;
			}
A
Alex Deucher 已提交
885

886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905
			if ((chunk_ib->va_start + chunk_ib->ib_bytes) >
				(m->last + 1) * AMDGPU_GPU_PAGE_SIZE) {
				DRM_ERROR("IB va_start+ib_bytes is invalid\n");
				return -EINVAL;
			}

			/* the IB should be reserved at this point */
			r = amdgpu_bo_kmap(aobj, (void **)&kptr);
			if (r) {
				return r;
			}

			offset = m->start * AMDGPU_GPU_PAGE_SIZE;
			kptr += chunk_ib->va_start - offset;

			memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
			amdgpu_bo_kunmap(aobj);

			/* Only for UVD/VCE VM emulation */
			r = amdgpu_ring_parse_cs(ring, p, j);
A
Alex Deucher 已提交
906 907 908
			if (r)
				return r;
		}
909
		j++;
910 911 912
	}

	if (p->job->vm) {
913
		p->job->vm_pd_addr = amdgpu_bo_gpu_offset(vm->root.base.bo);
914

915
		r = amdgpu_bo_vm_update_pte(p);
916 917 918
		if (r)
			return r;
	}
A
Alex Deucher 已提交
919

920
	return amdgpu_cs_sync_rings(p);
A
Alex Deucher 已提交
921 922 923 924 925 926 927 928
}

static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
			     struct amdgpu_cs_parser *parser)
{
	struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
	struct amdgpu_vm *vm = &fpriv->vm;
	int i, j;
M
Monk Liu 已提交
929
	int r, ce_preempt = 0, de_preempt = 0;
A
Alex Deucher 已提交
930

931
	for (i = 0, j = 0; i < parser->nchunks && j < parser->job->num_ibs; i++) {
A
Alex Deucher 已提交
932 933 934 935 936 937
		struct amdgpu_cs_chunk *chunk;
		struct amdgpu_ib *ib;
		struct drm_amdgpu_cs_chunk_ib *chunk_ib;
		struct amdgpu_ring *ring;

		chunk = &parser->chunks[i];
938
		ib = &parser->job->ibs[j];
A
Alex Deucher 已提交
939 940 941 942 943
		chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;

		if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
			continue;

944
		if (chunk_ib->ip_type == AMDGPU_HW_IP_GFX && amdgpu_sriov_vf(adev)) {
945
			if (chunk_ib->flags & AMDGPU_IB_FLAG_PREEMPT) {
946 947 948 949
				if (chunk_ib->flags & AMDGPU_IB_FLAG_CE)
					ce_preempt++;
				else
					de_preempt++;
950
			}
951 952 953

			/* each GFX command submit allows 0 or 1 IB preemptible for CE & DE */
			if (ce_preempt > 1 || de_preempt > 1)
954
				return -EINVAL;
M
Monk Liu 已提交
955 956
		}

957 958
		r = amdgpu_queue_mgr_map(adev, &parser->ctx->queue_mgr, chunk_ib->ip_type,
					 chunk_ib->ip_instance, chunk_ib->ring, &ring);
959
		if (r)
A
Alex Deucher 已提交
960 961
			return r;

M
Monk Liu 已提交
962
		if (chunk_ib->flags & AMDGPU_IB_FLAG_PREAMBLE) {
963 964 965 966 967 968 969
			parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT;
			if (!parser->ctx->preamble_presented) {
				parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT_FIRST;
				parser->ctx->preamble_presented = true;
			}
		}

970 971 972 973 974
		if (parser->job->ring && parser->job->ring != ring)
			return -EINVAL;

		parser->job->ring = ring;

975 976 977 978 979 980
		r =  amdgpu_ib_get(adev, vm,
					ring->funcs->parse_cs ? chunk_ib->ib_bytes : 0,
					ib);
		if (r) {
			DRM_ERROR("Failed to get ib !\n");
			return r;
A
Alex Deucher 已提交
981 982
		}

983
		ib->gpu_addr = chunk_ib->va_start;
984
		ib->length_dw = chunk_ib->ib_bytes / 4;
985
		ib->flags = chunk_ib->flags;
986

A
Alex Deucher 已提交
987 988 989
		j++;
	}

990
	/* UVD & VCE fw doesn't support user fences */
991
	if (parser->job->uf_addr && (
992 993
	    parser->job->ring->funcs->type == AMDGPU_RING_TYPE_UVD ||
	    parser->job->ring->funcs->type == AMDGPU_RING_TYPE_VCE))
994
		return -EINVAL;
A
Alex Deucher 已提交
995

996
	return amdgpu_ctx_wait_prev_fence(parser->ctx, parser->job->ring->idx);
A
Alex Deucher 已提交
997 998
}

999 1000
static int amdgpu_cs_process_fence_dep(struct amdgpu_cs_parser *p,
				       struct amdgpu_cs_chunk *chunk)
1001
{
1002
	struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
1003 1004 1005
	unsigned num_deps;
	int i, r;
	struct drm_amdgpu_cs_chunk_dep *deps;
1006

1007 1008 1009
	deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
	num_deps = chunk->length_dw * 4 /
		sizeof(struct drm_amdgpu_cs_chunk_dep);
1010

1011 1012 1013 1014
	for (i = 0; i < num_deps; ++i) {
		struct amdgpu_ring *ring;
		struct amdgpu_ctx *ctx;
		struct dma_fence *fence;
1015

1016 1017 1018
		ctx = amdgpu_ctx_get(fpriv, deps[i].ctx_id);
		if (ctx == NULL)
			return -EINVAL;
1019

1020 1021 1022 1023 1024 1025 1026 1027
		r = amdgpu_queue_mgr_map(p->adev, &ctx->queue_mgr,
					 deps[i].ip_type,
					 deps[i].ip_instance,
					 deps[i].ring, &ring);
		if (r) {
			amdgpu_ctx_put(ctx);
			return r;
		}
1028

1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045
		fence = amdgpu_ctx_get_fence(ctx, ring,
					     deps[i].handle);
		if (IS_ERR(fence)) {
			r = PTR_ERR(fence);
			amdgpu_ctx_put(ctx);
			return r;
		} else if (fence) {
			r = amdgpu_sync_fence(p->adev, &p->job->sync,
					      fence);
			dma_fence_put(fence);
			amdgpu_ctx_put(ctx);
			if (r)
				return r;
		}
	}
	return 0;
}
1046

1047 1048 1049 1050 1051
static int amdgpu_syncobj_lookup_and_add_to_sync(struct amdgpu_cs_parser *p,
						 uint32_t handle)
{
	int r;
	struct dma_fence *fence;
1052
	r = drm_syncobj_find_fence(p->filp, handle, &fence);
1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
	if (r)
		return r;

	r = amdgpu_sync_fence(p->adev, &p->job->sync, fence);
	dma_fence_put(fence);

	return r;
}

static int amdgpu_cs_process_syncobj_in_dep(struct amdgpu_cs_parser *p,
					    struct amdgpu_cs_chunk *chunk)
{
	unsigned num_deps;
	int i, r;
	struct drm_amdgpu_cs_chunk_sem *deps;

	deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
	num_deps = chunk->length_dw * 4 /
		sizeof(struct drm_amdgpu_cs_chunk_sem);

	for (i = 0; i < num_deps; ++i) {
		r = amdgpu_syncobj_lookup_and_add_to_sync(p, deps[i].handle);
		if (r)
			return r;
	}
	return 0;
}

static int amdgpu_cs_process_syncobj_out_dep(struct amdgpu_cs_parser *p,
					     struct amdgpu_cs_chunk *chunk)
{
	unsigned num_deps;
	int i;
	struct drm_amdgpu_cs_chunk_sem *deps;
	deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
	num_deps = chunk->length_dw * 4 /
		sizeof(struct drm_amdgpu_cs_chunk_sem);

	p->post_dep_syncobjs = kmalloc_array(num_deps,
					     sizeof(struct drm_syncobj *),
					     GFP_KERNEL);
	p->num_post_dep_syncobjs = 0;

1096 1097 1098
	if (!p->post_dep_syncobjs)
		return -ENOMEM;

1099 1100 1101 1102 1103 1104 1105 1106 1107
	for (i = 0; i < num_deps; ++i) {
		p->post_dep_syncobjs[i] = drm_syncobj_find(p->filp, deps[i].handle);
		if (!p->post_dep_syncobjs[i])
			return -EINVAL;
		p->num_post_dep_syncobjs++;
	}
	return 0;
}

1108 1109 1110 1111
static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
				  struct amdgpu_cs_parser *p)
{
	int i, r;
1112

1113 1114
	for (i = 0; i < p->nchunks; ++i) {
		struct amdgpu_cs_chunk *chunk;
1115

1116
		chunk = &p->chunks[i];
1117

1118 1119 1120 1121
		if (chunk->chunk_id == AMDGPU_CHUNK_ID_DEPENDENCIES) {
			r = amdgpu_cs_process_fence_dep(p, chunk);
			if (r)
				return r;
1122 1123 1124 1125 1126 1127 1128 1129
		} else if (chunk->chunk_id == AMDGPU_CHUNK_ID_SYNCOBJ_IN) {
			r = amdgpu_cs_process_syncobj_in_dep(p, chunk);
			if (r)
				return r;
		} else if (chunk->chunk_id == AMDGPU_CHUNK_ID_SYNCOBJ_OUT) {
			r = amdgpu_cs_process_syncobj_out_dep(p, chunk);
			if (r)
				return r;
1130 1131 1132 1133 1134 1135
		}
	}

	return 0;
}

1136 1137 1138 1139
static void amdgpu_cs_post_dependencies(struct amdgpu_cs_parser *p)
{
	int i;

1140 1141
	for (i = 0; i < p->num_post_dep_syncobjs; ++i)
		drm_syncobj_replace_fence(p->post_dep_syncobjs[i], p->fence);
1142 1143
}

1144 1145 1146
static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
			    union drm_amdgpu_cs *cs)
{
1147
	struct amdgpu_ring *ring = p->job->ring;
1148
	struct amd_sched_entity *entity = &p->ctx->rings[ring->idx].entity;
1149
	struct amdgpu_job *job;
1150
	unsigned i;
1151 1152
	uint64_t seq;

1153
	int r;
1154

1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167
	amdgpu_mn_lock(p->mn);
	if (p->bo_list) {
		for (i = p->bo_list->first_userptr;
		     i < p->bo_list->num_entries; ++i) {
			struct amdgpu_bo *bo = p->bo_list->array[i].robj;

			if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm)) {
				amdgpu_mn_unlock(p->mn);
				return -ERESTARTSYS;
			}
		}
	}

1168 1169
	job = p->job;
	p->job = NULL;
1170

1171
	r = amd_sched_job_init(&job->base, &ring->sched, entity, p->filp);
1172
	if (r) {
1173
		amdgpu_job_free(job);
1174
		amdgpu_mn_unlock(p->mn);
1175
		return r;
1176 1177
	}

1178
	job->owner = p->filp;
1179
	job->fence_ctx = entity->fence_context;
1180
	p->fence = dma_fence_get(&job->base.s_fence->finished);
1181

1182 1183 1184 1185 1186 1187 1188 1189 1190
	r = amdgpu_ctx_add_fence(p->ctx, ring, p->fence, &seq);
	if (r) {
		dma_fence_put(p->fence);
		dma_fence_put(&job->base.s_fence->finished);
		amdgpu_job_free(job);
		amdgpu_mn_unlock(p->mn);
		return r;
	}

1191 1192
	amdgpu_cs_post_dependencies(p);

1193 1194 1195
	cs->out.handle = seq;
	job->uf_sequence = seq;

1196
	amdgpu_job_free_resources(job);
1197 1198
	amdgpu_ring_priority_get(job->ring,
				 amd_sched_get_job_priority(&job->base));
1199 1200 1201

	trace_amdgpu_cs_ioctl(job);
	amd_sched_entity_push_job(&job->base);
1202 1203 1204 1205

	ttm_eu_fence_buffer_objects(&p->ticket, &p->validated, p->fence);
	amdgpu_mn_unlock(p->mn);

1206 1207 1208
	return 0;
}

C
Chunming Zhou 已提交
1209 1210 1211 1212
int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	struct amdgpu_device *adev = dev->dev_private;
	union drm_amdgpu_cs *cs = data;
1213
	struct amdgpu_cs_parser parser = {};
1214 1215
	bool reserved_buffers = false;
	int i, r;
C
Chunming Zhou 已提交
1216

1217
	if (!adev->accel_working)
C
Chunming Zhou 已提交
1218
		return -EBUSY;
1219

1220 1221 1222 1223
	parser.adev = adev;
	parser.filp = filp;

	r = amdgpu_cs_parser_init(&parser, data);
A
Alex Deucher 已提交
1224
	if (r) {
C
Chunming Zhou 已提交
1225
		DRM_ERROR("Failed to initialize parser !\n");
1226
		goto out;
1227 1228
	}

1229 1230 1231 1232
	r = amdgpu_cs_ib_fill(adev, &parser);
	if (r)
		goto out;

1233 1234 1235 1236 1237 1238 1239
	r = amdgpu_cs_parser_bos(&parser, data);
	if (r) {
		if (r == -ENOMEM)
			DRM_ERROR("Not enough memory for command submission!\n");
		else if (r != -ERESTARTSYS)
			DRM_ERROR("Failed to process the buffer list %d!\n", r);
		goto out;
1240 1241
	}

1242
	reserved_buffers = true;
1243

1244 1245 1246 1247 1248 1249
	r = amdgpu_cs_dependencies(adev, &parser);
	if (r) {
		DRM_ERROR("Failed in the dependencies handling %d!\n", r);
		goto out;
	}

1250
	for (i = 0; i < parser.job->num_ibs; i++)
1251
		trace_amdgpu_cs(&parser, i);
1252

1253
	r = amdgpu_cs_ib_vm_chunk(adev, &parser);
1254 1255 1256
	if (r)
		goto out;

C
Christian König 已提交
1257
	r = amdgpu_cs_submit(&parser, cs);
A
Alex Deucher 已提交
1258 1259

out:
1260
	amdgpu_cs_parser_fini(&parser, r, reserved_buffers);
A
Alex Deucher 已提交
1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278
	return r;
}

/**
 * amdgpu_cs_wait_ioctl - wait for a command submission to finish
 *
 * @dev: drm device
 * @data: data from userspace
 * @filp: file private
 *
 * Wait for the command submission identified by handle to finish.
 */
int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *filp)
{
	union drm_amdgpu_wait_cs *wait = data;
	struct amdgpu_device *adev = dev->dev_private;
	unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
1279
	struct amdgpu_ring *ring = NULL;
1280
	struct amdgpu_ctx *ctx;
1281
	struct dma_fence *fence;
A
Alex Deucher 已提交
1282 1283
	long r;

1284 1285 1286
	ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
	if (ctx == NULL)
		return -EINVAL;
A
Alex Deucher 已提交
1287

1288 1289 1290 1291 1292 1293 1294 1295
	r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr,
				 wait->in.ip_type, wait->in.ip_instance,
				 wait->in.ring, &ring);
	if (r) {
		amdgpu_ctx_put(ctx);
		return r;
	}

1296 1297 1298 1299
	fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle);
	if (IS_ERR(fence))
		r = PTR_ERR(fence);
	else if (fence) {
1300
		r = dma_fence_wait_timeout(fence, true, timeout);
1301 1302
		if (r > 0 && fence->error)
			r = fence->error;
1303
		dma_fence_put(fence);
1304 1305
	} else
		r = 1;
C
Chunming Zhou 已提交
1306

1307
	amdgpu_ctx_put(ctx);
A
Alex Deucher 已提交
1308 1309 1310 1311 1312 1313 1314 1315 1316
	if (r < 0)
		return r;

	memset(wait, 0, sizeof(*wait));
	wait->out.status = (r == 0);

	return 0;
}

1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336
/**
 * amdgpu_cs_get_fence - helper to get fence from drm_amdgpu_fence
 *
 * @adev: amdgpu device
 * @filp: file private
 * @user: drm_amdgpu_fence copied from user space
 */
static struct dma_fence *amdgpu_cs_get_fence(struct amdgpu_device *adev,
					     struct drm_file *filp,
					     struct drm_amdgpu_fence *user)
{
	struct amdgpu_ring *ring;
	struct amdgpu_ctx *ctx;
	struct dma_fence *fence;
	int r;

	ctx = amdgpu_ctx_get(filp->driver_priv, user->ctx_id);
	if (ctx == NULL)
		return ERR_PTR(-EINVAL);

1337 1338 1339 1340 1341 1342 1343
	r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr, user->ip_type,
				 user->ip_instance, user->ring, &ring);
	if (r) {
		amdgpu_ctx_put(ctx);
		return ERR_PTR(r);
	}

1344 1345 1346 1347 1348 1349
	fence = amdgpu_ctx_get_fence(ctx, ring, user->seq_no);
	amdgpu_ctx_put(ctx);

	return fence;
}

1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405
int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *filp)
{
	struct amdgpu_device *adev = dev->dev_private;
	union drm_amdgpu_fence_to_handle *info = data;
	struct dma_fence *fence;
	struct drm_syncobj *syncobj;
	struct sync_file *sync_file;
	int fd, r;

	fence = amdgpu_cs_get_fence(adev, filp, &info->in.fence);
	if (IS_ERR(fence))
		return PTR_ERR(fence);

	switch (info->in.what) {
	case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ:
		r = drm_syncobj_create(&syncobj, 0, fence);
		dma_fence_put(fence);
		if (r)
			return r;
		r = drm_syncobj_get_handle(filp, syncobj, &info->out.handle);
		drm_syncobj_put(syncobj);
		return r;

	case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ_FD:
		r = drm_syncobj_create(&syncobj, 0, fence);
		dma_fence_put(fence);
		if (r)
			return r;
		r = drm_syncobj_get_fd(syncobj, (int*)&info->out.handle);
		drm_syncobj_put(syncobj);
		return r;

	case AMDGPU_FENCE_TO_HANDLE_GET_SYNC_FILE_FD:
		fd = get_unused_fd_flags(O_CLOEXEC);
		if (fd < 0) {
			dma_fence_put(fence);
			return fd;
		}

		sync_file = sync_file_create(fence);
		dma_fence_put(fence);
		if (!sync_file) {
			put_unused_fd(fd);
			return -ENOMEM;
		}

		fd_install(fd, sync_file->file);
		info->out.handle = fd;
		return 0;

	default:
		return -EINVAL;
	}
}

1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433
/**
 * amdgpu_cs_wait_all_fence - wait on all fences to signal
 *
 * @adev: amdgpu device
 * @filp: file private
 * @wait: wait parameters
 * @fences: array of drm_amdgpu_fence
 */
static int amdgpu_cs_wait_all_fences(struct amdgpu_device *adev,
				     struct drm_file *filp,
				     union drm_amdgpu_wait_fences *wait,
				     struct drm_amdgpu_fence *fences)
{
	uint32_t fence_count = wait->in.fence_count;
	unsigned int i;
	long r = 1;

	for (i = 0; i < fence_count; i++) {
		struct dma_fence *fence;
		unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);

		fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
		if (IS_ERR(fence))
			return PTR_ERR(fence);
		else if (!fence)
			continue;

		r = dma_fence_wait_timeout(fence, true, timeout);
1434
		dma_fence_put(fence);
1435 1436 1437 1438 1439
		if (r < 0)
			return r;

		if (r == 0)
			break;
1440 1441 1442

		if (fence->error)
			return fence->error;
1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487
	}

	memset(wait, 0, sizeof(*wait));
	wait->out.status = (r > 0);

	return 0;
}

/**
 * amdgpu_cs_wait_any_fence - wait on any fence to signal
 *
 * @adev: amdgpu device
 * @filp: file private
 * @wait: wait parameters
 * @fences: array of drm_amdgpu_fence
 */
static int amdgpu_cs_wait_any_fence(struct amdgpu_device *adev,
				    struct drm_file *filp,
				    union drm_amdgpu_wait_fences *wait,
				    struct drm_amdgpu_fence *fences)
{
	unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
	uint32_t fence_count = wait->in.fence_count;
	uint32_t first = ~0;
	struct dma_fence **array;
	unsigned int i;
	long r;

	/* Prepare the fence array */
	array = kcalloc(fence_count, sizeof(struct dma_fence *), GFP_KERNEL);

	if (array == NULL)
		return -ENOMEM;

	for (i = 0; i < fence_count; i++) {
		struct dma_fence *fence;

		fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
		if (IS_ERR(fence)) {
			r = PTR_ERR(fence);
			goto err_free_fence_array;
		} else if (fence) {
			array[i] = fence;
		} else { /* NULL, the fence has been already signaled */
			r = 1;
M
Monk Liu 已提交
1488
			first = i;
1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502
			goto out;
		}
	}

	r = dma_fence_wait_any_timeout(array, fence_count, true, timeout,
				       &first);
	if (r < 0)
		goto err_free_fence_array;

out:
	memset(wait, 0, sizeof(*wait));
	wait->out.status = (r > 0);
	wait->out.first_signaled = first;
	/* set return value 0 to indicate success */
1503
	r = array[first]->error;
1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535

err_free_fence_array:
	for (i = 0; i < fence_count; i++)
		dma_fence_put(array[i]);
	kfree(array);

	return r;
}

/**
 * amdgpu_cs_wait_fences_ioctl - wait for multiple command submissions to finish
 *
 * @dev: drm device
 * @data: data from userspace
 * @filp: file private
 */
int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp)
{
	struct amdgpu_device *adev = dev->dev_private;
	union drm_amdgpu_wait_fences *wait = data;
	uint32_t fence_count = wait->in.fence_count;
	struct drm_amdgpu_fence *fences_user;
	struct drm_amdgpu_fence *fences;
	int r;

	/* Get the fences from userspace */
	fences = kmalloc_array(fence_count, sizeof(struct drm_amdgpu_fence),
			GFP_KERNEL);
	if (fences == NULL)
		return -ENOMEM;

1536
	fences_user = u64_to_user_ptr(wait->in.fences);
1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
	if (copy_from_user(fences, fences_user,
		sizeof(struct drm_amdgpu_fence) * fence_count)) {
		r = -EFAULT;
		goto err_free_fences;
	}

	if (wait->in.wait_all)
		r = amdgpu_cs_wait_all_fences(adev, filp, wait, fences);
	else
		r = amdgpu_cs_wait_any_fence(adev, filp, wait, fences);

err_free_fences:
	kfree(fences);

	return r;
}

A
Alex Deucher 已提交
1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564
/**
 * amdgpu_cs_find_bo_va - find bo_va for VM address
 *
 * @parser: command submission parser context
 * @addr: VM address
 * @bo: resulting BO of the mapping found
 *
 * Search the buffer objects in the command submission context for a certain
 * virtual memory address. Returns allocation structure when found, NULL
 * otherwise.
 */
1565 1566 1567
int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
			   uint64_t addr, struct amdgpu_bo **bo,
			   struct amdgpu_bo_va_mapping **map)
A
Alex Deucher 已提交
1568
{
1569 1570
	struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
	struct amdgpu_vm *vm = &fpriv->vm;
A
Alex Deucher 已提交
1571
	struct amdgpu_bo_va_mapping *mapping;
1572
	int r;
1573

A
Alex Deucher 已提交
1574 1575
	addr /= AMDGPU_GPU_PAGE_SIZE;

1576 1577 1578
	mapping = amdgpu_vm_bo_lookup_mapping(vm, addr);
	if (!mapping || !mapping->bo_va || !mapping->bo_va->base.bo)
		return -EINVAL;
A
Alex Deucher 已提交
1579

1580 1581
	*bo = mapping->bo_va->base.bo;
	*map = mapping;
A
Alex Deucher 已提交
1582

1583 1584 1585
	/* Double check that the BO is reserved by this CS */
	if (READ_ONCE((*bo)->tbo.resv->lock.ctx) != &parser->ticket)
		return -EINVAL;
1586

1587 1588 1589
	r = amdgpu_ttm_bind(&(*bo)->tbo, &(*bo)->tbo.mem);
	if (unlikely(r))
		return r;
1590

1591
	if ((*bo)->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
1592 1593
		return 0;

1594 1595 1596
	(*bo)->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
	amdgpu_ttm_placement_from_domain(*bo, (*bo)->allowed_domains);
	return ttm_bo_validate(&(*bo)->tbo, &(*bo)->placement, false, false);
1597
}