radeon_pm.c 25.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Rafał Miłecki <zajec5@gmail.com>
21
 *          Alex Deucher <alexdeucher@gmail.com>
22
 */
23
#include <drm/drmP.h>
24
#include "radeon.h"
25
#include "avivod.h"
26
#include "atom.h"
27
#include <linux/power_supply.h>
28 29
#include <linux/hwmon.h>
#include <linux/hwmon-sysfs.h>
30

31 32
#define RADEON_IDLE_LOOP_MS 100
#define RADEON_RECLOCK_DELAY_MS 200
33
#define RADEON_WAIT_VBLANK_TIMEOUT 200
34

35
static const char *radeon_pm_state_type_name[5] = {
36
	"",
37 38 39 40 41 42
	"Powersave",
	"Battery",
	"Balanced",
	"Performance",
};

43
static void radeon_dynpm_idle_work_handler(struct work_struct *work);
44
static int radeon_debugfs_pm_init(struct radeon_device *rdev);
45 46 47 48 49
static bool radeon_pm_in_vbl(struct radeon_device *rdev);
static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
static void radeon_pm_update_profile(struct radeon_device *rdev);
static void radeon_pm_set_clocks(struct radeon_device *rdev);

50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67
int radeon_pm_get_type_index(struct radeon_device *rdev,
			     enum radeon_pm_state_type ps_type,
			     int instance)
{
	int i;
	int found_instance = -1;

	for (i = 0; i < rdev->pm.num_power_states; i++) {
		if (rdev->pm.power_state[i].type == ps_type) {
			found_instance++;
			if (found_instance == instance)
				return i;
		}
	}
	/* return default if no match */
	return rdev->pm.default_power_state_index;
}

68
void radeon_pm_acpi_event_handler(struct radeon_device *rdev)
69
{
70 71 72 73 74 75
	if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
		if (rdev->pm.profile == PM_PROFILE_AUTO) {
			mutex_lock(&rdev->pm.mutex);
			radeon_pm_update_profile(rdev);
			radeon_pm_set_clocks(rdev);
			mutex_unlock(&rdev->pm.mutex);
76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93
		}
	}
}

static void radeon_pm_update_profile(struct radeon_device *rdev)
{
	switch (rdev->pm.profile) {
	case PM_PROFILE_DEFAULT:
		rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
		break;
	case PM_PROFILE_AUTO:
		if (power_supply_is_system_supplied() > 0) {
			if (rdev->pm.active_crtc_count > 1)
				rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
			else
				rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
		} else {
			if (rdev->pm.active_crtc_count > 1)
94
				rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
95
			else
96
				rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
97 98 99 100 101 102 103 104
		}
		break;
	case PM_PROFILE_LOW:
		if (rdev->pm.active_crtc_count > 1)
			rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
		else
			rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
		break;
105 106 107 108 109 110
	case PM_PROFILE_MID:
		if (rdev->pm.active_crtc_count > 1)
			rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
		else
			rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
		break;
111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130
	case PM_PROFILE_HIGH:
		if (rdev->pm.active_crtc_count > 1)
			rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
		else
			rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
		break;
	}

	if (rdev->pm.active_crtc_count == 0) {
		rdev->pm.requested_power_state_index =
			rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
		rdev->pm.requested_clock_mode_index =
			rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
	} else {
		rdev->pm.requested_power_state_index =
			rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
		rdev->pm.requested_clock_mode_index =
			rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
	}
}
131

132 133 134 135 136 137 138 139 140 141 142 143 144
static void radeon_unmap_vram_bos(struct radeon_device *rdev)
{
	struct radeon_bo *bo, *n;

	if (list_empty(&rdev->gem.objects))
		return;

	list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
		if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
			ttm_bo_unmap_virtual(&bo->tbo);
	}
}

145
static void radeon_sync_with_vblank(struct radeon_device *rdev)
146
{
147 148 149 150 151 152 153 154 155 156 157
	if (rdev->pm.active_crtcs) {
		rdev->pm.vblank_sync = false;
		wait_event_timeout(
			rdev->irq.vblank_queue, rdev->pm.vblank_sync,
			msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
	}
}

static void radeon_set_power_state(struct radeon_device *rdev)
{
	u32 sclk, mclk;
158
	bool misc_after = false;
159 160 161 162 163 164 165 166

	if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
	    (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
		return;

	if (radeon_gui_idle(rdev)) {
		sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
			clock_info[rdev->pm.requested_clock_mode_index].sclk;
167 168
		if (sclk > rdev->pm.default_sclk)
			sclk = rdev->pm.default_sclk;
169

170 171
		/* starting with BTC, there is one state that is used for both
		 * MH and SH.  Difference is that we always use the high clock index for
172
		 * mclk and vddci.
173 174 175 176 177 178 179 180 181 182 183 184
		 */
		if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
		    (rdev->family >= CHIP_BARTS) &&
		    rdev->pm.active_crtc_count &&
		    ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
		     (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
			mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
				clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk;
		else
			mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
				clock_info[rdev->pm.requested_clock_mode_index].mclk;

185 186
		if (mclk > rdev->pm.default_mclk)
			mclk = rdev->pm.default_mclk;
187

188 189 190
		/* upvolt before raising clocks, downvolt after lowering clocks */
		if (sclk < rdev->pm.current_sclk)
			misc_after = true;
191

192
		radeon_sync_with_vblank(rdev);
193

194
		if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
195 196
			if (!radeon_pm_in_vbl(rdev))
				return;
197
		}
198

199
		radeon_pm_prepare(rdev);
200

201 202 203 204 205 206 207 208 209 210
		if (!misc_after)
			/* voltage, pcie lanes, etc.*/
			radeon_pm_misc(rdev);

		/* set engine clock */
		if (sclk != rdev->pm.current_sclk) {
			radeon_pm_debug_check_in_vbl(rdev, false);
			radeon_set_engine_clock(rdev, sclk);
			radeon_pm_debug_check_in_vbl(rdev, true);
			rdev->pm.current_sclk = sclk;
211
			DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
212 213 214
		}

		/* set memory clock */
215
		if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
216 217 218 219
			radeon_pm_debug_check_in_vbl(rdev, false);
			radeon_set_memory_clock(rdev, mclk);
			radeon_pm_debug_check_in_vbl(rdev, true);
			rdev->pm.current_mclk = mclk;
220
			DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
221
		}
M
Matthew Garrett 已提交
222

223 224 225 226 227 228
		if (misc_after)
			/* voltage, pcie lanes, etc.*/
			radeon_pm_misc(rdev);

		radeon_pm_finish(rdev);

229 230 231
		rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
		rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
	} else
232
		DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
233 234 235 236
}

static void radeon_pm_set_clocks(struct radeon_device *rdev)
{
237
	int i, r;
238

239 240 241 242 243
	/* no need to take locks, etc. if nothing's going to change */
	if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
	    (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
		return;

244
	mutex_lock(&rdev->ddev->struct_mutex);
245
	down_write(&rdev->pm.mclk_lock);
246
	mutex_lock(&rdev->ring_lock);
247

248 249 250
	/* wait for the rings to drain */
	for (i = 0; i < RADEON_NUM_RINGS; i++) {
		struct radeon_ring *ring = &rdev->ring[i];
251 252 253 254 255 256 257 258 259 260 261
		if (!ring->ready) {
			continue;
		}
		r = radeon_fence_wait_empty_locked(rdev, i);
		if (r) {
			/* needs a GPU reset dont reset here */
			mutex_unlock(&rdev->ring_lock);
			up_write(&rdev->pm.mclk_lock);
			mutex_unlock(&rdev->ddev->struct_mutex);
			return;
		}
262
	}
263

264 265
	radeon_unmap_vram_bos(rdev);

266
	if (rdev->irq.installed) {
M
Matthew Garrett 已提交
267 268 269 270 271 272 273
		for (i = 0; i < rdev->num_crtc; i++) {
			if (rdev->pm.active_crtcs & (1 << i)) {
				rdev->pm.req_vblank |= (1 << i);
				drm_vblank_get(rdev->ddev, i);
			}
		}
	}
A
Alex Deucher 已提交
274

275
	radeon_set_power_state(rdev);
M
Matthew Garrett 已提交
276

277
	if (rdev->irq.installed) {
M
Matthew Garrett 已提交
278 279 280 281 282 283 284
		for (i = 0; i < rdev->num_crtc; i++) {
			if (rdev->pm.req_vblank & (1 << i)) {
				rdev->pm.req_vblank &= ~(1 << i);
				drm_vblank_put(rdev->ddev, i);
			}
		}
	}
285

286 287 288 289 290
	/* update display watermarks based on new power state */
	radeon_update_bandwidth_info(rdev);
	if (rdev->pm.active_crtc_count)
		radeon_bandwidth_update(rdev);

291
	rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
M
Matthew Garrett 已提交
292

293
	mutex_unlock(&rdev->ring_lock);
294
	up_write(&rdev->pm.mclk_lock);
295
	mutex_unlock(&rdev->ddev->struct_mutex);
296 297
}

298 299 300 301 302 303
static void radeon_pm_print_states(struct radeon_device *rdev)
{
	int i, j;
	struct radeon_power_state *power_state;
	struct radeon_pm_clock_info *clock_info;

304
	DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
305 306
	for (i = 0; i < rdev->pm.num_power_states; i++) {
		power_state = &rdev->pm.power_state[i];
307
		DRM_DEBUG_DRIVER("State %d: %s\n", i,
308 309
			radeon_pm_state_type_name[power_state->type]);
		if (i == rdev->pm.default_power_state_index)
310
			DRM_DEBUG_DRIVER("\tDefault");
311
		if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
312
			DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
313
		if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
314 315
			DRM_DEBUG_DRIVER("\tSingle display only\n");
		DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
316 317 318
		for (j = 0; j < power_state->num_clock_modes; j++) {
			clock_info = &(power_state->clock_info[j]);
			if (rdev->flags & RADEON_IS_IGP)
319 320 321
				DRM_DEBUG_DRIVER("\t\t%d e: %d\n",
						 j,
						 clock_info->sclk * 10);
322
			else
323 324 325 326 327
				DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n",
						 j,
						 clock_info->sclk * 10,
						 clock_info->mclk * 10,
						 clock_info->voltage.voltage);
328 329 330 331
		}
	}
}

332 333 334
static ssize_t radeon_get_pm_profile(struct device *dev,
				     struct device_attribute *attr,
				     char *buf)
335 336 337
{
	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
	struct radeon_device *rdev = ddev->dev_private;
338
	int cp = rdev->pm.profile;
339

340 341 342
	return snprintf(buf, PAGE_SIZE, "%s\n",
			(cp == PM_PROFILE_AUTO) ? "auto" :
			(cp == PM_PROFILE_LOW) ? "low" :
343
			(cp == PM_PROFILE_MID) ? "mid" :
344
			(cp == PM_PROFILE_HIGH) ? "high" : "default");
345 346
}

347 348 349 350
static ssize_t radeon_set_pm_profile(struct device *dev,
				     struct device_attribute *attr,
				     const char *buf,
				     size_t count)
351 352 353 354 355
{
	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
	struct radeon_device *rdev = ddev->dev_private;

	mutex_lock(&rdev->pm.mutex);
356 357 358 359 360 361 362
	if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
		if (strncmp("default", buf, strlen("default")) == 0)
			rdev->pm.profile = PM_PROFILE_DEFAULT;
		else if (strncmp("auto", buf, strlen("auto")) == 0)
			rdev->pm.profile = PM_PROFILE_AUTO;
		else if (strncmp("low", buf, strlen("low")) == 0)
			rdev->pm.profile = PM_PROFILE_LOW;
363 364
		else if (strncmp("mid", buf, strlen("mid")) == 0)
			rdev->pm.profile = PM_PROFILE_MID;
365 366 367
		else if (strncmp("high", buf, strlen("high")) == 0)
			rdev->pm.profile = PM_PROFILE_HIGH;
		else {
368
			count = -EINVAL;
369
			goto fail;
370
		}
371 372
		radeon_pm_update_profile(rdev);
		radeon_pm_set_clocks(rdev);
373 374 375
	} else
		count = -EINVAL;

376
fail:
377 378 379 380 381
	mutex_unlock(&rdev->pm.mutex);

	return count;
}

382 383 384
static ssize_t radeon_get_pm_method(struct device *dev,
				    struct device_attribute *attr,
				    char *buf)
385 386 387
{
	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
	struct radeon_device *rdev = ddev->dev_private;
388
	int pm = rdev->pm.pm_method;
389 390

	return snprintf(buf, PAGE_SIZE, "%s\n",
391
			(pm == PM_METHOD_DYNPM) ? "dynpm" : "profile");
392 393
}

394 395 396 397
static ssize_t radeon_set_pm_method(struct device *dev,
				    struct device_attribute *attr,
				    const char *buf,
				    size_t count)
398 399 400 401
{
	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
	struct radeon_device *rdev = ddev->dev_private;

402 403

	if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
404
		mutex_lock(&rdev->pm.mutex);
405 406 407
		rdev->pm.pm_method = PM_METHOD_DYNPM;
		rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
		rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
408
		mutex_unlock(&rdev->pm.mutex);
409 410 411 412 413
	} else if (strncmp("profile", buf, strlen("profile")) == 0) {
		mutex_lock(&rdev->pm.mutex);
		/* disable dynpm */
		rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
		rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
414
		rdev->pm.pm_method = PM_METHOD_PROFILE;
415
		mutex_unlock(&rdev->pm.mutex);
416
		cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
417
	} else {
418
		count = -EINVAL;
419 420 421 422
		goto fail;
	}
	radeon_pm_compute_clocks(rdev);
fail:
423 424 425
	return count;
}

426 427
static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
428

429 430 431 432 433 434
static ssize_t radeon_hwmon_show_temp(struct device *dev,
				      struct device_attribute *attr,
				      char *buf)
{
	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
	struct radeon_device *rdev = ddev->dev_private;
435
	int temp;
436 437 438 439 440 441 442 443 444

	switch (rdev->pm.int_thermal_type) {
	case THERMAL_TYPE_RV6XX:
		temp = rv6xx_get_temp(rdev);
		break;
	case THERMAL_TYPE_RV770:
		temp = rv770_get_temp(rdev);
		break;
	case THERMAL_TYPE_EVERGREEN:
445
	case THERMAL_TYPE_NI:
446 447
		temp = evergreen_get_temp(rdev);
		break;
448 449 450
	case THERMAL_TYPE_SUMO:
		temp = sumo_get_temp(rdev);
		break;
451 452 453
	case THERMAL_TYPE_SI:
		temp = si_get_temp(rdev);
		break;
454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481
	default:
		temp = 0;
		break;
	}

	return snprintf(buf, PAGE_SIZE, "%d\n", temp);
}

static ssize_t radeon_hwmon_show_name(struct device *dev,
				      struct device_attribute *attr,
				      char *buf)
{
	return sprintf(buf, "radeon\n");
}

static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0);

static struct attribute *hwmon_attributes[] = {
	&sensor_dev_attr_temp1_input.dev_attr.attr,
	&sensor_dev_attr_name.dev_attr.attr,
	NULL
};

static const struct attribute_group hwmon_attrgroup = {
	.attrs = hwmon_attributes,
};

482
static int radeon_hwmon_init(struct radeon_device *rdev)
483
{
484
	int err = 0;
485 486 487 488 489 490 491

	rdev->pm.int_hwmon_dev = NULL;

	switch (rdev->pm.int_thermal_type) {
	case THERMAL_TYPE_RV6XX:
	case THERMAL_TYPE_RV770:
	case THERMAL_TYPE_EVERGREEN:
492
	case THERMAL_TYPE_NI:
493
	case THERMAL_TYPE_SUMO:
494
	case THERMAL_TYPE_SI:
495 496 497
		/* No support for TN yet */
		if (rdev->family == CHIP_ARUBA)
			return err;
498
		rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev);
499 500 501 502 503 504
		if (IS_ERR(rdev->pm.int_hwmon_dev)) {
			err = PTR_ERR(rdev->pm.int_hwmon_dev);
			dev_err(rdev->dev,
				"Unable to register hwmon device: %d\n", err);
			break;
		}
505 506 507
		dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev);
		err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj,
					 &hwmon_attrgroup);
508 509 510 511 512
		if (err) {
			dev_err(rdev->dev,
				"Unable to create hwmon sysfs file: %d\n", err);
			hwmon_device_unregister(rdev->dev);
		}
513 514 515 516
		break;
	default:
		break;
	}
517 518

	return err;
519 520 521 522 523 524 525 526 527 528
}

static void radeon_hwmon_fini(struct radeon_device *rdev)
{
	if (rdev->pm.int_hwmon_dev) {
		sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup);
		hwmon_device_unregister(rdev->pm.int_hwmon_dev);
	}
}

529
void radeon_pm_suspend(struct radeon_device *rdev)
530
{
531
	mutex_lock(&rdev->pm.mutex);
532 533 534 535
	if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
		if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
			rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
	}
536
	mutex_unlock(&rdev->pm.mutex);
537 538

	cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
539 540
}

541
void radeon_pm_resume(struct radeon_device *rdev)
542
{
543
	/* set up the default clocks if the MC ucode is loaded */
544 545 546
	if ((rdev->family >= CHIP_BARTS) &&
	    (rdev->family <= CHIP_CAYMAN) &&
	    rdev->mc_fw) {
547
		if (rdev->pm.default_vddc)
548 549
			radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
						SET_VOLTAGE_TYPE_ASIC_VDDC);
550 551 552
		if (rdev->pm.default_vddci)
			radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
						SET_VOLTAGE_TYPE_ASIC_VDDCI);
553 554 555 556 557
		if (rdev->pm.default_sclk)
			radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
		if (rdev->pm.default_mclk)
			radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
	}
A
Alex Deucher 已提交
558 559 560 561
	/* asic init will reset the default power state */
	mutex_lock(&rdev->pm.mutex);
	rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
	rdev->pm.current_clock_mode_index = 0;
562 563
	rdev->pm.current_sclk = rdev->pm.default_sclk;
	rdev->pm.current_mclk = rdev->pm.default_mclk;
564
	rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
565
	rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
566 567 568
	if (rdev->pm.pm_method == PM_METHOD_DYNPM
	    && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
		rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
569 570
		schedule_delayed_work(&rdev->pm.dynpm_idle_work,
				      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
571
	}
A
Alex Deucher 已提交
572
	mutex_unlock(&rdev->pm.mutex);
573
	radeon_pm_compute_clocks(rdev);
574 575
}

576 577
int radeon_pm_init(struct radeon_device *rdev)
{
578
	int ret;
579

580 581
	/* default to profile method */
	rdev->pm.pm_method = PM_METHOD_PROFILE;
A
Alex Deucher 已提交
582
	rdev->pm.profile = PM_PROFILE_DEFAULT;
583 584 585 586
	rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
	rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
	rdev->pm.dynpm_can_upclock = true;
	rdev->pm.dynpm_can_downclock = true;
587 588
	rdev->pm.default_sclk = rdev->clock.default_sclk;
	rdev->pm.default_mclk = rdev->clock.default_mclk;
A
Alex Deucher 已提交
589 590
	rdev->pm.current_sclk = rdev->clock.default_sclk;
	rdev->pm.current_mclk = rdev->clock.default_mclk;
591
	rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
592

593 594 595 596 597
	if (rdev->bios) {
		if (rdev->is_atom_bios)
			radeon_atombios_get_power_modes(rdev);
		else
			radeon_combios_get_power_modes(rdev);
598
		radeon_pm_print_states(rdev);
599
		radeon_pm_init_profile(rdev);
600
		/* set up the default clocks if the MC ucode is loaded */
601 602 603
		if ((rdev->family >= CHIP_BARTS) &&
		    (rdev->family <= CHIP_CAYMAN) &&
		    rdev->mc_fw) {
604
			if (rdev->pm.default_vddc)
605 606
				radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
							SET_VOLTAGE_TYPE_ASIC_VDDC);
607 608 609
			if (rdev->pm.default_vddci)
				radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
							SET_VOLTAGE_TYPE_ASIC_VDDCI);
610 611 612 613 614
			if (rdev->pm.default_sclk)
				radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
			if (rdev->pm.default_mclk)
				radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
		}
615 616
	}

617
	/* set up the internal thermal sensor if applicable */
618 619 620
	ret = radeon_hwmon_init(rdev);
	if (ret)
		return ret;
621 622 623

	INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);

624 625
	if (rdev->pm.num_power_states > 1) {
		/* where's the best place to put these? */
626 627 628 629 630 631
		ret = device_create_file(rdev->dev, &dev_attr_power_profile);
		if (ret)
			DRM_ERROR("failed to create device file for power profile\n");
		ret = device_create_file(rdev->dev, &dev_attr_power_method);
		if (ret)
			DRM_ERROR("failed to create device file for power method\n");
632

633 634 635
		if (radeon_debugfs_pm_init(rdev)) {
			DRM_ERROR("Failed to register debugfs file for PM!\n");
		}
636

637 638
		DRM_INFO("radeon: power management initialized\n");
	}
639

640 641 642
	return 0;
}

643 644
void radeon_pm_fini(struct radeon_device *rdev)
{
645
	if (rdev->pm.num_power_states > 1) {
646
		mutex_lock(&rdev->pm.mutex);
647 648 649 650 651 652 653 654 655 656
		if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
			rdev->pm.profile = PM_PROFILE_DEFAULT;
			radeon_pm_update_profile(rdev);
			radeon_pm_set_clocks(rdev);
		} else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
			/* reset default clocks */
			rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
			rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
			radeon_pm_set_clocks(rdev);
		}
657
		mutex_unlock(&rdev->pm.mutex);
658 659

		cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
660

661 662 663
		device_remove_file(rdev->dev, &dev_attr_power_profile);
		device_remove_file(rdev->dev, &dev_attr_power_method);
	}
664

665 666 667
	if (rdev->pm.power_state)
		kfree(rdev->pm.power_state);

668
	radeon_hwmon_fini(rdev);
669 670
}

671 672 673
void radeon_pm_compute_clocks(struct radeon_device *rdev)
{
	struct drm_device *ddev = rdev->ddev;
674
	struct drm_crtc *crtc;
675 676
	struct radeon_crtc *radeon_crtc;

677 678 679
	if (rdev->pm.num_power_states < 2)
		return;

680 681 682
	mutex_lock(&rdev->pm.mutex);

	rdev->pm.active_crtcs = 0;
683 684 685 686 687
	rdev->pm.active_crtc_count = 0;
	list_for_each_entry(crtc,
		&ddev->mode_config.crtc_list, head) {
		radeon_crtc = to_radeon_crtc(crtc);
		if (radeon_crtc->enabled) {
688
			rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
689
			rdev->pm.active_crtc_count++;
690 691 692
		}
	}

693 694 695 696 697 698 699 700 701 702 703 704 705 706
	if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
		radeon_pm_update_profile(rdev);
		radeon_pm_set_clocks(rdev);
	} else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
		if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
			if (rdev->pm.active_crtc_count > 1) {
				if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
					cancel_delayed_work(&rdev->pm.dynpm_idle_work);

					rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
					rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
					radeon_pm_get_dynpm_state(rdev);
					radeon_pm_set_clocks(rdev);

707
					DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
708 709 710 711 712 713 714 715 716 717
				}
			} else if (rdev->pm.active_crtc_count == 1) {
				/* TODO: Increase clocks if needed for current mode */

				if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
					rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
					rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
					radeon_pm_get_dynpm_state(rdev);
					radeon_pm_set_clocks(rdev);

718 719
					schedule_delayed_work(&rdev->pm.dynpm_idle_work,
							      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
720 721
				} else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
					rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
722 723
					schedule_delayed_work(&rdev->pm.dynpm_idle_work,
							      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
724
					DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
725 726 727 728 729 730 731 732 733 734 735
				}
			} else { /* count == 0 */
				if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
					cancel_delayed_work(&rdev->pm.dynpm_idle_work);

					rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
					rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
					radeon_pm_get_dynpm_state(rdev);
					radeon_pm_set_clocks(rdev);
				}
			}
736 737
		}
	}
738 739

	mutex_unlock(&rdev->pm.mutex);
740 741
}

742
static bool radeon_pm_in_vbl(struct radeon_device *rdev)
743
{
744
	int  crtc, vpos, hpos, vbl_status;
745 746
	bool in_vbl = true;

747 748 749 750 751
	/* Iterate over all active crtc's. All crtc's must be in vblank,
	 * otherwise return in_vbl == false.
	 */
	for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
		if (rdev->pm.active_crtcs & (1 << crtc)) {
752 753 754
			vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos);
			if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
			    !(vbl_status & DRM_SCANOUTPOS_INVBL))
755 756 757
				in_vbl = false;
		}
	}
758 759 760 761

	return in_vbl;
}

762
static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
763 764 765 766
{
	u32 stat_crtc = 0;
	bool in_vbl = radeon_pm_in_vbl(rdev);

767
	if (in_vbl == false)
768
		DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
769
			 finish ? "exit" : "entry");
770 771
	return in_vbl;
}
772

773
static void radeon_dynpm_idle_work_handler(struct work_struct *work)
774 775
{
	struct radeon_device *rdev;
776
	int resched;
777
	rdev = container_of(work, struct radeon_device,
778
				pm.dynpm_idle_work.work);
779

780
	resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
781
	mutex_lock(&rdev->pm.mutex);
782
	if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
783
		int not_processed = 0;
784 785 786
		int i;

		for (i = 0; i < RADEON_NUM_RINGS; ++i) {
787 788 789 790 791 792 793
			struct radeon_ring *ring = &rdev->ring[i];

			if (ring->ready) {
				not_processed += radeon_fence_count_emitted(rdev, i);
				if (not_processed >= 3)
					break;
			}
794 795 796
		}

		if (not_processed >= 3) { /* should upclock */
797 798 799 800 801 802 803
			if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
				rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
			} else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
				   rdev->pm.dynpm_can_upclock) {
				rdev->pm.dynpm_planned_action =
					DYNPM_ACTION_UPCLOCK;
				rdev->pm.dynpm_action_timeout = jiffies +
804 805 806
				msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
			}
		} else if (not_processed == 0) { /* should downclock */
807 808 809 810 811 812 813
			if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
				rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
			} else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
				   rdev->pm.dynpm_can_downclock) {
				rdev->pm.dynpm_planned_action =
					DYNPM_ACTION_DOWNCLOCK;
				rdev->pm.dynpm_action_timeout = jiffies +
814 815 816 817
				msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
			}
		}

818 819 820
		/* Note, radeon_pm_set_clocks is called with static_switch set
		 * to false since we want to wait for vbl to avoid flicker.
		 */
821 822 823 824
		if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
		    jiffies > rdev->pm.dynpm_action_timeout) {
			radeon_pm_get_dynpm_state(rdev);
			radeon_pm_set_clocks(rdev);
825
		}
826

827 828
		schedule_delayed_work(&rdev->pm.dynpm_idle_work,
				      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
829 830
	}
	mutex_unlock(&rdev->pm.mutex);
831
	ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
832 833
}

834 835 836 837 838 839 840 841 842 843 844
/*
 * Debugfs info
 */
#if defined(CONFIG_DEBUG_FS)

static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct radeon_device *rdev = dev->dev_private;

845
	seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
846
	seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
847
	seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
848
	if (rdev->asic->pm.get_memory_clock)
849
		seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
850 851
	if (rdev->pm.current_vddc)
		seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
852
	if (rdev->asic->pm.get_pcie_lanes)
853
		seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
854 855 856 857 858 859 860 861 862

	return 0;
}

static struct drm_info_list radeon_pm_info_list[] = {
	{"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
};
#endif

863
static int radeon_debugfs_pm_init(struct radeon_device *rdev)
864 865 866 867 868 869 870
{
#if defined(CONFIG_DEBUG_FS)
	return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
#else
	return 0;
#endif
}