pci.c 10.2 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/nl80211.h>
#include <linux/pci.h>
19
#include <linux/pci-aspm.h>
20
#include <linux/ath9k_platform.h>
S
Sujith 已提交
21
#include "ath9k.h"
22

23
static DEFINE_PCI_DEVICE_TABLE(ath_pci_id_table) = {
24 25 26 27 28 29
	{ PCI_VDEVICE(ATHEROS, 0x0023) }, /* PCI   */
	{ PCI_VDEVICE(ATHEROS, 0x0024) }, /* PCI-E */
	{ PCI_VDEVICE(ATHEROS, 0x0027) }, /* PCI   */
	{ PCI_VDEVICE(ATHEROS, 0x0029) }, /* PCI   */
	{ PCI_VDEVICE(ATHEROS, 0x002A) }, /* PCI-E */
	{ PCI_VDEVICE(ATHEROS, 0x002B) }, /* PCI-E */
30
	{ PCI_VDEVICE(ATHEROS, 0x002C) }, /* PCI-E 802.11n bonded out */
31 32
	{ PCI_VDEVICE(ATHEROS, 0x002D) }, /* PCI   */
	{ PCI_VDEVICE(ATHEROS, 0x002E) }, /* PCI-E */
L
Luis R. Rodriguez 已提交
33
	{ PCI_VDEVICE(ATHEROS, 0x0030) }, /* PCI-E  AR9300 */
34
	{ PCI_VDEVICE(ATHEROS, 0x0032) }, /* PCI-E  AR9485 */
L
Luis R. Rodriguez 已提交
35
	{ PCI_VDEVICE(ATHEROS, 0x0033) }, /* PCI-E  AR9580 */
36
	{ PCI_VDEVICE(ATHEROS, 0x0034) }, /* PCI-E  AR9480 */
37 38 39
	{ 0 }
};

40

41
/* return bus cachesize in 4B word units */
42
static void ath_pci_read_cachesize(struct ath_common *common, int *csz)
43
{
44
	struct ath_softc *sc = (struct ath_softc *) common->priv;
45 46
	u8 u8tmp;

47
	pci_read_config_byte(to_pci_dev(sc->dev), PCI_CACHE_LINE_SIZE, &u8tmp);
48 49 50
	*csz = (int)u8tmp;

	/*
L
Lucas De Marchi 已提交
51
	 * This check was put in to avoid "unpleasant" consequences if
52 53 54 55 56 57 58 59
	 * the bootrom has not fully initialized all PCI devices.
	 * Sometimes the cache line size register is not set
	 */

	if (*csz == 0)
		*csz = DEFAULT_CACHELINE >> 2;   /* Use the default size */
}

60
static bool ath_pci_eeprom_read(struct ath_common *common, u32 off, u16 *data)
61
{
62 63 64 65 66
	struct ath_softc *sc = (struct ath_softc *) common->priv;
	struct ath9k_platform_data *pdata = sc->dev->platform_data;

	if (pdata) {
		if (off >= (ARRAY_SIZE(pdata->eeprom_data))) {
67 68 69
			ath_err(common,
				"%s: eeprom read failed, offset %08x is out of range\n",
				__func__, off);
70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
		}

		*data = pdata->eeprom_data[off];
	} else {
		struct ath_hw *ah = (struct ath_hw *) common->ah;

		common->ops->read(ah, AR5416_EEPROM_OFFSET +
				      (off << AR5416_EEPROM_S));

		if (!ath9k_hw_wait(ah,
				   AR_EEPROM_STATUS_DATA,
				   AR_EEPROM_STATUS_DATA_BUSY |
				   AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
				   AH_WAIT_TIMEOUT)) {
			return false;
		}

		*data = MS(common->ops->read(ah, AR_EEPROM_STATUS_DATA),
			   AR_EEPROM_STATUS_DATA_VAL);
89 90 91 92 93
	}

	return true;
}

94 95 96 97 98 99 100 101 102 103 104
static void ath_pci_extn_synch_enable(struct ath_common *common)
{
	struct ath_softc *sc = (struct ath_softc *) common->priv;
	struct pci_dev *pdev = to_pci_dev(sc->dev);
	u8 lnkctl;

	pci_read_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, &lnkctl);
	lnkctl |= PCI_EXP_LNKCTL_ES;
	pci_write_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, lnkctl);
}

105
/* Need to be called after we discover btcoex capabilities */
106 107 108 109 110 111 112 113 114
static void ath_pci_aspm_init(struct ath_common *common)
{
	struct ath_softc *sc = (struct ath_softc *) common->priv;
	struct ath_hw *ah = sc->sc_ah;
	struct pci_dev *pdev = to_pci_dev(sc->dev);
	struct pci_dev *parent;
	int pos;
	u8 aspm;

115 116
	pos = pci_pcie_cap(pdev);
	if (!pos)
117 118 119
		return;

	parent = pdev->bus->self;
120 121
	if (!parent)
		return;
122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140

	if (ah->btcoex_hw.scheme != ATH_BTCOEX_CFG_NONE) {
		/* Bluetooth coexistance requires disabling ASPM. */
		pci_read_config_byte(pdev, pos + PCI_EXP_LNKCTL, &aspm);
		aspm &= ~(PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
		pci_write_config_byte(pdev, pos + PCI_EXP_LNKCTL, aspm);

		/*
		 * Both upstream and downstream PCIe components should
		 * have the same ASPM settings.
		 */
		pos = pci_pcie_cap(parent);
		pci_read_config_byte(parent, pos + PCI_EXP_LNKCTL, &aspm);
		aspm &= ~(PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
		pci_write_config_byte(parent, pos + PCI_EXP_LNKCTL, aspm);

		return;
	}

141 142 143 144 145
	pos = pci_pcie_cap(parent);
	pci_read_config_byte(parent, pos +  PCI_EXP_LNKCTL, &aspm);
	if (aspm & (PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1)) {
		ah->aspm_enabled = true;
		/* Initialize PCIe PM and SERDES registers. */
146
		ath9k_hw_configpcipowersave(ah, false);
147 148 149
	}
}

150
static const struct ath_bus_ops ath_pci_bus_ops = {
S
Sujith 已提交
151
	.ath_bus_type = ATH_PCI,
152
	.read_cachesize = ath_pci_read_cachesize,
153
	.eeprom_read = ath_pci_eeprom_read,
154
	.extn_synch_en = ath_pci_extn_synch_enable,
155
	.aspm_init = ath_pci_aspm_init,
156 157 158 159 160 161 162 163
};

static int ath_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
{
	void __iomem *mem;
	struct ath_softc *sc;
	struct ieee80211_hw *hw;
	u8 csz;
164
	u32 val;
165
	int ret = 0;
166
	char hw_name[64];
167 168 169 170

	if (pci_enable_device(pdev))
		return -EIO;

171
	ret =  pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
172 173
	if (ret) {
		printk(KERN_ERR "ath9k: 32-bit DMA not available\n");
S
Sujith 已提交
174
		goto err_dma;
175 176
	}

177
	ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
178 179 180
	if (ret) {
		printk(KERN_ERR "ath9k: 32-bit DMA consistent "
			"DMA enable failed\n");
S
Sujith 已提交
181
		goto err_dma;
182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
	}

	/*
	 * Cache line size is used to size and align various
	 * structures used to communicate with the hardware.
	 */
	pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
	if (csz == 0) {
		/*
		 * Linux 2.4.18 (at least) writes the cache line size
		 * register as a 16-bit wide register which is wrong.
		 * We must have this setup properly for rx buffer
		 * DMA to work so force a reasonable value here if it
		 * comes up zero.
		 */
		csz = L1_CACHE_BYTES / sizeof(u32);
		pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
	}
	/*
	 * The default setting of latency timer yields poor results,
	 * set it to the value used by other systems. It may be worth
	 * tweaking this setting more.
	 */
	pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);

	pci_set_master(pdev);

209 210 211 212 213 214 215 216
	/*
	 * Disable the RETRY_TIMEOUT register (0x41) to keep
	 * PCI Tx retries from interfering with C3 CPU state.
	 */
	pci_read_config_dword(pdev, 0x40, &val);
	if ((val & 0x0000ff00) != 0)
		pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);

217 218 219 220
	ret = pci_request_region(pdev, 0, "ath9k");
	if (ret) {
		dev_err(&pdev->dev, "PCI memory region reserve error\n");
		ret = -ENODEV;
S
Sujith 已提交
221
		goto err_region;
222 223 224 225 226 227
	}

	mem = pci_iomap(pdev, 0, 0);
	if (!mem) {
		printk(KERN_ERR "PCI memory map error\n") ;
		ret = -EIO;
S
Sujith 已提交
228
		goto err_iomap;
229 230
	}

231
	hw = ieee80211_alloc_hw(sizeof(struct ath_softc), &ath9k_ops);
232
	if (!hw) {
S
Sujith 已提交
233
		dev_err(&pdev->dev, "No memory for ieee80211_hw\n");
234
		ret = -ENOMEM;
S
Sujith 已提交
235
		goto err_alloc_hw;
236 237 238 239 240
	}

	SET_IEEE80211_DEV(hw, &pdev->dev);
	pci_set_drvdata(pdev, hw);

241
	sc = hw->priv;
242 243 244 245
	sc->hw = hw;
	sc->dev = &pdev->dev;
	sc->mem = mem;

S
Sujith 已提交
246 247
	/* Will be cleared in ath9k_start() */
	sc->sc_flags |= SC_OP_INVALID;
248

249
	ret = request_irq(pdev->irq, ath_isr, IRQF_SHARED, "ath9k", sc);
250 251
	if (ret) {
		dev_err(&pdev->dev, "request_irq failed\n");
S
Sujith 已提交
252
		goto err_irq;
253 254 255 256
	}

	sc->irq = pdev->irq;

257
	ret = ath9k_init_device(id->device, sc, &ath_pci_bus_ops);
S
Sujith 已提交
258 259 260 261 262 263
	if (ret) {
		dev_err(&pdev->dev, "Failed to initialize device\n");
		goto err_init;
	}

	ath9k_hw_name(sc->sc_ah, hw_name, sizeof(hw_name));
264 265
	wiphy_info(hw->wiphy, "%s mem=0x%lx, irq=%d\n",
		   hw_name, (unsigned long)mem, pdev->irq);
266 267

	return 0;
S
Sujith 已提交
268 269 270 271

err_init:
	free_irq(sc->irq, sc);
err_irq:
272
	ieee80211_free_hw(hw);
S
Sujith 已提交
273
err_alloc_hw:
274
	pci_iounmap(pdev, mem);
S
Sujith 已提交
275
err_iomap:
276
	pci_release_region(pdev, 0);
S
Sujith 已提交
277 278 279
err_region:
	/* Nothing */
err_dma:
280 281 282 283 284 285 286
	pci_disable_device(pdev);
	return ret;
}

static void ath_pci_remove(struct pci_dev *pdev)
{
	struct ieee80211_hw *hw = pci_get_drvdata(pdev);
287
	struct ath_softc *sc = hw->priv;
288
	void __iomem *mem = sc->mem;
289

290 291
	if (!is_ath9k_unloaded)
		sc->sc_ah->ah_flags |= AH_UNPLUGGED;
S
Sujith 已提交
292 293 294
	ath9k_deinit_device(sc);
	free_irq(sc->irq, sc);
	ieee80211_free_hw(sc->hw);
295 296 297 298

	pci_iounmap(pdev, mem);
	pci_disable_device(pdev);
	pci_release_region(pdev, 0);
299 300 301 302
}

#ifdef CONFIG_PM

303
static int ath_pci_suspend(struct device *device)
304
{
305
	struct pci_dev *pdev = to_pci_dev(device);
306
	struct ieee80211_hw *hw = pci_get_drvdata(pdev);
307
	struct ath_softc *sc = hw->priv;
308

309
	ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
310

311 312 313 314 315 316
	/* The device has to be moved to FULLSLEEP forcibly.
	 * Otherwise the chip never moved to full sleep,
	 * when no interface is up.
	 */
	ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP);

317 318 319
	return 0;
}

320
static int ath_pci_resume(struct device *device)
321
{
322
	struct pci_dev *pdev = to_pci_dev(device);
323
	struct ieee80211_hw *hw = pci_get_drvdata(pdev);
324
	struct ath_softc *sc = hw->priv;
325
	u32 val;
S
Sujith 已提交
326

327 328 329 330 331 332 333 334
	/*
	 * Suspend/Resume resets the PCI configuration space, so we have to
	 * re-disable the RETRY_TIMEOUT register (0x41) to keep
	 * PCI Tx retries from interfering with C3 CPU state
	 */
	pci_read_config_dword(pdev, 0x40, &val);
	if ((val & 0x0000ff00) != 0)
		pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
335

336
	ath9k_ps_wakeup(sc);
337
	/* Enable LED */
338
	ath9k_hw_cfg_output(sc->sc_ah, sc->sc_ah->led_pin,
339
			    AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
340
	ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 0);
341

342 343 344 345
	  /*
	   * Reset key cache to sane defaults (all entries cleared) instead of
	   * semi-random values after suspend/resume.
	   */
346
	ath9k_cmn_init_crypto(sc->sc_ah);
347 348
	ath9k_ps_restore(sc);

349 350 351
	sc->ps_idle = true;
	ath_radio_disable(sc, hw);

352 353 354
	return 0;
}

355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371
static const struct dev_pm_ops ath9k_pm_ops = {
	.suspend = ath_pci_suspend,
	.resume = ath_pci_resume,
	.freeze = ath_pci_suspend,
	.thaw = ath_pci_resume,
	.poweroff = ath_pci_suspend,
	.restore = ath_pci_resume,
};

#define ATH9K_PM_OPS	(&ath9k_pm_ops)

#else /* !CONFIG_PM */

#define ATH9K_PM_OPS	NULL

#endif /* !CONFIG_PM */

372 373 374 375 376 377 378 379

MODULE_DEVICE_TABLE(pci, ath_pci_id_table);

static struct pci_driver ath_pci_driver = {
	.name       = "ath9k",
	.id_table   = ath_pci_id_table,
	.probe      = ath_pci_probe,
	.remove     = ath_pci_remove,
380
	.driver.pm  = ATH9K_PM_OPS,
381 382
};

S
Sujith 已提交
383
int ath_pci_init(void)
384 385 386 387 388 389 390 391
{
	return pci_register_driver(&ath_pci_driver);
}

void ath_pci_exit(void)
{
	pci_unregister_driver(&ath_pci_driver);
}