btcoex.c 5.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 * Copyright (c) 2009 Atheros Communications Inc.
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include "ath9k.h"

19 20 21
static const struct ath_btcoex_config ath_bt_config = { 0, true, true,
			ATH_BT_COEX_MODE_SLOTTED, true, true, 2, 5, true };

22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
static const u16 ath_subsysid_tbl[] = {
	AR9280_COEX2WIRE_SUBSYSID,
	AT9285_COEX3WIRE_SA_SUBSYSID,
	AT9285_COEX3WIRE_DA_SUBSYSID
};

/*
 * Checks the subsystem id of the device to see if it
 * supports btcoex
 */
bool ath_btcoex_supported(u16 subsysid)
{
	int i;

	if (!subsysid)
		return false;

	for (i = 0; i < ARRAY_SIZE(ath_subsysid_tbl); i++)
		if (subsysid == ath_subsysid_tbl[i])
			return true;

	return false;
}
45

46
void ath9k_hw_init_btcoex_hw(struct ath_hw *ah, int qnum)
47
{
48
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
49 50
	u32 i;

51 52
	btcoex_hw->bt_coex_mode =
		(btcoex_hw->bt_coex_mode & AR_BT_QCU_THRESH) |
53 54 55 56 57 58 59 60 61 62
		SM(ath_bt_config.bt_time_extend, AR_BT_TIME_EXTEND) |
		SM(ath_bt_config.bt_txstate_extend, AR_BT_TXSTATE_EXTEND) |
		SM(ath_bt_config.bt_txframe_extend, AR_BT_TX_FRAME_EXTEND) |
		SM(ath_bt_config.bt_mode, AR_BT_MODE) |
		SM(ath_bt_config.bt_quiet_collision, AR_BT_QUIET) |
		SM(ath_bt_config.bt_rxclear_polarity, AR_BT_RX_CLEAR_POLARITY) |
		SM(ath_bt_config.bt_priority_time, AR_BT_PRIORITY_TIME) |
		SM(ath_bt_config.bt_first_slot_time, AR_BT_FIRST_SLOT_TIME) |
		SM(qnum, AR_BT_QCU_THRESH);

63
	btcoex_hw->bt_coex_mode2 =
64 65 66 67 68
		SM(ath_bt_config.bt_hold_rx_clear, AR_BT_HOLD_RX_CLEAR) |
		SM(ATH_BTCOEX_BMISS_THRESH, AR_BT_BCN_MISS_THRESH) |
		AR_BT_DISABLE_BT_ANT;

	for (i = 0; i < 32; i++)
69
		ah->hw_gen_timers.gen_timer_index[(debruijn32 << i) >> 27] = i;
70 71
}

72
void ath9k_hw_btcoex_init_2wire(struct ath_hw *ah)
73
{
74
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
75

76 77 78 79
	/* connect bt_active to baseband */
	REG_CLR_BIT(ah, AR_GPIO_INPUT_EN_VAL,
		    (AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_DEF |
		     AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_DEF));
80

81 82
	REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
		    AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB);
83

84 85 86
	/* Set input mux for bt_active to gpio pin */
	REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1,
		      AR_GPIO_INPUT_MUX1_BT_ACTIVE,
87
		      btcoex_hw->btactive_gpio);
88

89
	/* Configure the desired gpio port for input */
90
	ath9k_hw_cfg_gpio_input(ah, btcoex_hw->btactive_gpio);
91 92
}

93
void ath9k_hw_btcoex_init_3wire(struct ath_hw *ah)
94
{
95
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
96

97 98 99 100
	/* btcoex 3-wire */
	REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
			(AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_BB |
			 AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB));
101

102 103 104 105
	/* Set input mux for bt_prority_async and
	 *                  bt_active_async to GPIO pins */
	REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1,
			AR_GPIO_INPUT_MUX1_BT_ACTIVE,
106
			btcoex_hw->btactive_gpio);
107

108 109
	REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1,
			AR_GPIO_INPUT_MUX1_BT_PRIORITY,
110
			btcoex_hw->btpriority_gpio);
111

112 113
	/* Configure the desired GPIO ports for input */

114 115
	ath9k_hw_cfg_gpio_input(ah, btcoex_hw->btactive_gpio);
	ath9k_hw_cfg_gpio_input(ah, btcoex_hw->btpriority_gpio);
116 117
}

118 119
static void ath9k_hw_btcoex_enable_2wire(struct ath_hw *ah)
{
120
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
121 122

	/* Configure the desired GPIO port for TX_FRAME output */
123
	ath9k_hw_cfg_output(ah, btcoex_hw->wlanactive_gpio,
124 125 126 127 128
			    AR_GPIO_OUTPUT_MUX_AS_TX_FRAME);
}

static void ath9k_hw_btcoex_enable_3wire(struct ath_hw *ah)
{
129
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
130 131 132 133 134

	/*
	 * Program coex mode and weight registers to
	 * enable coex 3-wire
	 */
135 136 137
	REG_WRITE(ah, AR_BT_COEX_MODE, btcoex_hw->bt_coex_mode);
	REG_WRITE(ah, AR_BT_COEX_WEIGHT, btcoex_hw->bt_coex_weights);
	REG_WRITE(ah, AR_BT_COEX_MODE2, btcoex_hw->bt_coex_mode2);
138 139 140 141

	REG_RMW_FIELD(ah, AR_QUIET1, AR_QUIET1_QUIET_ACK_CTS_ENABLE, 1);
	REG_RMW_FIELD(ah, AR_PCU_MISC, AR_PCU_BT_ANT_PREVENT_RX, 0);

142
	ath9k_hw_cfg_output(ah, btcoex_hw->wlanactive_gpio,
143 144 145
			    AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL);
}

146 147
void ath9k_hw_btcoex_enable(struct ath_hw *ah)
{
148
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
149

150
	switch (btcoex_hw->scheme) {
151 152 153 154 155 156 157 158
	case ATH_BTCOEX_CFG_NONE:
		break;
	case ATH_BTCOEX_CFG_2WIRE:
		ath9k_hw_btcoex_enable_2wire(ah);
		break;
	case ATH_BTCOEX_CFG_3WIRE:
		ath9k_hw_btcoex_enable_3wire(ah);
		break;
159 160 161
	}

	REG_RMW(ah, AR_GPIO_PDPU,
162 163
		(0x2 << (btcoex_hw->btactive_gpio * 2)),
		(0x3 << (btcoex_hw->btactive_gpio * 2)));
164

165
	ah->btcoex_hw.enabled = true;
166 167 168 169
}

void ath9k_hw_btcoex_disable(struct ath_hw *ah)
{
170
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
171

172
	ath9k_hw_set_gpio(ah, btcoex_hw->wlanactive_gpio, 0);
173

174
	ath9k_hw_cfg_output(ah, btcoex_hw->wlanactive_gpio,
175 176
			AR_GPIO_OUTPUT_MUX_AS_OUTPUT);

177
	if (btcoex_hw->scheme == ATH_BTCOEX_CFG_3WIRE) {
178 179 180 181 182
		REG_WRITE(ah, AR_BT_COEX_MODE, AR_BT_QUIET | AR_BT_MODE);
		REG_WRITE(ah, AR_BT_COEX_WEIGHT, 0);
		REG_WRITE(ah, AR_BT_COEX_MODE2, 0);
	}

183
	ah->btcoex_hw.enabled = false;
184
}