sdhci.h 10.2 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.h - Secure Digital Host Controller Interface driver
3
 *
4 5
 * Header file for Host Controller registers and I/O accessors.
 *
6
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
7 8
 *
 * This program is free software; you can redistribute it and/or modify
9 10 11
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
12
 */
13 14
#ifndef __SDHCI_HW_H
#define __SDHCI_HW_H
15

16
#include <linux/scatterlist.h>
17 18 19
#include <linux/compiler.h>
#include <linux/types.h>
#include <linux/io.h>
20

21 22
#include <linux/mmc/sdhci.h>

23 24 25 26 27 28 29
/*
 * Controller registers
 */

#define SDHCI_DMA_ADDRESS	0x00

#define SDHCI_BLOCK_SIZE	0x04
30
#define  SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF))
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47

#define SDHCI_BLOCK_COUNT	0x06

#define SDHCI_ARGUMENT		0x08

#define SDHCI_TRANSFER_MODE	0x0C
#define  SDHCI_TRNS_DMA		0x01
#define  SDHCI_TRNS_BLK_CNT_EN	0x02
#define  SDHCI_TRNS_ACMD12	0x04
#define  SDHCI_TRNS_READ	0x10
#define  SDHCI_TRNS_MULTI	0x20

#define SDHCI_COMMAND		0x0E
#define  SDHCI_CMD_RESP_MASK	0x03
#define  SDHCI_CMD_CRC		0x08
#define  SDHCI_CMD_INDEX	0x10
#define  SDHCI_CMD_DATA		0x20
48
#define  SDHCI_CMD_ABORTCMD	0xC0
49 50 51 52 53 54 55

#define  SDHCI_CMD_RESP_NONE	0x00
#define  SDHCI_CMD_RESP_LONG	0x01
#define  SDHCI_CMD_RESP_SHORT	0x02
#define  SDHCI_CMD_RESP_SHORT_BUSY 0x03

#define SDHCI_MAKE_CMD(c, f) (((c & 0xff) << 8) | (f & 0xff))
56
#define SDHCI_GET_CMD(c) ((c>>8) & 0x3f)
57 58 59 60 61 62 63 64 65 66 67 68 69 70

#define SDHCI_RESPONSE		0x10

#define SDHCI_BUFFER		0x20

#define SDHCI_PRESENT_STATE	0x24
#define  SDHCI_CMD_INHIBIT	0x00000001
#define  SDHCI_DATA_INHIBIT	0x00000002
#define  SDHCI_DOING_WRITE	0x00000100
#define  SDHCI_DOING_READ	0x00000200
#define  SDHCI_SPACE_AVAILABLE	0x00000400
#define  SDHCI_DATA_AVAILABLE	0x00000800
#define  SDHCI_CARD_PRESENT	0x00010000
#define  SDHCI_WRITE_PROTECT	0x00080000
71 72
#define  SDHCI_DATA_LVL_MASK	0x00F00000
#define   SDHCI_DATA_LVL_SHIFT	20
73

74
#define SDHCI_HOST_CONTROL	0x28
75 76
#define  SDHCI_CTRL_LED		0x01
#define  SDHCI_CTRL_4BITBUS	0x02
P
Pierre Ossman 已提交
77
#define  SDHCI_CTRL_HISPD	0x04
78 79 80 81 82
#define  SDHCI_CTRL_DMA_MASK	0x18
#define   SDHCI_CTRL_SDMA	0x00
#define   SDHCI_CTRL_ADMA1	0x08
#define   SDHCI_CTRL_ADMA32	0x10
#define   SDHCI_CTRL_ADMA64	0x18
83
#define   SDHCI_CTRL_8BITBUS	0x20
84 85

#define SDHCI_POWER_CONTROL	0x29
86 87 88 89
#define  SDHCI_POWER_ON		0x01
#define  SDHCI_POWER_180	0x0A
#define  SDHCI_POWER_300	0x0C
#define  SDHCI_POWER_330	0x0E
90 91 92

#define SDHCI_BLOCK_GAP_CONTROL	0x2A

N
Nicolas Pitre 已提交
93
#define SDHCI_WAKE_UP_CONTROL	0x2B
94 95 96
#define  SDHCI_WAKE_ON_INT	0x01
#define  SDHCI_WAKE_ON_INSERT	0x02
#define  SDHCI_WAKE_ON_REMOVE	0x04
97 98 99

#define SDHCI_CLOCK_CONTROL	0x2C
#define  SDHCI_DIVIDER_SHIFT	8
100 101 102 103
#define  SDHCI_DIVIDER_HI_SHIFT	6
#define  SDHCI_DIV_MASK	0xFF
#define  SDHCI_DIV_MASK_LEN	8
#define  SDHCI_DIV_HI_MASK	0x300
104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120
#define  SDHCI_CLOCK_CARD_EN	0x0004
#define  SDHCI_CLOCK_INT_STABLE	0x0002
#define  SDHCI_CLOCK_INT_EN	0x0001

#define SDHCI_TIMEOUT_CONTROL	0x2E

#define SDHCI_SOFTWARE_RESET	0x2F
#define  SDHCI_RESET_ALL	0x01
#define  SDHCI_RESET_CMD	0x02
#define  SDHCI_RESET_DATA	0x04

#define SDHCI_INT_STATUS	0x30
#define SDHCI_INT_ENABLE	0x34
#define SDHCI_SIGNAL_ENABLE	0x38
#define  SDHCI_INT_RESPONSE	0x00000001
#define  SDHCI_INT_DATA_END	0x00000002
#define  SDHCI_INT_DMA_END	0x00000008
P
Pierre Ossman 已提交
121 122
#define  SDHCI_INT_SPACE_AVAIL	0x00000010
#define  SDHCI_INT_DATA_AVAIL	0x00000020
123 124 125
#define  SDHCI_INT_CARD_INSERT	0x00000040
#define  SDHCI_INT_CARD_REMOVE	0x00000080
#define  SDHCI_INT_CARD_INT	0x00000100
126
#define  SDHCI_INT_ERROR	0x00008000
127 128 129 130 131 132 133 134 135
#define  SDHCI_INT_TIMEOUT	0x00010000
#define  SDHCI_INT_CRC		0x00020000
#define  SDHCI_INT_END_BIT	0x00040000
#define  SDHCI_INT_INDEX	0x00080000
#define  SDHCI_INT_DATA_TIMEOUT	0x00100000
#define  SDHCI_INT_DATA_CRC	0x00200000
#define  SDHCI_INT_DATA_END_BIT	0x00400000
#define  SDHCI_INT_BUS_POWER	0x00800000
#define  SDHCI_INT_ACMD12ERR	0x01000000
136
#define  SDHCI_INT_ADMA_ERROR	0x02000000
137 138 139 140 141 142 143

#define  SDHCI_INT_NORMAL_MASK	0x00007FFF
#define  SDHCI_INT_ERROR_MASK	0xFFFF8000

#define  SDHCI_INT_CMD_MASK	(SDHCI_INT_RESPONSE | SDHCI_INT_TIMEOUT | \
		SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX)
#define  SDHCI_INT_DATA_MASK	(SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \
P
Pierre Ossman 已提交
144
		SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \
145
		SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \
146
		SDHCI_INT_DATA_END_BIT | SDHCI_INT_ADMA_ERROR)
147
#define SDHCI_INT_ALL_MASK	((unsigned int)-1)
148 149 150

#define SDHCI_ACMD12_ERR	0x3C

151 152
#define SDHCI_HOST_CONTROL2		0x3E
#define  SDHCI_CTRL_VDD_180		0x0008
153 154 155 156 157 158
#define  SDHCI_CTRL_DRV_TYPE_MASK	0x0030
#define   SDHCI_CTRL_DRV_TYPE_B		0x0000
#define   SDHCI_CTRL_DRV_TYPE_A		0x0010
#define   SDHCI_CTRL_DRV_TYPE_C		0x0020
#define   SDHCI_CTRL_DRV_TYPE_D		0x0030
#define  SDHCI_CTRL_PRESET_VAL_ENABLE	0x8000
159 160

#define SDHCI_CAPABILITIES	0x40
161 162 163
#define  SDHCI_TIMEOUT_CLK_MASK	0x0000003F
#define  SDHCI_TIMEOUT_CLK_SHIFT 0
#define  SDHCI_TIMEOUT_CLK_UNIT	0x00000080
164
#define  SDHCI_CLOCK_BASE_MASK	0x00003F00
165
#define  SDHCI_CLOCK_V3_BASE_MASK	0x0000FF00
166
#define  SDHCI_CLOCK_BASE_SHIFT	8
167 168
#define  SDHCI_MAX_BLOCK_MASK	0x00030000
#define  SDHCI_MAX_BLOCK_SHIFT  16
169
#define  SDHCI_CAN_DO_8BIT	0x00040000
170 171
#define  SDHCI_CAN_DO_ADMA2	0x00080000
#define  SDHCI_CAN_DO_ADMA1	0x00100000
P
Pierre Ossman 已提交
172
#define  SDHCI_CAN_DO_HISPD	0x00200000
173
#define  SDHCI_CAN_DO_SDMA	0x00400000
174 175 176
#define  SDHCI_CAN_VDD_330	0x01000000
#define  SDHCI_CAN_VDD_300	0x02000000
#define  SDHCI_CAN_VDD_180	0x04000000
177
#define  SDHCI_CAN_64BIT	0x10000000
178

179 180 181
#define  SDHCI_SUPPORT_SDR50	0x00000001
#define  SDHCI_SUPPORT_SDR104	0x00000002
#define  SDHCI_SUPPORT_DDR50	0x00000004
182 183 184
#define  SDHCI_DRIVER_TYPE_A	0x00000010
#define  SDHCI_DRIVER_TYPE_C	0x00000020
#define  SDHCI_DRIVER_TYPE_D	0x00000040
185

186
#define SDHCI_CAPABILITIES_1	0x44
187

188 189 190 191 192 193 194 195
#define SDHCI_MAX_CURRENT		0x48
#define  SDHCI_MAX_CURRENT_330_MASK	0x0000FF
#define  SDHCI_MAX_CURRENT_330_SHIFT	0
#define  SDHCI_MAX_CURRENT_300_MASK	0x00FF00
#define  SDHCI_MAX_CURRENT_300_SHIFT	8
#define  SDHCI_MAX_CURRENT_180_MASK	0xFF0000
#define  SDHCI_MAX_CURRENT_180_SHIFT	16
#define   SDHCI_MAX_CURRENT_MULTIPLIER	4
196 197 198

/* 4C-4F reserved for more max current */

199 200 201 202 203 204 205 206 207 208
#define SDHCI_SET_ACMD12_ERROR	0x50
#define SDHCI_SET_INT_ERROR	0x52

#define SDHCI_ADMA_ERROR	0x54

/* 55-57 reserved */

#define SDHCI_ADMA_ADDRESS	0x58

/* 60-FB reserved */
209 210 211 212

#define SDHCI_SLOT_INT_STATUS	0xFC

#define SDHCI_HOST_VERSION	0xFE
213 214 215 216
#define  SDHCI_VENDOR_VER_MASK	0xFF00
#define  SDHCI_VENDOR_VER_SHIFT	8
#define  SDHCI_SPEC_VER_MASK	0x00FF
#define  SDHCI_SPEC_VER_SHIFT	0
217 218
#define   SDHCI_SPEC_100	0
#define   SDHCI_SPEC_200	1
219
#define   SDHCI_SPEC_300	2
220

221 222 223 224 225 226 227
/*
 * End of controller registers.
 */

#define SDHCI_MAX_DIV_SPEC_200	256
#define SDHCI_MAX_DIV_SPEC_300	2046

228 229 230 231 232 233
/*
 * Host SDMA buffer boundary. Valid values from 4K to 512K in powers of 2.
 */
#define SDHCI_DEFAULT_BOUNDARY_SIZE  (512 * 1024)
#define SDHCI_DEFAULT_BOUNDARY_ARG   (ilog2(SDHCI_DEFAULT_BOUNDARY_SIZE) - 12)

234
struct sdhci_ops {
235
#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
236 237 238 239 240 241
	u32		(*read_l)(struct sdhci_host *host, int reg);
	u16		(*read_w)(struct sdhci_host *host, int reg);
	u8		(*read_b)(struct sdhci_host *host, int reg);
	void		(*write_l)(struct sdhci_host *host, u32 val, int reg);
	void		(*write_w)(struct sdhci_host *host, u16 val, int reg);
	void		(*write_b)(struct sdhci_host *host, u8 val, int reg);
242 243
#endif

244 245
	void	(*set_clock)(struct sdhci_host *host, unsigned int clock);

246
	int		(*enable_dma)(struct sdhci_host *host);
247
	unsigned int	(*get_max_clock)(struct sdhci_host *host);
248
	unsigned int	(*get_min_clock)(struct sdhci_host *host);
249
	unsigned int	(*get_timeout_clock)(struct sdhci_host *host);
250 251
	int		(*platform_8bit_width)(struct sdhci_host *host,
					       int width);
252 253
	void (*platform_send_init_74_clocks)(struct sdhci_host *host,
					     u8 power_mode);
254
	unsigned int    (*get_ro)(struct sdhci_host *host);
255 256
	void	(*platform_reset_enter)(struct sdhci_host *host, u8 mask);
	void	(*platform_reset_exit)(struct sdhci_host *host, u8 mask);
257
};
258

259 260 261 262
#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS

static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
{
263 264
	if (unlikely(host->ops->write_l))
		host->ops->write_l(host, val, reg);
265 266 267 268 269 270
	else
		writel(val, host->ioaddr + reg);
}

static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
{
271 272
	if (unlikely(host->ops->write_w))
		host->ops->write_w(host, val, reg);
273 274 275 276 277 278
	else
		writew(val, host->ioaddr + reg);
}

static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
{
279 280
	if (unlikely(host->ops->write_b))
		host->ops->write_b(host, val, reg);
281 282 283 284 285 286
	else
		writeb(val, host->ioaddr + reg);
}

static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
{
287 288
	if (unlikely(host->ops->read_l))
		return host->ops->read_l(host, reg);
289 290 291 292 293 294
	else
		return readl(host->ioaddr + reg);
}

static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
{
295 296
	if (unlikely(host->ops->read_w))
		return host->ops->read_w(host, reg);
297 298 299 300 301 302
	else
		return readw(host->ioaddr + reg);
}

static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
{
303 304
	if (unlikely(host->ops->read_b))
		return host->ops->read_b(host, reg);
305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
	else
		return readb(host->ioaddr + reg);
}

#else

static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
{
	writel(val, host->ioaddr + reg);
}

static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
{
	writew(val, host->ioaddr + reg);
}

static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
{
	writeb(val, host->ioaddr + reg);
}

static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
{
	return readl(host->ioaddr + reg);
}

static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
{
	return readw(host->ioaddr + reg);
}

static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
{
	return readb(host->ioaddr + reg);
}

#endif /* CONFIG_MMC_SDHCI_IO_ACCESSORS */
342 343 344 345 346 347 348 349 350 351

extern struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size);
extern void sdhci_free_host(struct sdhci_host *host);

static inline void *sdhci_priv(struct sdhci_host *host)
{
	return (void *)host->private;
}

352
extern void sdhci_card_detect(struct sdhci_host *host);
353
extern int sdhci_add_host(struct sdhci_host *host);
P
Pierre Ossman 已提交
354
extern void sdhci_remove_host(struct sdhci_host *host, int dead);
355 356 357 358

#ifdef CONFIG_PM
extern int sdhci_suspend_host(struct sdhci_host *host, pm_message_t state);
extern int sdhci_resume_host(struct sdhci_host *host);
359
extern void sdhci_enable_irq_wakeups(struct sdhci_host *host);
360
#endif
361

362
#endif /* __SDHCI_HW_H */