assembler.h 9.0 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
2
 *  arch/arm/include/asm/assembler.h
L
Linus Torvalds 已提交
3 4 5 6 7 8 9 10 11 12 13 14 15
 *
 *  Copyright (C) 1996-2000 Russell King
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 *  This file contains arm architecture specific defines
 *  for the different processors.
 *
 *  Do not include any C declarations in this file - it is included by
 *  assembler source.
 */
16 17 18
#ifndef __ASM_ASSEMBLER_H__
#define __ASM_ASSEMBLER_H__

L
Linus Torvalds 已提交
19 20 21 22 23
#ifndef __ASSEMBLY__
#error "Only include this from assembly code"
#endif

#include <asm/ptrace.h>
24
#include <asm/domain.h>
25
#include <asm/opcodes-virt.h>
26
#include <asm/asm-offsets.h>
L
Linus Torvalds 已提交
27

28 29
#define IOMEM(x)	(x)

L
Linus Torvalds 已提交
30 31 32 33
/*
 * Endian independent macros for shifting bytes within registers.
 */
#ifndef __ARMEB__
34 35
#define lspull          lsr
#define lspush          lsl
L
Linus Torvalds 已提交
36 37 38 39 40 41 42 43 44
#define get_byte_0      lsl #0
#define get_byte_1	lsr #8
#define get_byte_2	lsr #16
#define get_byte_3	lsr #24
#define put_byte_0      lsl #0
#define put_byte_1	lsl #8
#define put_byte_2	lsl #16
#define put_byte_3	lsl #24
#else
45 46
#define lspull          lsl
#define lspush          lsr
L
Linus Torvalds 已提交
47 48 49 50 51 52 53 54 55 56
#define get_byte_0	lsr #24
#define get_byte_1	lsr #16
#define get_byte_2	lsr #8
#define get_byte_3      lsl #0
#define put_byte_0	lsl #24
#define put_byte_1	lsl #16
#define put_byte_2	lsl #8
#define put_byte_3      lsl #0
#endif

57 58 59 60 61 62 63
/* Select code for any configuration running in BE8 mode */
#ifdef CONFIG_CPU_ENDIAN_BE8
#define ARM_BE8(code...) code
#else
#define ARM_BE8(code...)
#endif

L
Linus Torvalds 已提交
64 65 66 67 68 69 70 71 72
/*
 * Data preload for architectures that support it
 */
#if __LINUX_ARM_ARCH__ >= 5
#define PLD(code...)	code
#else
#define PLD(code...)
#endif

73 74 75 76 77 78 79 80 81 82 83 84 85 86 87
/*
 * This can be used to enable code to cacheline align the destination
 * pointer when bulk writing to memory.  Experiments on StrongARM and
 * XScale didn't show this a worthwhile thing to do when the cache is not
 * set to write-allocate (this would need further testing on XScale when WA
 * is used).
 *
 * On Feroceon there is much to gain however, regardless of cache mode.
 */
#ifdef CONFIG_CPU_FEROCEON
#define CALGN(code...) code
#else
#define CALGN(code...)
#endif

L
Linus Torvalds 已提交
88
/*
89
 * Enable and disable interrupts
L
Linus Torvalds 已提交
90
 */
91
#if __LINUX_ARM_ARCH__ >= 6
92
	.macro	disable_irq_notrace
93
	cpsid	i
94 95
	.endm

96
	.macro	enable_irq_notrace
97 98
	cpsie	i
	.endm
99
#else
100
	.macro	disable_irq_notrace
101 102 103
	msr	cpsr_c, #PSR_I_BIT | SVC_MODE
	.endm

104
	.macro	enable_irq_notrace
105 106
	msr	cpsr_c, #SVC_MODE
	.endm
107
#endif
108

109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141
	.macro asm_trace_hardirqs_off
#if defined(CONFIG_TRACE_IRQFLAGS)
	stmdb   sp!, {r0-r3, ip, lr}
	bl	trace_hardirqs_off
	ldmia	sp!, {r0-r3, ip, lr}
#endif
	.endm

	.macro asm_trace_hardirqs_on_cond, cond
#if defined(CONFIG_TRACE_IRQFLAGS)
	/*
	 * actually the registers should be pushed and pop'd conditionally, but
	 * after bl the flags are certainly clobbered
	 */
	stmdb   sp!, {r0-r3, ip, lr}
	bl\cond	trace_hardirqs_on
	ldmia	sp!, {r0-r3, ip, lr}
#endif
	.endm

	.macro asm_trace_hardirqs_on
	asm_trace_hardirqs_on_cond al
	.endm

	.macro disable_irq
	disable_irq_notrace
	asm_trace_hardirqs_off
	.endm

	.macro enable_irq
	asm_trace_hardirqs_on
	enable_irq_notrace
	.endm
142 143 144 145 146
/*
 * Save the current IRQ state and disable IRQs.  Note that this macro
 * assumes FIQs are enabled, and that the processor is in SVC mode.
 */
	.macro	save_and_disable_irqs, oldcpsr
147 148 149
#ifdef CONFIG_CPU_V7M
	mrs	\oldcpsr, primask
#else
150
	mrs	\oldcpsr, cpsr
151
#endif
152
	disable_irq
L
Linus Torvalds 已提交
153 154
	.endm

155 156 157 158 159
	.macro	save_and_disable_irqs_notrace, oldcpsr
	mrs	\oldcpsr, cpsr
	disable_irq_notrace
	.endm

L
Linus Torvalds 已提交
160 161 162 163
/*
 * Restore interrupt state previously stored in a register.  We don't
 * guarantee that this will preserve the flags.
 */
164
	.macro	restore_irqs_notrace, oldcpsr
165 166 167
#ifdef CONFIG_CPU_V7M
	msr	primask, \oldcpsr
#else
L
Linus Torvalds 已提交
168
	msr	cpsr_c, \oldcpsr
169
#endif
L
Linus Torvalds 已提交
170 171
	.endm

172 173 174 175 176 177
	.macro restore_irqs, oldcpsr
	tst	\oldcpsr, #PSR_I_BIT
	asm_trace_hardirqs_on_cond eq
	restore_irqs_notrace \oldcpsr
	.endm

178 179 180 181 182 183 184 185 186 187
/*
 * Get current thread_info.
 */
	.macro	get_thread_info, rd
 ARM(	mov	\rd, sp, lsr #13	)
 THUMB(	mov	\rd, sp			)
 THUMB(	lsr	\rd, \rd, #13		)
	mov	\rd, \rd, lsl #13
	.endm

188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218
/*
 * Increment/decrement the preempt count.
 */
#ifdef CONFIG_PREEMPT_COUNT
	.macro	inc_preempt_count, ti, tmp
	ldr	\tmp, [\ti, #TI_PREEMPT]	@ get preempt count
	add	\tmp, \tmp, #1			@ increment it
	str	\tmp, [\ti, #TI_PREEMPT]
	.endm

	.macro	dec_preempt_count, ti, tmp
	ldr	\tmp, [\ti, #TI_PREEMPT]	@ get preempt count
	sub	\tmp, \tmp, #1			@ decrement it
	str	\tmp, [\ti, #TI_PREEMPT]
	.endm

	.macro	dec_preempt_count_ti, ti, tmp
	get_thread_info \ti
	dec_preempt_count \ti, \tmp
	.endm
#else
	.macro	inc_preempt_count, ti, tmp
	.endm

	.macro	dec_preempt_count, ti, tmp
	.endm

	.macro	dec_preempt_count_ti, ti, tmp
	.endm
#endif

L
Linus Torvalds 已提交
219 220
#define USER(x...)				\
9999:	x;					\
221
	.pushsection __ex_table,"a";		\
L
Linus Torvalds 已提交
222 223
	.align	3;				\
	.long	9999b,9001f;			\
224
	.popsection
225

226 227 228
#ifdef CONFIG_SMP
#define ALT_SMP(instr...)					\
9998:	instr
229 230 231 232 233
/*
 * Note: if you get assembler errors from ALT_UP() when building with
 * CONFIG_THUMB2_KERNEL, you almost certainly need to use
 * ALT_SMP( W(instr) ... )
 */
234 235 236
#define ALT_UP(instr...)					\
	.pushsection ".alt.smp.init", "a"			;\
	.long	9998b						;\
237 238 239 240
9997:	instr							;\
	.if . - 9997b != 4					;\
		.error "ALT_UP() content must assemble to exactly 4 bytes";\
	.endif							;\
241 242 243 244 245
	.popsection
#define ALT_UP_B(label)					\
	.equ	up_b_offset, label - 9998b			;\
	.pushsection ".alt.smp.init", "a"			;\
	.long	9998b						;\
246
	W(b)	. + up_b_offset					;\
247 248 249 250 251 252 253
	.popsection
#else
#define ALT_SMP(instr...)
#define ALT_UP(instr...) instr
#define ALT_UP_B(label) b label
#endif

254 255 256 257 258 259 260 261 262 263 264
/*
 * Instruction barrier
 */
	.macro	instr_sync
#if __LINUX_ARM_ARCH__ >= 7
	isb
#elif __LINUX_ARM_ARCH__ == 6
	mcr	p15, 0, r0, c7, c5, 4
#endif
	.endm

265 266 267
/*
 * SMP data memory barrier
 */
268
	.macro	smp_dmb mode
269 270
#ifdef CONFIG_SMP
#if __LINUX_ARM_ARCH__ >= 7
271
	.ifeqs "\mode","arm"
272
	ALT_SMP(dmb	ish)
273
	.else
274
	ALT_SMP(W(dmb)	ish)
275
	.endif
276
#elif __LINUX_ARM_ARCH__ == 6
277 278 279
	ALT_SMP(mcr	p15, 0, r0, c7, c10, 5)	@ dmb
#else
#error Incompatible SMP platform
280
#endif
281
	.ifeqs "\mode","arm"
282
	ALT_UP(nop)
283 284 285
	.else
	ALT_UP(W(nop))
	.endif
286 287
#endif
	.endm
288

289 290 291 292 293 294 295 296
#if defined(CONFIG_CPU_V7M)
	/*
	 * setmode is used to assert to be in svc mode during boot. For v7-M
	 * this is done in __v7m_setup, so setmode can be empty here.
	 */
	.macro	setmode, mode, reg
	.endm
#elif defined(CONFIG_THUMB2_KERNEL)
297 298 299 300 301 302 303 304 305
	.macro	setmode, mode, reg
	mov	\reg, #\mode
	msr	cpsr_c, \reg
	.endm
#else
	.macro	setmode, mode, reg
	msr	cpsr_c, #\mode
	.endm
#endif
306

307 308 309 310 311 312 313 314
/*
 * Helper macro to enter SVC mode cleanly and mask interrupts. reg is
 * a scratch register for the macro to overwrite.
 *
 * This macro is intended for forcing the CPU into SVC mode at boot time.
 * you cannot return to the original mode.
 */
.macro safe_svcmode_maskall reg:req
315
#if __LINUX_ARM_ARCH__ >= 6
316
	mrs	\reg , cpsr
317 318
	eor	\reg, \reg, #HYP_MODE
	tst	\reg, #MODE_MASK
319
	bic	\reg , \reg , #MODE_MASK
320
	orr	\reg , \reg , #PSR_I_BIT | PSR_F_BIT | SVC_MODE
321 322
THUMB(	orr	\reg , \reg , #PSR_T_BIT	)
	bne	1f
323 324 325
	orr	\reg, \reg, #PSR_A_BIT
	adr	lr, BSYM(2f)
	msr	spsr_cxsf, \reg
326 327
	__MSR_ELR_HYP(14)
	__ERET
328
1:	msr	cpsr_c, \reg
329
2:
330 331 332 333 334 335 336
#else
/*
 * workaround for possibly broken pre-v6 hardware
 * (akita, Sharp Zaurus C-1000, PXA270-based)
 */
	setmode	PSR_F_BIT | PSR_I_BIT | SVC_MODE, \reg
#endif
337 338
.endm

339 340 341 342 343
/*
 * STRT/LDRT access macros with ARM and Thumb-2 variants
 */
#ifdef CONFIG_THUMB2_KERNEL

344
	.macro	usraccoff, instr, reg, ptr, inc, off, cond, abort, t=TUSER()
345 346
9999:
	.if	\inc == 1
347
	\instr\cond\()b\()\t\().w \reg, [\ptr, #\off]
348
	.elseif	\inc == 4
349
	\instr\cond\()\t\().w \reg, [\ptr, #\off]
350 351 352 353
	.else
	.error	"Unsupported inc macro argument"
	.endif

354
	.pushsection __ex_table,"a"
355 356
	.align	3
	.long	9999b, \abort
357
	.popsection
358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375
	.endm

	.macro	usracc, instr, reg, ptr, inc, cond, rept, abort
	@ explicit IT instruction needed because of the label
	@ introduced by the USER macro
	.ifnc	\cond,al
	.if	\rept == 1
	itt	\cond
	.elseif	\rept == 2
	ittt	\cond
	.else
	.error	"Unsupported rept macro argument"
	.endif
	.endif

	@ Slightly optimised to avoid incrementing the pointer twice
	usraccoff \instr, \reg, \ptr, \inc, 0, \cond, \abort
	.if	\rept == 2
376
	usraccoff \instr, \reg, \ptr, \inc, \inc, \cond, \abort
377 378 379 380 381 382 383
	.endif

	add\cond \ptr, #\rept * \inc
	.endm

#else	/* !CONFIG_THUMB2_KERNEL */

384
	.macro	usracc, instr, reg, ptr, inc, cond, rept, abort, t=TUSER()
385 386 387
	.rept	\rept
9999:
	.if	\inc == 1
388
	\instr\cond\()b\()\t \reg, [\ptr], #\inc
389
	.elseif	\inc == 4
390
	\instr\cond\()\t \reg, [\ptr], #\inc
391 392 393 394
	.else
	.error	"Unsupported inc macro argument"
	.endif

395
	.pushsection __ex_table,"a"
396 397
	.align	3
	.long	9999b, \abort
398
	.popsection
399 400 401 402 403 404 405 406 407 408 409 410
	.endr
	.endm

#endif	/* CONFIG_THUMB2_KERNEL */

	.macro	strusr, reg, ptr, inc, cond=al, rept=1, abort=9001f
	usracc	str, \reg, \ptr, \inc, \cond, \rept, \abort
	.endm

	.macro	ldrusr, reg, ptr, inc, cond=al, rept=1, abort=9001f
	usracc	ldr, \reg, \ptr, \inc, \cond, \rept, \abort
	.endm
411 412 413 414 415 416 417 418 419

/* Utility macro for declaring string literals */
	.macro	string name:req, string
	.type \name , #object
\name:
	.asciz "\string"
	.size \name , . - \name
	.endm

420 421 422 423 424 425 426 427
	.macro check_uaccess, addr:req, size:req, limit:req, tmp:req, bad:req
#ifndef CONFIG_CPU_USE_DOMAINS
	adds	\tmp, \addr, #\size - 1
	sbcccs	\tmp, \tmp, \limit
	bcs	\bad
#endif
	.endm

428
#endif /* __ASM_ASSEMBLER_H__ */