fsl_sai.c 11.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56
/*
 * Freescale ALSA SoC Digital Audio Interface (SAI) driver.
 *
 * Copyright 2012-2013 Freescale Semiconductor, Inc.
 *
 * This program is free software, you can redistribute it and/or modify it
 * under the terms of the GNU General Public License as published by the
 * Free Software Foundation, either version 2 of the License, or(at your
 * option) any later version.
 *
 */

#include <linux/clk.h>
#include <linux/delay.h>
#include <linux/dmaengine.h>
#include <linux/module.h>
#include <linux/of_address.h>
#include <linux/slab.h>
#include <sound/core.h>
#include <sound/dmaengine_pcm.h>
#include <sound/pcm_params.h>

#include "fsl_sai.h"

static inline u32 sai_readl(struct fsl_sai *sai,
		const void __iomem *addr)
{
	u32 val;

	val = __raw_readl(addr);

	if (likely(sai->big_endian_regs))
		val = be32_to_cpu(val);
	else
		val = le32_to_cpu(val);
	rmb();

	return val;
}

static inline void sai_writel(struct fsl_sai *sai,
		u32 val, void __iomem *addr)
{
	wmb();
	if (likely(sai->big_endian_regs))
		val = cpu_to_be32(val);
	else
		val = cpu_to_le32(val);

	__raw_writel(val, addr);
}

static int fsl_sai_set_dai_sysclk_tr(struct snd_soc_dai *cpu_dai,
		int clk_id, unsigned int freq, int fsl_dir)
{
	struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
57
	u32 val_cr2, reg_cr2;
58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93

	if (fsl_dir == FSL_FMT_TRANSMITTER)
		reg_cr2 = FSL_SAI_TCR2;
	else
		reg_cr2 = FSL_SAI_RCR2;

	val_cr2 = sai_readl(sai, sai->base + reg_cr2);
	switch (clk_id) {
	case FSL_SAI_CLK_BUS:
		val_cr2 &= ~FSL_SAI_CR2_MSEL_MASK;
		val_cr2 |= FSL_SAI_CR2_MSEL_BUS;
		break;
	case FSL_SAI_CLK_MAST1:
		val_cr2 &= ~FSL_SAI_CR2_MSEL_MASK;
		val_cr2 |= FSL_SAI_CR2_MSEL_MCLK1;
		break;
	case FSL_SAI_CLK_MAST2:
		val_cr2 &= ~FSL_SAI_CR2_MSEL_MASK;
		val_cr2 |= FSL_SAI_CR2_MSEL_MCLK2;
		break;
	case FSL_SAI_CLK_MAST3:
		val_cr2 &= ~FSL_SAI_CR2_MSEL_MASK;
		val_cr2 |= FSL_SAI_CR2_MSEL_MCLK3;
		break;
	default:
		return -EINVAL;
	}
	sai_writel(sai, val_cr2, sai->base + reg_cr2);

	return 0;
}

static int fsl_sai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
		int clk_id, unsigned int freq, int dir)
{
	struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
94
	int ret;
95 96 97 98 99 100 101 102 103 104 105

	if (dir == SND_SOC_CLOCK_IN)
		return 0;

	ret = clk_prepare_enable(sai->clk);
	if (ret)
		return ret;

	ret = fsl_sai_set_dai_sysclk_tr(cpu_dai, clk_id, freq,
					FSL_FMT_TRANSMITTER);
	if (ret) {
106
		dev_err(cpu_dai->dev, "Cannot set tx sysclk: %d\n", ret);
107
		goto err_clk;
108 109 110 111 112
	}

	ret = fsl_sai_set_dai_sysclk_tr(cpu_dai, clk_id, freq,
					FSL_FMT_RECEIVER);
	if (ret) {
113
		dev_err(cpu_dai->dev, "Cannot set rx sysclk: %d\n", ret);
114
		goto err_clk;
115 116
	}

117
err_clk:
118 119
	clk_disable_unprepare(sai->clk);

120
	return ret;
121 122 123 124 125 126
}

static int fsl_sai_set_dai_fmt_tr(struct snd_soc_dai *cpu_dai,
				unsigned int fmt, int fsl_dir)
{
	struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
127
	u32 val_cr2, val_cr4, reg_cr2, reg_cr4;
128 129 130 131 132 133 134 135 136 137 138 139 140 141

	if (fsl_dir == FSL_FMT_TRANSMITTER) {
		reg_cr2 = FSL_SAI_TCR2;
		reg_cr4 = FSL_SAI_TCR4;
	} else {
		reg_cr2 = FSL_SAI_RCR2;
		reg_cr4 = FSL_SAI_RCR4;
	}

	val_cr2 = sai_readl(sai, sai->base + reg_cr2);
	val_cr4 = sai_readl(sai, sai->base + reg_cr4);

	if (sai->big_endian_data)
		val_cr4 &= ~FSL_SAI_CR4_MF;
142 143
	else
		val_cr4 |= FSL_SAI_CR4_MF;
144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195

	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
	case SND_SOC_DAIFMT_I2S:
		val_cr4 |= FSL_SAI_CR4_FSE;
		break;
	default:
		return -EINVAL;
	}

	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
	case SND_SOC_DAIFMT_IB_IF:
		val_cr4 |= FSL_SAI_CR4_FSP;
		val_cr2 &= ~FSL_SAI_CR2_BCP;
		break;
	case SND_SOC_DAIFMT_IB_NF:
		val_cr4 &= ~FSL_SAI_CR4_FSP;
		val_cr2 &= ~FSL_SAI_CR2_BCP;
		break;
	case SND_SOC_DAIFMT_NB_IF:
		val_cr4 |= FSL_SAI_CR4_FSP;
		val_cr2 |= FSL_SAI_CR2_BCP;
		break;
	case SND_SOC_DAIFMT_NB_NF:
		val_cr4 &= ~FSL_SAI_CR4_FSP;
		val_cr2 |= FSL_SAI_CR2_BCP;
		break;
	default:
		return -EINVAL;
	}

	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBS_CFS:
		val_cr2 |= FSL_SAI_CR2_BCD_MSTR;
		val_cr4 |= FSL_SAI_CR4_FSD_MSTR;
		break;
	case SND_SOC_DAIFMT_CBM_CFM:
		val_cr2 &= ~FSL_SAI_CR2_BCD_MSTR;
		val_cr4 &= ~FSL_SAI_CR4_FSD_MSTR;
		break;
	default:
		return -EINVAL;
	}

	sai_writel(sai, val_cr2, sai->base + reg_cr2);
	sai_writel(sai, val_cr4, sai->base + reg_cr4);

	return 0;
}

static int fsl_sai_set_dai_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
{
	struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
196
	int ret;
197 198 199 200 201 202 203

	ret = clk_prepare_enable(sai->clk);
	if (ret)
		return ret;

	ret = fsl_sai_set_dai_fmt_tr(cpu_dai, fmt, FSL_FMT_TRANSMITTER);
	if (ret) {
204
		dev_err(cpu_dai->dev, "Cannot set tx format: %d\n", ret);
205
		goto err_clk;
206 207 208 209
	}

	ret = fsl_sai_set_dai_fmt_tr(cpu_dai, fmt, FSL_FMT_RECEIVER);
	if (ret) {
210
		dev_err(cpu_dai->dev, "Cannot set rx format: %d\n", ret);
211
		goto err_clk;
212 213
	}

214
err_clk:
215 216
	clk_disable_unprepare(sai->clk);

217
	return ret;
218 219 220 221 222 223
}

static int fsl_sai_hw_params(struct snd_pcm_substream *substream,
		struct snd_pcm_hw_params *params,
		struct snd_soc_dai *cpu_dai)
{
224
	struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
225
	u32 val_cr4, val_cr5, val_mr, reg_cr4, reg_cr5, reg_mr;
226
	unsigned int channels = params_channels(params);
227
	u32 word_width = snd_pcm_format_width(params_format(params));
228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251

	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
		reg_cr4 = FSL_SAI_TCR4;
		reg_cr5 = FSL_SAI_TCR5;
		reg_mr = FSL_SAI_TMR;
	} else {
		reg_cr4 = FSL_SAI_RCR4;
		reg_cr5 = FSL_SAI_RCR5;
		reg_mr = FSL_SAI_RMR;
	}

	val_cr4 = sai_readl(sai, sai->base + reg_cr4);
	val_cr4 &= ~FSL_SAI_CR4_SYWD_MASK;
	val_cr4 &= ~FSL_SAI_CR4_FRSZ_MASK;

	val_cr5 = sai_readl(sai, sai->base + reg_cr5);
	val_cr5 &= ~FSL_SAI_CR5_WNW_MASK;
	val_cr5 &= ~FSL_SAI_CR5_W0W_MASK;
	val_cr5 &= ~FSL_SAI_CR5_FBT_MASK;

	val_cr4 |= FSL_SAI_CR4_SYWD(word_width);
	val_cr5 |= FSL_SAI_CR5_WNW(word_width);
	val_cr5 |= FSL_SAI_CR5_W0W(word_width);

252
	val_cr5 &= ~FSL_SAI_CR5_FBT_MASK;
253 254
	if (sai->big_endian_data)
		val_cr5 |= FSL_SAI_CR5_FBT(0);
255 256
	else
		val_cr5 |= FSL_SAI_CR5_FBT(word_width - 1);
257 258

	val_cr4 |= FSL_SAI_CR4_FRSZ(channels);
259
	val_mr = ~0UL - ((1 << channels) - 1);
260 261 262 263 264 265 266 267 268 269 270 271

	sai_writel(sai, val_cr4, sai->base + reg_cr4);
	sai_writel(sai, val_cr5, sai->base + reg_cr5);
	sai_writel(sai, val_mr, sai->base + reg_mr);

	return 0;
}

static int fsl_sai_trigger(struct snd_pcm_substream *substream, int cmd,
		struct snd_soc_dai *cpu_dai)
{
	struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
272 273 274 275 276 277 278 279 280
	u32 tcsr, rcsr, val_cr2, val_cr3, reg_cr3;

	val_cr2 = sai_readl(sai, sai->base + FSL_SAI_TCR2);
	val_cr2 &= ~FSL_SAI_CR2_SYNC;
	sai_writel(sai, val_cr2, sai->base + FSL_SAI_TCR2);

	val_cr2 = sai_readl(sai, sai->base + FSL_SAI_RCR2);
	val_cr2 |= FSL_SAI_CR2_SYNC;
	sai_writel(sai, val_cr2, sai->base + FSL_SAI_RCR2);
281 282 283 284 285 286 287

	tcsr = sai_readl(sai, sai->base + FSL_SAI_TCSR);
	rcsr = sai_readl(sai, sai->base + FSL_SAI_RCSR);

	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
		tcsr |= FSL_SAI_CSR_FRDE;
		rcsr &= ~FSL_SAI_CSR_FRDE;
288
		reg_cr3 = FSL_SAI_TCR3;
289 290 291
	} else {
		rcsr |= FSL_SAI_CSR_FRDE;
		tcsr &= ~FSL_SAI_CSR_FRDE;
292
		reg_cr3 = FSL_SAI_RCR3;
293 294
	}

295 296
	val_cr3 = sai_readl(sai, sai->base + reg_cr3);

297 298 299 300 301 302
	switch (cmd) {
	case SNDRV_PCM_TRIGGER_START:
	case SNDRV_PCM_TRIGGER_RESUME:
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
		tcsr |= FSL_SAI_CSR_TERE;
		rcsr |= FSL_SAI_CSR_TERE;
303 304 305
		val_cr3 |= FSL_SAI_CR3_TRCE;

		sai_writel(sai, val_cr3, sai->base + reg_cr3);
306 307 308 309 310 311 312 313 314 315 316
		sai_writel(sai, rcsr, sai->base + FSL_SAI_RCSR);
		sai_writel(sai, tcsr, sai->base + FSL_SAI_TCSR);
		break;

	case SNDRV_PCM_TRIGGER_STOP:
	case SNDRV_PCM_TRIGGER_SUSPEND:
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
		if (!(cpu_dai->playback_active || cpu_dai->capture_active)) {
			tcsr &= ~FSL_SAI_CSR_TERE;
			rcsr &= ~FSL_SAI_CSR_TERE;
		}
317 318 319

		val_cr3 &= ~FSL_SAI_CR3_TRCE;

320 321
		sai_writel(sai, tcsr, sai->base + FSL_SAI_TCSR);
		sai_writel(sai, rcsr, sai->base + FSL_SAI_RCSR);
322
		sai_writel(sai, val_cr3, sai->base + reg_cr3);
323 324 325 326 327 328 329 330 331 332 333 334 335
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

static int fsl_sai_startup(struct snd_pcm_substream *substream,
		struct snd_soc_dai *cpu_dai)
{
	struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);

336
	return clk_prepare_enable(sai->clk);
337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358
}

static void fsl_sai_shutdown(struct snd_pcm_substream *substream,
		struct snd_soc_dai *cpu_dai)
{
	struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);

	clk_disable_unprepare(sai->clk);
}

static const struct snd_soc_dai_ops fsl_sai_pcm_dai_ops = {
	.set_sysclk	= fsl_sai_set_dai_sysclk,
	.set_fmt	= fsl_sai_set_dai_fmt,
	.hw_params	= fsl_sai_hw_params,
	.trigger	= fsl_sai_trigger,
	.startup	= fsl_sai_startup,
	.shutdown	= fsl_sai_shutdown,
};

static int fsl_sai_dai_probe(struct snd_soc_dai *cpu_dai)
{
	struct fsl_sai *sai = dev_get_drvdata(cpu_dai->dev);
359 360 361 362 363 364 365 366 367 368 369 370
	int ret;

	ret = clk_prepare_enable(sai->clk);
	if (ret)
		return ret;

	sai_writel(sai, 0x0, sai->base + FSL_SAI_RCSR);
	sai_writel(sai, 0x0, sai->base + FSL_SAI_TCSR);
	sai_writel(sai, FSL_SAI_MAXBURST_TX * 2, sai->base + FSL_SAI_TCR1);
	sai_writel(sai, FSL_SAI_MAXBURST_RX - 1, sai->base + FSL_SAI_RCR1);

	clk_disable_unprepare(sai->clk);
371

372 373
	snd_soc_dai_init_dma_data(cpu_dai, &sai->dma_params_tx,
				&sai->dma_params_rx);
374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402

	snd_soc_dai_set_drvdata(cpu_dai, sai);

	return 0;
}

static struct snd_soc_dai_driver fsl_sai_dai = {
	.probe = fsl_sai_dai_probe,
	.playback = {
		.channels_min = 1,
		.channels_max = 2,
		.rates = SNDRV_PCM_RATE_8000_96000,
		.formats = FSL_SAI_FORMATS,
	},
	.capture = {
		.channels_min = 1,
		.channels_max = 2,
		.rates = SNDRV_PCM_RATE_8000_96000,
		.formats = FSL_SAI_FORMATS,
	},
	.ops = &fsl_sai_pcm_dai_ops,
};

static const struct snd_soc_component_driver fsl_component = {
	.name           = "fsl-sai",
};

static int fsl_sai_probe(struct platform_device *pdev)
{
403
	struct device_node *np = pdev->dev.of_node;
404 405
	struct fsl_sai *sai;
	struct resource *res;
406
	int ret;
407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437

	sai = devm_kzalloc(&pdev->dev, sizeof(*sai), GFP_KERNEL);
	if (!sai)
		return -ENOMEM;

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	sai->base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(sai->base))
		return PTR_ERR(sai->base);

	sai->clk = devm_clk_get(&pdev->dev, "sai");
	if (IS_ERR(sai->clk)) {
		dev_err(&pdev->dev, "Cannot get SAI's clock\n");
		return PTR_ERR(sai->clk);
	}

	sai->dma_params_rx.addr = res->start + FSL_SAI_RDR;
	sai->dma_params_tx.addr = res->start + FSL_SAI_TDR;
	sai->dma_params_rx.maxburst = FSL_SAI_MAXBURST_RX;
	sai->dma_params_tx.maxburst = FSL_SAI_MAXBURST_TX;

	sai->big_endian_regs = of_property_read_bool(np, "big-endian-regs");
	sai->big_endian_data = of_property_read_bool(np, "big-endian-data");

	platform_set_drvdata(pdev, sai);

	ret = devm_snd_soc_register_component(&pdev->dev, &fsl_component,
			&fsl_sai_dai, 1);
	if (ret)
		return ret;

438
	return devm_snd_dmaengine_pcm_register(&pdev->dev, NULL,
439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460
			SND_DMAENGINE_PCM_FLAG_NO_RESIDUE);
}

static const struct of_device_id fsl_sai_ids[] = {
	{ .compatible = "fsl,vf610-sai", },
	{ /* sentinel */ }
};

static struct platform_driver fsl_sai_driver = {
	.probe = fsl_sai_probe,
	.driver = {
		.name = "fsl-sai",
		.owner = THIS_MODULE,
		.of_match_table = fsl_sai_ids,
	},
};
module_platform_driver(fsl_sai_driver);

MODULE_DESCRIPTION("Freescale Soc SAI Interface");
MODULE_AUTHOR("Xiubo Li, <Li.Xiubo@freescale.com>");
MODULE_ALIAS("platform:fsl-sai");
MODULE_LICENSE("GPL");