gpio-pxa.c 17.9 KB
Newer Older
1
/*
2
 *  linux/arch/arm/plat-pxa/gpio.c
3 4 5 6 7 8 9 10 11 12 13
 *
 *  Generic PXA GPIO handling
 *
 *  Author:	Nicolas Pitre
 *  Created:	Jun 15, 2001
 *  Copyright:	MontaVista Software Inc.
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License version 2 as
 *  published by the Free Software Foundation.
 */
14
#include <linux/module.h>
15 16
#include <linux/clk.h>
#include <linux/err.h>
17
#include <linux/gpio.h>
18
#include <linux/gpio-pxa.h>
19
#include <linux/init.h>
20
#include <linux/irq.h>
21
#include <linux/irqdomain.h>
22
#include <linux/io.h>
23 24
#include <linux/of.h>
#include <linux/of_device.h>
25
#include <linux/platform_device.h>
26
#include <linux/syscore_ops.h>
27
#include <linux/slab.h>
28

29 30
#include <mach/irqs.h>

31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56
/*
 * We handle the GPIOs by banks, each bank covers up to 32 GPIOs with
 * one set of registers. The register offsets are organized below:
 *
 *           GPLR    GPDR    GPSR    GPCR    GRER    GFER    GEDR
 * BANK 0 - 0x0000  0x000C  0x0018  0x0024  0x0030  0x003C  0x0048
 * BANK 1 - 0x0004  0x0010  0x001C  0x0028  0x0034  0x0040  0x004C
 * BANK 2 - 0x0008  0x0014  0x0020  0x002C  0x0038  0x0044  0x0050
 *
 * BANK 3 - 0x0100  0x010C  0x0118  0x0124  0x0130  0x013C  0x0148
 * BANK 4 - 0x0104  0x0110  0x011C  0x0128  0x0134  0x0140  0x014C
 * BANK 5 - 0x0108  0x0114  0x0120  0x012C  0x0138  0x0144  0x0150
 *
 * NOTE:
 *   BANK 3 is only available on PXA27x and later processors.
 *   BANK 4 and 5 are only available on PXA935
 */

#define GPLR_OFFSET	0x00
#define GPDR_OFFSET	0x0C
#define GPSR_OFFSET	0x18
#define GPCR_OFFSET	0x24
#define GRER_OFFSET	0x30
#define GFER_OFFSET	0x3C
#define GEDR_OFFSET	0x48
#define GAFR_OFFSET	0x54
H
Haojian Zhuang 已提交
57
#define ED_MASK_OFFSET	0x9C	/* GPIO edge detection for AP side */
58 59

#define BANK_OFF(n)	(((n) < 3) ? (n) << 2 : 0x100 + (((n) - 3) << 2))
60

61 62
int pxa_last_gpio;

63 64
#ifdef CONFIG_OF
static struct irq_domain *domain;
65
static struct device_node *pxa_gpio_of_node;
66 67
#endif

68 69
struct pxa_gpio_chip {
	struct gpio_chip chip;
70 71 72 73 74 75
	void __iomem	*regbase;
	char label[10];

	unsigned long	irq_mask;
	unsigned long	irq_edge_rise;
	unsigned long	irq_edge_fall;
76
	int (*set_wake)(unsigned int gpio, unsigned int on);
77 78 79 80 81 82 83

#ifdef CONFIG_PM
	unsigned long	saved_gplr;
	unsigned long	saved_gpdr;
	unsigned long	saved_grer;
	unsigned long	saved_gfer;
#endif
84 85
};

86 87 88 89 90 91 92 93 94
enum {
	PXA25X_GPIO = 0,
	PXA26X_GPIO,
	PXA27X_GPIO,
	PXA3XX_GPIO,
	PXA93X_GPIO,
	MMP_GPIO = 0x10,
};

95 96
static DEFINE_SPINLOCK(gpio_lock);
static struct pxa_gpio_chip *pxa_gpio_chips;
97
static int gpio_type;
98
static void __iomem *gpio_reg_base;
99 100 101 102 103 104 105 106 107

#define for_each_gpio_chip(i, c)			\
	for (i = 0, c = &pxa_gpio_chips[0]; i <= pxa_last_gpio; i += 32, c++)

static inline void __iomem *gpio_chip_base(struct gpio_chip *c)
{
	return container_of(c, struct pxa_gpio_chip, chip)->regbase;
}

108
static inline struct pxa_gpio_chip *gpio_to_pxachip(unsigned gpio)
109 110 111 112
{
	return &pxa_gpio_chips[gpio_to_bank(gpio)];
}

113 114 115 116 117 118 119 120 121 122
static inline int gpio_is_pxa_type(int type)
{
	return (type & MMP_GPIO) == 0;
}

static inline int gpio_is_mmp_type(int type)
{
	return (type & MMP_GPIO) != 0;
}

123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
/* GPIO86/87/88/89 on PXA26x have their direction bits in PXA_GPDR(2 inverted,
 * as well as their Alternate Function value being '1' for GPIO in GAFRx.
 */
static inline int __gpio_is_inverted(int gpio)
{
	if ((gpio_type == PXA26X_GPIO) && (gpio > 85))
		return 1;
	return 0;
}

/*
 * On PXA25x and PXA27x, GAFRx and GPDRx together decide the alternate
 * function of a GPIO, and GPDRx cannot be altered once configured. It
 * is attributed as "occupied" here (I know this terminology isn't
 * accurate, you are welcome to propose a better one :-)
 */
static inline int __gpio_is_occupied(unsigned gpio)
{
	struct pxa_gpio_chip *pxachip;
	void __iomem *base;
	unsigned long gafr = 0, gpdr = 0;
	int ret, af = 0, dir = 0;

	pxachip = gpio_to_pxachip(gpio);
	base = gpio_chip_base(&pxachip->chip);
	gpdr = readl_relaxed(base + GPDR_OFFSET);

	switch (gpio_type) {
	case PXA25X_GPIO:
	case PXA26X_GPIO:
	case PXA27X_GPIO:
		gafr = readl_relaxed(base + GAFR_OFFSET);
		af = (gafr >> ((gpio & 0xf) * 2)) & 0x3;
		dir = gpdr & GPIO_bit(gpio);

		if (__gpio_is_inverted(gpio))
			ret = (af != 1) || (dir == 0);
		else
			ret = (af != 0) || (dir != 0);
		break;
	default:
		ret = gpdr & GPIO_bit(gpio);
		break;
	}
	return ret;
}

170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228
#ifdef CONFIG_ARCH_PXA
static inline int __pxa_gpio_to_irq(int gpio)
{
	if (gpio_is_pxa_type(gpio_type))
		return PXA_GPIO_TO_IRQ(gpio);
	return -1;
}

static inline int __pxa_irq_to_gpio(int irq)
{
	if (gpio_is_pxa_type(gpio_type))
		return irq - PXA_GPIO_TO_IRQ(0);
	return -1;
}
#else
static inline int __pxa_gpio_to_irq(int gpio) { return -1; }
static inline int __pxa_irq_to_gpio(int irq) { return -1; }
#endif

#ifdef CONFIG_ARCH_MMP
static inline int __mmp_gpio_to_irq(int gpio)
{
	if (gpio_is_mmp_type(gpio_type))
		return MMP_GPIO_TO_IRQ(gpio);
	return -1;
}

static inline int __mmp_irq_to_gpio(int irq)
{
	if (gpio_is_mmp_type(gpio_type))
		return irq - MMP_GPIO_TO_IRQ(0);
	return -1;
}
#else
static inline int __mmp_gpio_to_irq(int gpio) { return -1; }
static inline int __mmp_irq_to_gpio(int irq) { return -1; }
#endif

static int pxa_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
{
	int gpio, ret;

	gpio = chip->base + offset;
	ret = __pxa_gpio_to_irq(gpio);
	if (ret >= 0)
		return ret;
	return __mmp_gpio_to_irq(gpio);
}

int pxa_irq_to_gpio(int irq)
{
	int ret;

	ret = __pxa_irq_to_gpio(irq);
	if (ret >= 0)
		return ret;
	return __mmp_irq_to_gpio(irq);
}

229 230
static int pxa_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
{
231 232 233 234 235 236
	void __iomem *base = gpio_chip_base(chip);
	uint32_t value, mask = 1 << offset;
	unsigned long flags;

	spin_lock_irqsave(&gpio_lock, flags);

237
	value = readl_relaxed(base + GPDR_OFFSET);
238 239 240 241
	if (__gpio_is_inverted(chip->base + offset))
		value |= mask;
	else
		value &= ~mask;
242
	writel_relaxed(value, base + GPDR_OFFSET);
243

244
	spin_unlock_irqrestore(&gpio_lock, flags);
245 246 247 248
	return 0;
}

static int pxa_gpio_direction_output(struct gpio_chip *chip,
249
				     unsigned offset, int value)
250
{
251 252 253 254
	void __iomem *base = gpio_chip_base(chip);
	uint32_t tmp, mask = 1 << offset;
	unsigned long flags;

255
	writel_relaxed(mask, base + (value ? GPSR_OFFSET : GPCR_OFFSET));
256 257 258

	spin_lock_irqsave(&gpio_lock, flags);

259
	tmp = readl_relaxed(base + GPDR_OFFSET);
260 261 262 263
	if (__gpio_is_inverted(chip->base + offset))
		tmp &= ~mask;
	else
		tmp |= mask;
264
	writel_relaxed(tmp, base + GPDR_OFFSET);
265

266
	spin_unlock_irqrestore(&gpio_lock, flags);
267 268 269 270 271
	return 0;
}

static int pxa_gpio_get(struct gpio_chip *chip, unsigned offset)
{
272
	return readl_relaxed(gpio_chip_base(chip) + GPLR_OFFSET) & (1 << offset);
273 274 275 276
}

static void pxa_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
277
	writel_relaxed(1 << offset, gpio_chip_base(chip) +
278
				(value ? GPSR_OFFSET : GPCR_OFFSET));
279 280
}

281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298
#ifdef CONFIG_OF_GPIO
static int pxa_gpio_of_xlate(struct gpio_chip *gc,
			     const struct of_phandle_args *gpiospec,
			     u32 *flags)
{
	if (gpiospec->args[0] > pxa_last_gpio)
		return -EINVAL;

	if (gc != &pxa_gpio_chips[gpiospec->args[0] / 32].chip)
		return -EINVAL;

	if (flags)
		*flags = gpiospec->args[1];

	return gpiospec->args[0] % 32;
}
#endif

299 300
static int __devinit pxa_init_gpio_chip(int gpio_end,
					int (*set_wake)(unsigned int, unsigned int))
301
{
302 303
	int i, gpio, nbanks = gpio_to_bank(gpio_end) + 1;
	struct pxa_gpio_chip *chips;
304

305
	chips = kzalloc(nbanks * sizeof(struct pxa_gpio_chip), GFP_KERNEL);
306 307 308
	if (chips == NULL) {
		pr_err("%s: failed to allocate GPIO chips\n", __func__);
		return -ENOMEM;
309 310
	}

311 312
	for (i = 0, gpio = 0; i < nbanks; i++, gpio += 32) {
		struct gpio_chip *c = &chips[i].chip;
313

314
		sprintf(chips[i].label, "gpio-%d", i);
315
		chips[i].regbase = gpio_reg_base + BANK_OFF(i);
316
		chips[i].set_wake = set_wake;
317 318 319 320 321 322 323 324

		c->base  = gpio;
		c->label = chips[i].label;

		c->direction_input  = pxa_gpio_direction_input;
		c->direction_output = pxa_gpio_direction_output;
		c->get = pxa_gpio_get;
		c->set = pxa_gpio_set;
325
		c->to_irq = pxa_gpio_to_irq;
326 327 328 329 330
#ifdef CONFIG_OF_GPIO
		c->of_node = pxa_gpio_of_node;
		c->of_xlate = pxa_gpio_of_xlate;
		c->of_gpio_n_cells = 2;
#endif
331 332 333 334 335 336 337 338

		/* number of GPIOs on last bank may be less than 32 */
		c->ngpio = (gpio + 31 > gpio_end) ? (gpio_end - gpio + 1) : 32;
		gpiochip_add(c);
	}
	pxa_gpio_chips = chips;
	return 0;
}
339

340 341 342 343 344 345 346
/* Update only those GRERx and GFERx edge detection register bits if those
 * bits are set in c->irq_mask
 */
static inline void update_edge_detect(struct pxa_gpio_chip *c)
{
	uint32_t grer, gfer;

347 348
	grer = readl_relaxed(c->regbase + GRER_OFFSET) & ~c->irq_mask;
	gfer = readl_relaxed(c->regbase + GFER_OFFSET) & ~c->irq_mask;
349 350
	grer |= c->irq_edge_rise & c->irq_mask;
	gfer |= c->irq_edge_fall & c->irq_mask;
351 352
	writel_relaxed(grer, c->regbase + GRER_OFFSET);
	writel_relaxed(gfer, c->regbase + GFER_OFFSET);
353 354
}

355
static int pxa_gpio_irq_type(struct irq_data *d, unsigned int type)
356
{
357
	struct pxa_gpio_chip *c;
358
	int gpio = pxa_irq_to_gpio(d->irq);
359
	unsigned long gpdr, mask = GPIO_bit(gpio);
360

361
	c = gpio_to_pxachip(gpio);
362 363 364 365 366

	if (type == IRQ_TYPE_PROBE) {
		/* Don't mess with enabled GPIOs using preconfigured edges or
		 * GPIOs set to alternate function or to output during probe
		 */
367
		if ((c->irq_edge_rise | c->irq_edge_fall) & GPIO_bit(gpio))
368
			return 0;
369 370

		if (__gpio_is_occupied(gpio))
371
			return 0;
372

373 374 375
		type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
	}

376
	gpdr = readl_relaxed(c->regbase + GPDR_OFFSET);
377

378
	if (__gpio_is_inverted(gpio))
379
		writel_relaxed(gpdr | mask,  c->regbase + GPDR_OFFSET);
380
	else
381
		writel_relaxed(gpdr & ~mask, c->regbase + GPDR_OFFSET);
382 383

	if (type & IRQ_TYPE_EDGE_RISING)
384
		c->irq_edge_rise |= mask;
385
	else
386
		c->irq_edge_rise &= ~mask;
387 388

	if (type & IRQ_TYPE_EDGE_FALLING)
389
		c->irq_edge_fall |= mask;
390
	else
391
		c->irq_edge_fall &= ~mask;
392

393
	update_edge_detect(c);
394

395
	pr_debug("%s: IRQ%d (GPIO%d) - edge%s%s\n", __func__, d->irq, gpio,
396 397 398 399 400 401 402
		((type & IRQ_TYPE_EDGE_RISING)  ? " rising"  : ""),
		((type & IRQ_TYPE_EDGE_FALLING) ? " falling" : ""));
	return 0;
}

static void pxa_gpio_demux_handler(unsigned int irq, struct irq_desc *desc)
{
403 404 405
	struct pxa_gpio_chip *c;
	int loop, gpio, gpio_base, n;
	unsigned long gedr;
406 407 408

	do {
		loop = 0;
409 410 411
		for_each_gpio_chip(gpio, c) {
			gpio_base = c->chip.base;

412
			gedr = readl_relaxed(c->regbase + GEDR_OFFSET);
413
			gedr = gedr & c->irq_mask;
414
			writel_relaxed(gedr, c->regbase + GEDR_OFFSET);
415

416 417 418
			n = find_first_bit(&gedr, BITS_PER_LONG);
			while (n < BITS_PER_LONG) {
				loop = 1;
419

420 421 422
				generic_handle_irq(gpio_to_irq(gpio_base + n));
				n = find_next_bit(&gedr, BITS_PER_LONG, n + 1);
			}
423 424 425 426
		}
	} while (loop);
}

427
static void pxa_ack_muxed_gpio(struct irq_data *d)
428
{
429
	int gpio = pxa_irq_to_gpio(d->irq);
430
	struct pxa_gpio_chip *c = gpio_to_pxachip(gpio);
431

432
	writel_relaxed(GPIO_bit(gpio), c->regbase + GEDR_OFFSET);
433 434
}

435
static void pxa_mask_muxed_gpio(struct irq_data *d)
436
{
437
	int gpio = pxa_irq_to_gpio(d->irq);
438
	struct pxa_gpio_chip *c = gpio_to_pxachip(gpio);
439 440 441 442
	uint32_t grer, gfer;

	c->irq_mask &= ~GPIO_bit(gpio);

443 444 445 446
	grer = readl_relaxed(c->regbase + GRER_OFFSET) & ~GPIO_bit(gpio);
	gfer = readl_relaxed(c->regbase + GFER_OFFSET) & ~GPIO_bit(gpio);
	writel_relaxed(grer, c->regbase + GRER_OFFSET);
	writel_relaxed(gfer, c->regbase + GFER_OFFSET);
447 448
}

449 450 451 452 453 454 455 456 457 458 459
static int pxa_gpio_set_wake(struct irq_data *d, unsigned int on)
{
	int gpio = pxa_irq_to_gpio(d->irq);
	struct pxa_gpio_chip *c = gpio_to_pxachip(gpio);

	if (c->set_wake)
		return c->set_wake(gpio, on);
	else
		return 0;
}

460
static void pxa_unmask_muxed_gpio(struct irq_data *d)
461
{
462
	int gpio = pxa_irq_to_gpio(d->irq);
463
	struct pxa_gpio_chip *c = gpio_to_pxachip(gpio);
464 465

	c->irq_mask |= GPIO_bit(gpio);
466
	update_edge_detect(c);
467 468 469 470
}

static struct irq_chip pxa_muxed_gpio_chip = {
	.name		= "GPIO",
471 472 473 474
	.irq_ack	= pxa_ack_muxed_gpio,
	.irq_mask	= pxa_mask_muxed_gpio,
	.irq_unmask	= pxa_unmask_muxed_gpio,
	.irq_set_type	= pxa_gpio_irq_type,
475
	.irq_set_wake	= pxa_gpio_set_wake,
476 477
};

478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508
static int pxa_gpio_nums(void)
{
	int count = 0;

#ifdef CONFIG_ARCH_PXA
	if (cpu_is_pxa25x()) {
#ifdef CONFIG_CPU_PXA26x
		count = 89;
		gpio_type = PXA26X_GPIO;
#elif defined(CONFIG_PXA25x)
		count = 84;
		gpio_type = PXA26X_GPIO;
#endif /* CONFIG_CPU_PXA26x */
	} else if (cpu_is_pxa27x()) {
		count = 120;
		gpio_type = PXA27X_GPIO;
	} else if (cpu_is_pxa93x() || cpu_is_pxa95x()) {
		count = 191;
		gpio_type = PXA93X_GPIO;
	} else if (cpu_is_pxa3xx()) {
		count = 127;
		gpio_type = PXA3XX_GPIO;
	}
#endif /* CONFIG_ARCH_PXA */

#ifdef CONFIG_ARCH_MMP
	if (cpu_is_pxa168() || cpu_is_pxa910()) {
		count = 127;
		gpio_type = MMP_GPIO;
	} else if (cpu_is_mmp2()) {
		count = 191;
509
		gpio_type = MMP_GPIO;
510 511 512 513 514
	}
#endif /* CONFIG_ARCH_MMP */
	return count;
}

515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531
static struct of_device_id pxa_gpio_dt_ids[] = {
	{ .compatible = "mrvl,pxa-gpio" },
	{ .compatible = "mrvl,mmp-gpio", .data = (void *)MMP_GPIO },
	{}
};

static int pxa_irq_domain_map(struct irq_domain *d, unsigned int irq,
			      irq_hw_number_t hw)
{
	irq_set_chip_and_handler(irq, &pxa_muxed_gpio_chip,
				 handle_edge_irq);
	set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
	return 0;
}

const struct irq_domain_ops pxa_irq_domain_ops = {
	.map	= pxa_irq_domain_map,
532
	.xlate	= irq_domain_xlate_twocell,
533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572
};

#ifdef CONFIG_OF
static int __devinit pxa_gpio_probe_dt(struct platform_device *pdev)
{
	int ret, nr_banks, nr_gpios, irq_base;
	struct device_node *prev, *next, *np = pdev->dev.of_node;
	const struct of_device_id *of_id =
				of_match_device(pxa_gpio_dt_ids, &pdev->dev);

	if (!of_id) {
		dev_err(&pdev->dev, "Failed to find gpio controller\n");
		return -EFAULT;
	}
	gpio_type = (int)of_id->data;

	next = of_get_next_child(np, NULL);
	prev = next;
	if (!next) {
		dev_err(&pdev->dev, "Failed to find child gpio node\n");
		ret = -EINVAL;
		goto err;
	}
	for (nr_banks = 1; ; nr_banks++) {
		next = of_get_next_child(np, prev);
		if (!next)
			break;
		prev = next;
	}
	of_node_put(prev);
	nr_gpios = nr_banks << 5;
	pxa_last_gpio = nr_gpios - 1;

	irq_base = irq_alloc_descs(-1, 0, nr_gpios, 0);
	if (irq_base < 0) {
		dev_err(&pdev->dev, "Failed to allocate IRQ numbers\n");
		goto err;
	}
	domain = irq_domain_add_legacy(np, nr_gpios, irq_base, 0,
				       &pxa_irq_domain_ops, NULL);
573
	pxa_gpio_of_node = np;
574 575 576 577 578 579 580 581 582
	return 0;
err:
	iounmap(gpio_reg_base);
	return ret;
}
#else
#define pxa_gpio_probe_dt(pdev)		(-1)
#endif

583
static int __devinit pxa_gpio_probe(struct platform_device *pdev)
584
{
585
	struct pxa_gpio_chip *c;
586
	struct resource *res;
587
	struct clk *clk;
588
	struct pxa_gpio_platform_data *info;
589
	int gpio, irq, ret, use_of = 0;
590
	int irq0 = 0, irq1 = 0, irq_mux, gpio_offset = 0;
591

592 593 594 595 596
	ret = pxa_gpio_probe_dt(pdev);
	if (ret < 0)
		pxa_last_gpio = pxa_gpio_nums();
	else
		use_of = 1;
597
	if (!pxa_last_gpio)
598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614
		return -EINVAL;

	irq0 = platform_get_irq_byname(pdev, "gpio0");
	irq1 = platform_get_irq_byname(pdev, "gpio1");
	irq_mux = platform_get_irq_byname(pdev, "gpio_mux");
	if ((irq0 > 0 && irq1 <= 0) || (irq0 <= 0 && irq1 > 0)
		|| (irq_mux <= 0))
		return -EINVAL;
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res)
		return -EINVAL;
	gpio_reg_base = ioremap(res->start, resource_size(res));
	if (!gpio_reg_base)
		return -EINVAL;

	if (irq0 > 0)
		gpio_offset = 2;
615

616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636
	clk = clk_get(&pdev->dev, NULL);
	if (IS_ERR(clk)) {
		dev_err(&pdev->dev, "Error %ld to get gpio clock\n",
			PTR_ERR(clk));
		iounmap(gpio_reg_base);
		return PTR_ERR(clk);
	}
	ret = clk_prepare(clk);
	if (ret) {
		clk_put(clk);
		iounmap(gpio_reg_base);
		return ret;
	}
	ret = clk_enable(clk);
	if (ret) {
		clk_unprepare(clk);
		clk_put(clk);
		iounmap(gpio_reg_base);
		return ret;
	}

637
	/* Initialize GPIO chips */
638 639
	info = dev_get_platdata(&pdev->dev);
	pxa_init_gpio_chip(pxa_last_gpio, info ? info->gpio_set_wake : NULL);
640

641
	/* clear all GPIO edge detects */
642
	for_each_gpio_chip(gpio, c) {
643 644 645
		writel_relaxed(0, c->regbase + GFER_OFFSET);
		writel_relaxed(0, c->regbase + GRER_OFFSET);
		writel_relaxed(~0,c->regbase + GEDR_OFFSET);
H
Haojian Zhuang 已提交
646 647 648
		/* unmask GPIO edge detect for AP side */
		if (gpio_is_mmp_type(gpio_type))
			writel_relaxed(~0, c->regbase + ED_MASK_OFFSET);
649 650
	}

651
	if (!use_of) {
652
#ifdef CONFIG_ARCH_PXA
653 654 655 656 657
		irq = gpio_to_irq(0);
		irq_set_chip_and_handler(irq, &pxa_muxed_gpio_chip,
					 handle_edge_irq);
		set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
		irq_set_chained_handler(IRQ_GPIO0, pxa_gpio_demux_handler);
658

659
		irq = gpio_to_irq(1);
660 661
		irq_set_chip_and_handler(irq, &pxa_muxed_gpio_chip,
					 handle_edge_irq);
662
		set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
663 664 665 666 667 668 669 670 671
		irq_set_chained_handler(IRQ_GPIO1, pxa_gpio_demux_handler);
#endif

		for (irq  = gpio_to_irq(gpio_offset);
			irq <= gpio_to_irq(pxa_last_gpio); irq++) {
			irq_set_chip_and_handler(irq, &pxa_muxed_gpio_chip,
						 handle_edge_irq);
			set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
		}
672 673
	}

674 675 676 677 678 679 680 681
	irq_set_chained_handler(irq_mux, pxa_gpio_demux_handler);
	return 0;
}

static struct platform_driver pxa_gpio_driver = {
	.probe		= pxa_gpio_probe,
	.driver		= {
		.name	= "pxa-gpio",
682
		.of_match_table = pxa_gpio_dt_ids,
683 684 685 686 687 688
	},
};

static int __init pxa_gpio_init(void)
{
	return platform_driver_register(&pxa_gpio_driver);
689
}
690
postcore_initcall(pxa_gpio_init);
691 692

#ifdef CONFIG_PM
693
static int pxa_gpio_suspend(void)
694
{
695 696
	struct pxa_gpio_chip *c;
	int gpio;
697

698
	for_each_gpio_chip(gpio, c) {
699 700 701 702
		c->saved_gplr = readl_relaxed(c->regbase + GPLR_OFFSET);
		c->saved_gpdr = readl_relaxed(c->regbase + GPDR_OFFSET);
		c->saved_grer = readl_relaxed(c->regbase + GRER_OFFSET);
		c->saved_gfer = readl_relaxed(c->regbase + GFER_OFFSET);
703 704

		/* Clear GPIO transition detect bits */
705
		writel_relaxed(0xffffffff, c->regbase + GEDR_OFFSET);
706 707 708 709
	}
	return 0;
}

710
static void pxa_gpio_resume(void)
711
{
712 713
	struct pxa_gpio_chip *c;
	int gpio;
714

715
	for_each_gpio_chip(gpio, c) {
716
		/* restore level with set/clear */
717 718
		writel_relaxed( c->saved_gplr, c->regbase + GPSR_OFFSET);
		writel_relaxed(~c->saved_gplr, c->regbase + GPCR_OFFSET);
719

720 721 722
		writel_relaxed(c->saved_grer, c->regbase + GRER_OFFSET);
		writel_relaxed(c->saved_gfer, c->regbase + GFER_OFFSET);
		writel_relaxed(c->saved_gpdr, c->regbase + GPDR_OFFSET);
723 724 725 726 727 728 729
	}
}
#else
#define pxa_gpio_suspend	NULL
#define pxa_gpio_resume		NULL
#endif

730
struct syscore_ops pxa_gpio_syscore_ops = {
731 732 733
	.suspend	= pxa_gpio_suspend,
	.resume		= pxa_gpio_resume,
};
734 735 736 737 738 739 740

static int __init pxa_gpio_sysinit(void)
{
	register_syscore_ops(&pxa_gpio_syscore_ops);
	return 0;
}
postcore_initcall(pxa_gpio_sysinit);