proc-xsc3.S 13.6 KB
Newer Older
1 2 3 4
/*
 * linux/arch/arm/mm/proc-xsc3.S
 *
 * Original Author: Matthew Gilbert
5
 * Current Maintainer: Lennert Buytenhek <buytenh@wantstofly.org>
6 7
 *
 * Copyright 2004 (C) Intel Corp.
8
 * Copyright 2005 (C) MontaVista Software, Inc.
9 10 11 12 13
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
14 15
 * MMU functions for the Intel XScale3 Core (XSC3).  The XSC3 core is
 * an extension to Intel's original XScale core that adds the following
16 17 18 19 20 21
 * features:
 *
 * - ARMv6 Supersections
 * - Low Locality Reference pages (replaces mini-cache)
 * - 36-bit addressing
 * - L2 cache
22
 * - Cache coherency if chipset supports it
23
 *
24
 * Based on original XScale code by Nicolas Pitre.
25 26 27 28 29
 */

#include <linux/linkage.h>
#include <linux/init.h>
#include <asm/assembler.h>
30
#include <asm/hwcap.h>
31
#include <mach/hardware.h>
32
#include <asm/pgtable.h>
33
#include <asm/pgtable-hwdef.h>
34 35 36 37 38 39 40 41 42 43 44
#include <asm/page.h>
#include <asm/ptrace.h>
#include "proc-macros.S"

/*
 * This is the maximum size of an area which will be flushed.  If the
 * area is larger than this, then we flush the whole cache.
 */
#define MAX_AREA_SIZE	32768

/*
45
 * The cache line size of the L1 I, L1 D and unified L2 cache.
46 47 48 49
 */
#define CACHELINESIZE	32

/*
50
 * The size of the L1 D cache.
51 52 53 54
 */
#define CACHESIZE	32768

/*
55 56 57
 * This macro is used to wait for a CP15 write and is needed when we
 * have to ensure that the last operation to the coprocessor was
 * completed before continuing with operation.
58 59 60 61 62 63 64 65
 */
	.macro	cpwait_ret, lr, rd
	mrc	p15, 0, \rd, c2, c0, 0		@ arbitrary read of cp15
	sub	pc, \lr, \rd, LSR #32		@ wait for completion and
						@ flush instruction pipeline
	.endm

/*
66
 * This macro cleans and invalidates the entire L1 D cache.
67 68 69 70 71
 */

 	.macro  clean_d_cache rd, rs
	mov	\rd, #0x1f00
	orr	\rd, \rd, #0x00e0
72
1:	mcr	p15, 0, \rd, c7, c14, 2		@ clean/invalidate L1 D line
73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
	adds	\rd, \rd, #0x40000000
	bcc	1b
	subs	\rd, \rd, #0x20
	bpl	1b
	.endm

	.text

/*
 * cpu_xsc3_proc_init()
 *
 * Nothing too exciting at the moment
 */
ENTRY(cpu_xsc3_proc_init)
	mov	pc, lr

/*
 * cpu_xsc3_proc_fin()
 */
ENTRY(cpu_xsc3_proc_fin)
	str	lr, [sp, #-4]!
	mov	r0, #PSR_F_BIT|PSR_I_BIT|SVC_MODE
	msr	cpsr_c, r0
	bl	xsc3_flush_kern_cache_all	@ clean caches
	mrc	p15, 0, r0, c1, c0, 0		@ ctrl register
	bic	r0, r0, #0x1800			@ ...IZ...........
	bic	r0, r0, #0x0006			@ .............CA.
	mcr	p15, 0, r0, c1, c0, 0		@ disable caches
	ldr	pc, [sp], #4

/*
 * cpu_xsc3_reset(loc)
 *
 * Perform a soft reset of the system.  Put the CPU into the
 * same state as it would be if it had been reset, and branch
 * to what would be the reset vector.
 *
 * loc: location to jump to for soft reset
 */
	.align	5
ENTRY(cpu_xsc3_reset)
	mov	r1, #PSR_F_BIT|PSR_I_BIT|SVC_MODE
	msr	cpsr_c, r1			@ reset CPSR
	mrc	p15, 0, r1, c1, c0, 0		@ ctrl register
	bic	r1, r1, #0x3900			@ ..VIZ..S........
118
	bic	r1, r1, #0x0086			@ ........B....CA.
119
	mcr	p15, 0, r1, c1, c0, 0		@ ctrl register
120
	mcr	p15, 0, ip, c7, c7, 0		@ invalidate L1 caches and BTB
121 122 123 124
	bic	r1, r1, #0x0001			@ ...............M
	mcr	p15, 0, r1, c1, c0, 0		@ ctrl register
	@ CAUTION: MMU turned off from this point.  We count on the pipeline
	@ already containing those two last instructions to survive.
125
	mcr	p15, 0, ip, c8, c7, 0		@ invalidate I and D TLBs
126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141
	mov	pc, r0

/*
 * cpu_xsc3_do_idle()
 *
 * Cause the processor to idle
 *
 * For now we do nothing but go to idle mode for every case
 *
 * XScale supports clock switching, but using idle mode support
 * allows external hardware to react to system state changes.
 */
	.align	5

ENTRY(cpu_xsc3_do_idle)
	mov	r0, #1
142
	mcr	p14, 0, r0, c7, c0, 0		@ go to idle
143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166
	mov	pc, lr

/* ================================= CACHE ================================ */

/*
 *	flush_user_cache_all()
 *
 *	Invalidate all cache entries in a particular address
 *	space.
 */
ENTRY(xsc3_flush_user_cache_all)
	/* FALLTHROUGH */

/*
 *	flush_kern_cache_all()
 *
 *	Clean and invalidate the entire cache.
 */
ENTRY(xsc3_flush_kern_cache_all)
	mov	r2, #VM_EXEC
	mov	ip, #0
__flush_whole_cache:
	clean_d_cache r0, r1
	tst	r2, #VM_EXEC
167 168 169
	mcrne	p15, 0, ip, c7, c5, 0		@ invalidate L1 I cache and BTB
	mcrne	p15, 0, ip, c7, c10, 4		@ data write barrier
	mcrne	p15, 0, ip, c7, c5, 4		@ prefetch flush
170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
	mov	pc, lr

/*
 *	flush_user_cache_range(start, end, vm_flags)
 *
 *	Invalidate a range of cache entries in the specified
 *	address space.
 *
 *	- start - start address (may not be aligned)
 *	- end	- end address (exclusive, may not be aligned)
 *	- vma	- vma_area_struct describing address space
 */
	.align	5
ENTRY(xsc3_flush_user_cache_range)
	mov	ip, #0
	sub	r3, r1, r0			@ calculate total size
	cmp	r3, #MAX_AREA_SIZE
	bhs	__flush_whole_cache

1:	tst	r2, #VM_EXEC
190 191
	mcrne	p15, 0, r0, c7, c5, 1		@ invalidate L1 I line
	mcr	p15, 0, r0, c7, c14, 1		@ clean/invalidate L1 D line
192 193 194 195
	add	r0, r0, #CACHELINESIZE
	cmp	r0, r1
	blo	1b
	tst	r2, #VM_EXEC
196 197 198
	mcrne	p15, 0, ip, c7, c5, 6		@ invalidate BTB
	mcrne	p15, 0, ip, c7, c10, 4		@ data write barrier
	mcrne	p15, 0, ip, c7, c5, 4		@ prefetch flush
199 200 201 202 203
	mov	pc, lr

/*
 *	coherent_kern_range(start, end)
 *
204
 *	Ensure coherency between the I cache and the D cache in the
205 206 207 208 209 210 211 212 213 214 215 216 217
 *	region described by start.  If you have non-snooping
 *	Harvard caches, you need to implement this function.
 *
 *	- start  - virtual start address
 *	- end	 - virtual end address
 *
 *	Note: single I-cache line invalidation isn't used here since
 *	it also trashes the mini I-cache used by JTAG debuggers.
 */
ENTRY(xsc3_coherent_kern_range)
/* FALLTHROUGH */
ENTRY(xsc3_coherent_user_range)
	bic	r0, r0, #CACHELINESIZE - 1
218
1:	mcr	p15, 0, r0, c7, c10, 1		@ clean L1 D line
219 220 221 222
	add	r0, r0, #CACHELINESIZE
	cmp	r0, r1
	blo	1b
	mov	r0, #0
223 224 225
	mcr	p15, 0, r0, c7, c5, 0		@ invalidate L1 I cache and BTB
	mcr	p15, 0, r0, c7, c10, 4		@ data write barrier
	mcr	p15, 0, r0, c7, c5, 4		@ prefetch flush
226 227 228
	mov	pc, lr

/*
229
 *	flush_kern_dcache_area(void *addr, size_t size)
230 231
 *
 *	Ensure no D cache aliasing occurs, either with itself or
232
 *	the I cache.
233
 *
234 235
 *	- addr	- kernel address
 *	- size	- region size
236
 */
237 238
ENTRY(xsc3_flush_kern_dcache_area)
	add	r1, r0, r1
239
1:	mcr	p15, 0, r0, c7, c14, 1		@ clean/invalidate L1 D line
240 241 242 243
	add	r0, r0, #CACHELINESIZE
	cmp	r0, r1
	blo	1b
	mov	r0, #0
244 245 246
	mcr	p15, 0, r0, c7, c5, 0		@ invalidate L1 I cache and BTB
	mcr	p15, 0, r0, c7, c10, 4		@ data write barrier
	mcr	p15, 0, r0, c7, c5, 4		@ prefetch flush
247 248 249 250 251 252 253 254 255 256 257 258 259
	mov	pc, lr

/*
 *	dma_inv_range(start, end)
 *
 *	Invalidate (discard) the specified virtual address range.
 *	May not write back any entries.  If 'start' or 'end'
 *	are not cache line aligned, those lines must be written
 *	back.
 *
 *	- start  - virtual start address
 *	- end	 - virtual end address
 */
260
xsc3_dma_inv_range:
261 262
	tst	r0, #CACHELINESIZE - 1
	bic	r0, r0, #CACHELINESIZE - 1
263
	mcrne	p15, 0, r0, c7, c10, 1		@ clean L1 D line
264
	tst	r1, #CACHELINESIZE - 1
265 266
	mcrne	p15, 0, r1, c7, c10, 1		@ clean L1 D line
1:	mcr	p15, 0, r0, c7, c6, 1		@ invalidate L1 D line
267 268 269
	add	r0, r0, #CACHELINESIZE
	cmp	r0, r1
	blo	1b
270
	mcr	p15, 0, r0, c7, c10, 4		@ data write barrier
271 272 273 274 275 276 277 278 279 280
	mov	pc, lr

/*
 *	dma_clean_range(start, end)
 *
 *	Clean the specified virtual address range.
 *
 *	- start  - virtual start address
 *	- end	 - virtual end address
 */
281
xsc3_dma_clean_range:
282
	bic	r0, r0, #CACHELINESIZE - 1
283
1:	mcr	p15, 0, r0, c7, c10, 1		@ clean L1 D line
284 285 286
	add	r0, r0, #CACHELINESIZE
	cmp	r0, r1
	blo	1b
287
	mcr	p15, 0, r0, c7, c10, 4		@ data write barrier
288 289 290 291 292 293 294 295 296 297 298 299
	mov	pc, lr

/*
 *	dma_flush_range(start, end)
 *
 *	Clean and invalidate the specified virtual address range.
 *
 *	- start  - virtual start address
 *	- end	 - virtual end address
 */
ENTRY(xsc3_dma_flush_range)
	bic	r0, r0, #CACHELINESIZE - 1
300
1:	mcr	p15, 0, r0, c7, c14, 1		@ clean/invalidate L1 D line
301 302 303
	add	r0, r0, #CACHELINESIZE
	cmp	r0, r1
	blo	1b
304
	mcr	p15, 0, r0, c7, c10, 4		@ data write barrier
305 306
	mov	pc, lr

307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330
/*
 *	dma_map_area(start, size, dir)
 *	- start	- kernel virtual start address
 *	- size	- size of region
 *	- dir	- DMA direction
 */
ENTRY(xsc3_dma_map_area)
	add	r1, r1, r0
	cmp	r2, #DMA_TO_DEVICE
	beq	xsc3_dma_clean_range
	bcs	xsc3_dma_inv_range
	b	xsc3_dma_flush_range
ENDPROC(xsc3_dma_map_area)

/*
 *	dma_unmap_area(start, size, dir)
 *	- start	- kernel virtual start address
 *	- size	- size of region
 *	- dir	- DMA direction
 */
ENTRY(xsc3_dma_unmap_area)
	mov	pc, lr
ENDPROC(xsc3_dma_unmap_area)

331 332 333 334 335 336
ENTRY(xsc3_cache_fns)
	.long	xsc3_flush_kern_cache_all
	.long	xsc3_flush_user_cache_all
	.long	xsc3_flush_user_cache_range
	.long	xsc3_coherent_kern_range
	.long	xsc3_coherent_user_range
337
	.long	xsc3_flush_kern_dcache_area
338 339
	.long	xsc3_dma_map_area
	.long	xsc3_dma_unmap_area
340 341 342
	.long	xsc3_dma_flush_range

ENTRY(cpu_xsc3_dcache_clean_area)
343
1:	mcr	p15, 0, r0, c7, c10, 1		@ clean L1 D line
344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360
	add	r0, r0, #CACHELINESIZE
	subs	r1, r1, #CACHELINESIZE
	bhi	1b
	mov	pc, lr

/* =============================== PageTable ============================== */

/*
 * cpu_xsc3_switch_mm(pgd)
 *
 * Set the translation base pointer to be as described by pgd.
 *
 * pgd: new page tables
 */
	.align	5
ENTRY(cpu_xsc3_switch_mm)
	clean_d_cache r1, r2
361 362 363
	mcr	p15, 0, ip, c7, c5, 0		@ invalidate L1 I cache and BTB
	mcr	p15, 0, ip, c7, c10, 4		@ data write barrier
	mcr	p15, 0, ip, c7, c5, 4		@ prefetch flush
364 365
	orr	r0, r0, #0x18			@ cache the page table in L2
	mcr	p15, 0, r0, c2, c0, 0		@ load page table pointer
366
	mcr	p15, 0, ip, c8, c7, 0		@ invalidate I and D TLBs
367 368 369
	cpwait_ret lr, ip

/*
R
Russell King 已提交
370
 * cpu_xsc3_set_pte_ext(ptep, pte, ext)
371 372 373
 *
 * Set a PTE and flush it out
 */
374 375
cpu_xsc3_mt_table:
	.long	0x00						@ L_PTE_MT_UNCACHED
376
	.long	PTE_EXT_TEX(1)					@ L_PTE_MT_BUFFERABLE
377
	.long	PTE_EXT_TEX(5) | PTE_CACHEABLE			@ L_PTE_MT_WRITETHROUGH
378 379
	.long	PTE_CACHEABLE | PTE_BUFFERABLE			@ L_PTE_MT_WRITEBACK
	.long	PTE_EXT_TEX(1) | PTE_BUFFERABLE			@ L_PTE_MT_DEV_SHARED
380
	.long	0x00						@ unused
381 382
	.long	0x00						@ L_PTE_MT_MINICACHE (not present)
	.long	PTE_EXT_TEX(5) | PTE_CACHEABLE | PTE_BUFFERABLE	@ L_PTE_MT_WRITEALLOC (not present?)
383
	.long	0x00						@ unused
384 385
	.long	PTE_EXT_TEX(1)					@ L_PTE_MT_DEV_WC
	.long	0x00						@ unused
386 387
	.long	PTE_CACHEABLE | PTE_BUFFERABLE			@ L_PTE_MT_DEV_CACHED
	.long	PTE_EXT_TEX(2)					@ L_PTE_MT_DEV_NONSHARED
388
	.long	0x00						@ unused
389 390 391
	.long	0x00						@ unused
	.long	0x00						@ unused

392
	.align	5
R
Russell King 已提交
393
ENTRY(cpu_xsc3_set_pte_ext)
394
	xscale_set_pte_ext_prologue
395

396
	tst	r1, #L_PTE_SHARED		@ shared?
397 398 399 400 401 402
	and	r1, r1, #L_PTE_MT_MASK
	adr	ip, cpu_xsc3_mt_table
	ldr	ip, [ip, r1]
	orrne	r2, r2, #PTE_EXT_COHERENT	@ interlock: mask in coherent bit
	bic	r2, r2, #0x0c			@ clear old C,B bits
	orr	r2, r2, ip
403

404
	xscale_set_pte_ext_epilogue
405 406 407 408 409 410 411 412 413 414 415 416
	mov	pc, lr

	.ltorg

	.align

	__INIT

	.type	__xsc3_setup, #function
__xsc3_setup:
	mov	r0, #PSR_F_BIT|PSR_I_BIT|SVC_MODE
	msr	cpsr_c, r0
417 418 419 420
	mcr	p15, 0, ip, c7, c7, 0		@ invalidate L1 caches and BTB
	mcr	p15, 0, ip, c7, c10, 4		@ data write barrier
	mcr	p15, 0, ip, c7, c5, 4		@ prefetch flush
	mcr	p15, 0, ip, c8, c7, 0		@ invalidate I and D TLBs
421 422
	orr	r4, r4, #0x18			@ cache the page table in L2
	mcr	p15, 0, r4, c2, c0, 0		@ load page table pointer
423

M
Mikael Pettersson 已提交
424
	mov	r0, #1 << 6			@ cp6 access for early sched_clock
425 426
	mcr	p15, 0, r0, c15, c1, 0		@ write CP access register

427 428 429 430
	mrc	p15, 0, r0, c1, c0, 1		@ get auxiliary control reg
	and	r0, r0, #2			@ preserve bit P bit setting
	orr	r0, r0, #(1 << 10)		@ enable L2 for LLR cache
	mcr	p15, 0, r0, c1, c0, 1		@ set auxiliary control reg
431 432 433

	adr	r5, xsc3_crval
	ldmia	r5, {r5, r6}
434
	mrc	p15, 0, r0, c1, c0, 0		@ get control register
435 436 437
	bic	r0, r0, r5			@ ..V. ..R. .... ..A.
	orr	r0, r0, r6			@ ..VI Z..S .... .C.M (mmu)
						@ ...I Z..S .... .... (uc)
438 439 440 441
	mov	pc, lr

	.size	__xsc3_setup, . - __xsc3_setup

442 443
	.type	xsc3_crval, #object
xsc3_crval:
444
	crval	clear=0x04002202, mmuset=0x00003905, ucset=0x00001900
445

446 447 448 449 450 451 452 453 454 455
	__INITDATA

/*
 * Purpose : Function pointers used to access above functions - all calls
 *	     come through these
 */

	.type	xsc3_processor_functions, #object
ENTRY(xsc3_processor_functions)
	.word	v5t_early_abort
456
	.word	legacy_pabort
457 458 459 460 461 462
	.word	cpu_xsc3_proc_init
	.word	cpu_xsc3_proc_fin
	.word	cpu_xsc3_reset
	.word	cpu_xsc3_do_idle
	.word	cpu_xsc3_dcache_clean_area
	.word	cpu_xsc3_switch_mm
R
Russell King 已提交
463
	.word	cpu_xsc3_set_pte_ext
464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479
	.size	xsc3_processor_functions, . - xsc3_processor_functions

	.section ".rodata"

	.type	cpu_arch_name, #object
cpu_arch_name:
	.asciz	"armv5te"
	.size	cpu_arch_name, . - cpu_arch_name

	.type	cpu_elf_name, #object
cpu_elf_name:
	.asciz	"v5"
	.size	cpu_elf_name, . - cpu_elf_name

	.type	cpu_xsc3_name, #object
cpu_xsc3_name:
480
	.asciz	"XScale-V3 based processor"
481 482 483 484 485 486 487 488 489 490
	.size	cpu_xsc3_name, . - cpu_xsc3_name

	.align

	.section ".proc.info.init", #alloc, #execinstr

	.type	__xsc3_proc_info,#object
__xsc3_proc_info:
	.long	0x69056000
	.long	0xffffe000
491 492 493 494 495
	.long	PMD_TYPE_SECT | \
		PMD_SECT_BUFFERABLE | \
		PMD_SECT_CACHEABLE | \
		PMD_SECT_AP_WRITE | \
		PMD_SECT_AP_READ
496
	.long	PMD_TYPE_SECT | \
497 498
		PMD_SECT_AP_WRITE | \
		PMD_SECT_AP_READ
499 500 501 502 503 504 505 506 507 508
	b	__xsc3_setup
	.long	cpu_arch_name
	.long	cpu_elf_name
	.long	HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP
	.long	cpu_xsc3_name
	.long	xsc3_processor_functions
	.long	v4wbi_tlb_fns
	.long	xsc3_mc_user_fns
	.long	xsc3_cache_fns
	.size	__xsc3_proc_info, . - __xsc3_proc_info
509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533

/* Note: PXA935 changed its implementor ID from Intel to Marvell */

	.type	__xsc3_pxa935_proc_info,#object
__xsc3_pxa935_proc_info:
	.long	0x56056000
	.long	0xffffe000
	.long	PMD_TYPE_SECT | \
		PMD_SECT_BUFFERABLE | \
		PMD_SECT_CACHEABLE | \
		PMD_SECT_AP_WRITE | \
		PMD_SECT_AP_READ
	.long	PMD_TYPE_SECT | \
		PMD_SECT_AP_WRITE | \
		PMD_SECT_AP_READ
	b	__xsc3_setup
	.long	cpu_arch_name
	.long	cpu_elf_name
	.long	HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP
	.long	cpu_xsc3_name
	.long	xsc3_processor_functions
	.long	v4wbi_tlb_fns
	.long	xsc3_mc_user_fns
	.long	xsc3_cache_fns
	.size	__xsc3_pxa935_proc_info, . - __xsc3_pxa935_proc_info