intel_hdmi.c 19.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2006 Dave Airlie <airlied@linux.ie>
 * Copyright © 2006-2009 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 *	Jesse Barnes <jesse.barnes@intel.com>
 */

#include <linux/i2c.h>
30
#include <linux/slab.h>
31 32 33 34
#include <linux/delay.h>
#include "drmP.h"
#include "drm.h"
#include "drm_crtc.h"
35
#include "drm_edid.h"
36 37 38 39
#include "intel_drv.h"
#include "i915_drm.h"
#include "i915_drv.h"

C
Chris Wilson 已提交
40 41
struct intel_hdmi {
	struct intel_encoder base;
42
	u32 sdvox_reg;
43
	int ddc_bus;
44
	uint32_t color_range;
45
	bool has_hdmi_sink;
46
	bool has_audio;
47
	enum hdmi_force_audio force_audio;
48 49
	void (*write_infoframe)(struct drm_encoder *encoder,
				struct dip_infoframe *frame);
50 51
};

C
Chris Wilson 已提交
52 53
static struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
{
54
	return container_of(encoder, struct intel_hdmi, base.base);
C
Chris Wilson 已提交
55 56
}

57 58 59 60 61 62
static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
{
	return container_of(intel_attached_encoder(connector),
			    struct intel_hdmi, base);
}

63
void intel_dip_infoframe_csum(struct dip_infoframe *frame)
64
{
65
	uint8_t *data = (uint8_t *)frame;
66 67 68
	uint8_t sum = 0;
	unsigned i;

69 70
	frame->checksum = 0;
	frame->ecc = 0;
71

72
	for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
73 74
		sum += data[i];

75
	frame->checksum = 0x100 - sum;
76 77
}

78
static u32 g4x_infoframe_index(struct dip_infoframe *frame)
79
{
80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96
	u32 flags = 0;

	switch (frame->type) {
	case DIP_TYPE_AVI:
		flags |= VIDEO_DIP_SELECT_AVI;
		break;
	case DIP_TYPE_SPD:
		flags |= VIDEO_DIP_SELECT_SPD;
		break;
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
		break;
	}

	return flags;
}

97
static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
98 99 100 101 102
{
	u32 flags = 0;

	switch (frame->type) {
	case DIP_TYPE_AVI:
103
		flags |= VIDEO_DIP_ENABLE_AVI;
104 105
		break;
	case DIP_TYPE_SPD:
106 107 108 109 110 111 112 113 114 115
		flags |= VIDEO_DIP_ENABLE_SPD;
		break;
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
		break;
	}

	return flags;
}

116 117
static void g4x_write_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
118 119
{
	uint32_t *data = (uint32_t *)frame;
120 121 122
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
123
	u32 val = I915_READ(VIDEO_DIP_CTL);
124
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
125 126 127


	/* XXX first guess at handling video port, is this corrent? */
128
	val &= ~VIDEO_DIP_PORT_MASK;
129
	if (intel_hdmi->sdvox_reg == SDVOB)
130
		val |= VIDEO_DIP_PORT_B;
131
	else if (intel_hdmi->sdvox_reg == SDVOC)
132
		val |= VIDEO_DIP_PORT_C;
133 134 135
	else
		return;

136
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
137
	val |= g4x_infoframe_index(frame);
138

139
	val &= ~g4x_infoframe_enable(frame);
140
	val |= VIDEO_DIP_ENABLE;
141

142
	I915_WRITE(VIDEO_DIP_CTL, val);
143

144
	for (i = 0; i < len; i += 4) {
145 146 147 148
		I915_WRITE(VIDEO_DIP_DATA, *data);
		data++;
	}

149
	val |= g4x_infoframe_enable(frame);
150
	val &= ~VIDEO_DIP_FREQ_MASK;
151
	val |= VIDEO_DIP_FREQ_VSYNC;
152

153
	I915_WRITE(VIDEO_DIP_CTL, val);
154 155
}

156 157 158 159 160 161 162 163
static void ibx_write_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
{
	uint32_t *data = (uint32_t *)frame;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = encoder->crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
164
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
165 166 167 168
	int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
	u32 val = I915_READ(reg);

169 170 171 172 173 174 175 176 177 178 179 180 181 182 183
	val &= ~VIDEO_DIP_PORT_MASK;
	switch (intel_hdmi->sdvox_reg) {
	case HDMIB:
		val |= VIDEO_DIP_PORT_B;
		break;
	case HDMIC:
		val |= VIDEO_DIP_PORT_C;
		break;
	case HDMID:
		val |= VIDEO_DIP_PORT_D;
		break;
	default:
		return;
	}

184 185 186
	intel_wait_for_vblank(dev, intel_crtc->pipe);

	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
187
	val |= g4x_infoframe_index(frame);
188

189
	val &= ~g4x_infoframe_enable(frame);
190 191 192 193 194 195 196 197 198
	val |= VIDEO_DIP_ENABLE;

	I915_WRITE(reg, val);

	for (i = 0; i < len; i += 4) {
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}

199
	val |= g4x_infoframe_enable(frame);
200
	val &= ~VIDEO_DIP_FREQ_MASK;
201
	val |= VIDEO_DIP_FREQ_VSYNC;
202 203 204 205 206 207

	I915_WRITE(reg, val);
}

static void cpt_write_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
208
{
209
	uint32_t *data = (uint32_t *)frame;
210 211 212 213 214
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = encoder->crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
215
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
216
	u32 val = I915_READ(reg);
217 218 219

	intel_wait_for_vblank(dev, intel_crtc->pipe);

220
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
221
	val |= g4x_infoframe_index(frame);
222

223 224 225 226 227
	/* The DIP control register spec says that we need to update the AVI
	 * infoframe without clearing its enable bit */
	if (frame->type == DIP_TYPE_AVI)
		val |= VIDEO_DIP_ENABLE_AVI;
	else
228
		val &= ~g4x_infoframe_enable(frame);
229

230 231 232
	val |= VIDEO_DIP_ENABLE;

	I915_WRITE(reg, val);
233 234

	for (i = 0; i < len; i += 4) {
235 236 237 238
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}

239
	val |= g4x_infoframe_enable(frame);
240
	val &= ~VIDEO_DIP_FREQ_MASK;
241
	val |= VIDEO_DIP_FREQ_VSYNC;
242

243
	I915_WRITE(reg, val);
244
}
245 246 247 248 249 250 251 252 253 254 255

static void vlv_write_infoframe(struct drm_encoder *encoder,
				     struct dip_infoframe *frame)
{
	uint32_t *data = (uint32_t *)frame;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = encoder->crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
256
	u32 val = I915_READ(reg);
257 258 259 260

	intel_wait_for_vblank(dev, intel_crtc->pipe);

	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
261
	val |= g4x_infoframe_index(frame);
262

263
	val &= ~g4x_infoframe_enable(frame);
264
	val |= VIDEO_DIP_ENABLE;
265

266
	I915_WRITE(reg, val);
267 268 269 270 271 272

	for (i = 0; i < len; i += 4) {
		I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}

273
	val |= g4x_infoframe_enable(frame);
274
	val &= ~VIDEO_DIP_FREQ_MASK;
275
	val |= VIDEO_DIP_FREQ_VSYNC;
276

277
	I915_WRITE(reg, val);
278 279
}

280 281 282 283 284 285 286 287 288 289 290 291
static void hsw_write_infoframe(struct drm_encoder *encoder,
				     struct dip_infoframe *frame)
{
	/* Not implemented yet, so avoid doing anything at all.
	 * This is the placeholder for Paulo Zanoni's infoframe writing patch
	 */
	DRM_DEBUG_DRIVER("Attempting to write infoframe on Haswell, this is not implemented yet.\n");

	return;

}

292 293 294 295 296 297 298 299 300 301 302 303
static void intel_set_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);

	if (!intel_hdmi->has_hdmi_sink)
		return;

	intel_dip_infoframe_csum(frame);
	intel_hdmi->write_infoframe(encoder, frame);
}

P
Paulo Zanoni 已提交
304 305
static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
					 struct drm_display_mode *adjusted_mode)
306 307 308 309 310 311 312
{
	struct dip_infoframe avi_if = {
		.type = DIP_TYPE_AVI,
		.ver = DIP_VERSION_AVI,
		.len = DIP_LEN_AVI,
	};

P
Paulo Zanoni 已提交
313 314 315
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
		avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;

316
	intel_set_infoframe(encoder, &avi_if);
317 318
}

319 320 321 322 323 324 325 326 327 328 329 330 331 332 333
static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
{
	struct dip_infoframe spd_if;

	memset(&spd_if, 0, sizeof(spd_if));
	spd_if.type = DIP_TYPE_SPD;
	spd_if.ver = DIP_VERSION_SPD;
	spd_if.len = DIP_LEN_SPD;
	strcpy(spd_if.body.spd.vn, "Intel");
	strcpy(spd_if.body.spd.pd, "Integrated gfx");
	spd_if.body.spd.sdi = DIP_SPD_PC;

	intel_set_infoframe(encoder, &spd_if);
}

334 335 336 337 338 339 340 341
static void intel_hdmi_mode_set(struct drm_encoder *encoder,
				struct drm_display_mode *mode,
				struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = encoder->crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
C
Chris Wilson 已提交
342
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
343 344
	u32 sdvox;

345
	sdvox = SDVO_ENCODING_HDMI | SDVO_BORDER_ENABLE;
346 347
	if (!HAS_PCH_SPLIT(dev))
		sdvox |= intel_hdmi->color_range;
348 349 350 351
	if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
		sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
	if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
		sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
352

353 354 355 356 357
	if (intel_crtc->bpp > 24)
		sdvox |= COLOR_FORMAT_12bpc;
	else
		sdvox |= COLOR_FORMAT_8bpc;

358 359 360 361
	/* Required on CPT */
	if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
		sdvox |= HDMI_MODE_SELECT;

362
	if (intel_hdmi->has_audio) {
363 364
		DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
				 pipe_name(intel_crtc->pipe));
365
		sdvox |= SDVO_AUDIO_ENABLE;
366
		sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
367
		intel_write_eld(encoder, adjusted_mode);
368
	}
369

370 371 372 373
	if (HAS_PCH_CPT(dev))
		sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
	else if (intel_crtc->pipe == 1)
		sdvox |= SDVO_PIPE_B_SELECT;
374

C
Chris Wilson 已提交
375 376
	I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
	POSTING_READ(intel_hdmi->sdvox_reg);
377

P
Paulo Zanoni 已提交
378
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
379
	intel_hdmi_set_spd_infoframe(encoder);
380 381 382 383 384 385
}

static void intel_hdmi_dpms(struct drm_encoder *encoder, int mode)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
386
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
387
	u32 temp;
388 389 390 391
	u32 enable_bits = SDVO_ENABLE;

	if (intel_hdmi->has_audio)
		enable_bits |= SDVO_AUDIO_ENABLE;
392

C
Chris Wilson 已提交
393
	temp = I915_READ(intel_hdmi->sdvox_reg);
394 395 396 397

	/* HW workaround, need to toggle enable bit off and on for 12bpc, but
	 * we do this anyway which shows more stable in testing.
	 */
398
	if (HAS_PCH_SPLIT(dev)) {
C
Chris Wilson 已提交
399 400
		I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
		POSTING_READ(intel_hdmi->sdvox_reg);
401 402 403
	}

	if (mode != DRM_MODE_DPMS_ON) {
404
		temp &= ~enable_bits;
405
	} else {
406
		temp |= enable_bits;
407
	}
408

C
Chris Wilson 已提交
409 410
	I915_WRITE(intel_hdmi->sdvox_reg, temp);
	POSTING_READ(intel_hdmi->sdvox_reg);
411 412 413 414

	/* HW workaround, need to write this twice for issue that may result
	 * in first write getting masked.
	 */
415
	if (HAS_PCH_SPLIT(dev)) {
C
Chris Wilson 已提交
416 417
		I915_WRITE(intel_hdmi->sdvox_reg, temp);
		POSTING_READ(intel_hdmi->sdvox_reg);
418
	}
419 420 421 422 423 424 425 426
}

static int intel_hdmi_mode_valid(struct drm_connector *connector,
				 struct drm_display_mode *mode)
{
	if (mode->clock > 165000)
		return MODE_CLOCK_HIGH;
	if (mode->clock < 20000)
427
		return MODE_CLOCK_LOW;
428 429 430 431 432 433 434 435 436 437 438 439 440 441

	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
		return MODE_NO_DBLESCAN;

	return MODE_OK;
}

static bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
				  struct drm_display_mode *mode,
				  struct drm_display_mode *adjusted_mode)
{
	return true;
}

442
static enum drm_connector_status
443
intel_hdmi_detect(struct drm_connector *connector, bool force)
444
{
445
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
446 447
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	struct edid *edid;
448
	enum drm_connector_status status = connector_status_disconnected;
449

C
Chris Wilson 已提交
450
	intel_hdmi->has_hdmi_sink = false;
451
	intel_hdmi->has_audio = false;
452
	edid = drm_get_edid(connector,
453 454
			    intel_gmbus_get_adapter(dev_priv,
						    intel_hdmi->ddc_bus));
455

456
	if (edid) {
457
		if (edid->input & DRM_EDID_INPUT_DIGITAL) {
458
			status = connector_status_connected;
459 460 461
			if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
				intel_hdmi->has_hdmi_sink =
						drm_detect_hdmi_monitor(edid);
462
			intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
463
		}
464
		connector->display_info.raw_edid = NULL;
465
		kfree(edid);
466
	}
467

468
	if (status == connector_status_connected) {
469 470 471
		if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
			intel_hdmi->has_audio =
				(intel_hdmi->force_audio == HDMI_AUDIO_ON);
472 473
	}

474
	return status;
475 476 477 478
}

static int intel_hdmi_get_modes(struct drm_connector *connector)
{
479
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
480
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
481 482 483 484 485

	/* We should parse the EDID data and find out if it's an HDMI sink so
	 * we can send audio to it.
	 */

486
	return intel_ddc_get_modes(connector,
487 488
				   intel_gmbus_get_adapter(dev_priv,
							   intel_hdmi->ddc_bus));
489 490
}

491 492 493 494 495 496 497 498 499
static bool
intel_hdmi_detect_audio(struct drm_connector *connector)
{
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	struct edid *edid;
	bool has_audio = false;

	edid = drm_get_edid(connector,
500 501
			    intel_gmbus_get_adapter(dev_priv,
						    intel_hdmi->ddc_bus));
502 503 504 505 506 507 508 509 510 511 512
	if (edid) {
		if (edid->input & DRM_EDID_INPUT_DIGITAL)
			has_audio = drm_detect_monitor_audio(edid);

		connector->display_info.raw_edid = NULL;
		kfree(edid);
	}

	return has_audio;
}

513 514 515 516 517 518
static int
intel_hdmi_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
519
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
520 521 522 523 524 525
	int ret;

	ret = drm_connector_property_set_value(connector, property, val);
	if (ret)
		return ret;

526
	if (property == dev_priv->force_audio_property) {
527
		enum hdmi_force_audio i = val;
528 529 530
		bool has_audio;

		if (i == intel_hdmi->force_audio)
531 532
			return 0;

533
		intel_hdmi->force_audio = i;
534

535
		if (i == HDMI_AUDIO_AUTO)
536 537
			has_audio = intel_hdmi_detect_audio(connector);
		else
538
			has_audio = (i == HDMI_AUDIO_ON);
539

540 541
		if (i == HDMI_AUDIO_OFF_DVI)
			intel_hdmi->has_hdmi_sink = 0;
542

543
		intel_hdmi->has_audio = has_audio;
544 545 546
		goto done;
	}

547 548 549 550 551 552 553 554
	if (property == dev_priv->broadcast_rgb_property) {
		if (val == !!intel_hdmi->color_range)
			return 0;

		intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
		goto done;
	}

555 556 557 558 559 560 561 562 563 564 565 566 567
	return -EINVAL;

done:
	if (intel_hdmi->base.base.crtc) {
		struct drm_crtc *crtc = intel_hdmi->base.base.crtc;
		drm_crtc_helper_set_mode(crtc, &crtc->mode,
					 crtc->x, crtc->y,
					 crtc->fb);
	}

	return 0;
}

568 569 570 571
static void intel_hdmi_destroy(struct drm_connector *connector)
{
	drm_sysfs_connector_remove(connector);
	drm_connector_cleanup(connector);
572
	kfree(connector);
573 574 575 576 577 578 579 580 581 582 583
}

static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
	.dpms = intel_hdmi_dpms,
	.mode_fixup = intel_hdmi_mode_fixup,
	.prepare = intel_encoder_prepare,
	.mode_set = intel_hdmi_mode_set,
	.commit = intel_encoder_commit,
};

static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
584
	.dpms = drm_helper_connector_dpms,
585 586
	.detect = intel_hdmi_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
587
	.set_property = intel_hdmi_set_property,
588 589 590 591 592 593
	.destroy = intel_hdmi_destroy,
};

static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
	.get_modes = intel_hdmi_get_modes,
	.mode_valid = intel_hdmi_mode_valid,
594
	.best_encoder = intel_best_encoder,
595 596 597
};

static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
C
Chris Wilson 已提交
598
	.destroy = intel_encoder_destroy,
599 600
};

601 602 603
static void
intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
{
604
	intel_attach_force_audio_property(connector);
605
	intel_attach_broadcast_rgb_property(connector);
606 607
}

608 609 610 611
void intel_hdmi_init(struct drm_device *dev, int sdvox_reg)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_connector *connector;
612
	struct intel_encoder *intel_encoder;
613
	struct intel_connector *intel_connector;
C
Chris Wilson 已提交
614
	struct intel_hdmi *intel_hdmi;
615
	int i;
616

C
Chris Wilson 已提交
617 618
	intel_hdmi = kzalloc(sizeof(struct intel_hdmi), GFP_KERNEL);
	if (!intel_hdmi)
619
		return;
620 621 622

	intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
	if (!intel_connector) {
C
Chris Wilson 已提交
623
		kfree(intel_hdmi);
624 625 626
		return;
	}

C
Chris Wilson 已提交
627
	intel_encoder = &intel_hdmi->base;
628 629 630
	drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

631
	connector = &intel_connector->base;
632
	drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
633
			   DRM_MODE_CONNECTOR_HDMIA);
634 635
	drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);

636
	intel_encoder->type = INTEL_OUTPUT_HDMI;
637

638
	connector->polled = DRM_CONNECTOR_POLL_HPD;
639
	connector->interlace_allowed = 1;
640
	connector->doublescan_allowed = 0;
J
Jesse Barnes 已提交
641
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
642 643

	/* Set up the DDC bus. */
644
	if (sdvox_reg == SDVOB) {
645
		intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
646
		intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
647
		dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
648
	} else if (sdvox_reg == SDVOC) {
649
		intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
650
		intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
651
		dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
652
	} else if (sdvox_reg == HDMIB) {
653
		intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
654
		intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
655
		dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
656
	} else if (sdvox_reg == HDMIC) {
657
		intel_encoder->clone_mask = (1 << INTEL_HDMIE_CLONE_BIT);
658
		intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
659
		dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
660
	} else if (sdvox_reg == HDMID) {
661
		intel_encoder->clone_mask = (1 << INTEL_HDMIF_CLONE_BIT);
662
		intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
663
		dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
664 665 666 667
	} else {
		/* If we got an unknown sdvox_reg, things are pretty much broken
		 * in a way that we should let the kernel know about it */
		BUG();
668
	}
669

C
Chris Wilson 已提交
670
	intel_hdmi->sdvox_reg = sdvox_reg;
671

672
	if (!HAS_PCH_SPLIT(dev)) {
673
		intel_hdmi->write_infoframe = g4x_write_infoframe;
674
		I915_WRITE(VIDEO_DIP_CTL, 0);
675 676 677 678
	} else if (IS_VALLEYVIEW(dev)) {
		intel_hdmi->write_infoframe = vlv_write_infoframe;
		for_each_pipe(i)
			I915_WRITE(VLV_TVIDEO_DIP_CTL(i), 0);
679 680 681 682 683 684 685
	} else if (IS_HASWELL(dev)) {
		/* FIXME: Haswell has a new set of DIP frame registers, but we are
		 * just doing the minimal required for HDMI to work at this stage.
		 */
		intel_hdmi->write_infoframe = hsw_write_infoframe;
		for_each_pipe(i)
			I915_WRITE(HSW_TVIDEO_DIP_CTL(i), 0);
686 687 688 689 690 691
	} else if (HAS_PCH_IBX(dev)) {
		intel_hdmi->write_infoframe = ibx_write_infoframe;
		for_each_pipe(i)
			I915_WRITE(TVIDEO_DIP_CTL(i), 0);
	} else {
		intel_hdmi->write_infoframe = cpt_write_infoframe;
692 693 694
		for_each_pipe(i)
			I915_WRITE(TVIDEO_DIP_CTL(i), 0);
	}
695

696
	drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
697

698 699
	intel_hdmi_add_properties(intel_hdmi, connector);

700
	intel_connector_attach_encoder(intel_connector, intel_encoder);
701 702 703 704 705 706 707 708 709 710 711
	drm_sysfs_connector_add(connector);

	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
}