pcie-rcar.c 29.7 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
2 3 4 5 6 7 8 9 10
/*
 * PCIe driver for Renesas R-Car SoCs
 *  Copyright (C) 2014 Renesas Electronics Europe Ltd
 *
 * Based on:
 *  arch/sh/drivers/pci/pcie-sh7786.c
 *  arch/sh/drivers/pci/ops-sh7786.c
 *  Copyright (C) 2009 - 2011  Paul Mundt
 *
11
 * Author: Phil Edworthy <phil.edworthy@renesas.com>
12 13
 */

M
Marek Vasut 已提交
14
#include <linux/bitops.h>
15 16 17
#include <linux/clk.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
18 19
#include <linux/irq.h>
#include <linux/irqdomain.h>
20
#include <linux/kernel.h>
21
#include <linux/init.h>
22
#include <linux/msi.h>
23 24 25 26 27
#include <linux/of_address.h>
#include <linux/of_irq.h>
#include <linux/of_pci.h>
#include <linux/of_platform.h>
#include <linux/pci.h>
28
#include <linux/phy/phy.h>
29
#include <linux/platform_device.h>
30
#include <linux/pm_runtime.h>
31 32
#include <linux/slab.h>

33 34
#include "../pci.h"

35 36
#define PCIECAR			0x000010
#define PCIECCTLR		0x000018
M
Marek Vasut 已提交
37
#define  CONFIG_SEND_ENABLE	BIT(31)
38
#define  TYPE0			(0 << 8)
M
Marek Vasut 已提交
39
#define  TYPE1			BIT(8)
40 41 42
#define PCIECDR			0x000020
#define PCIEMSR			0x000028
#define PCIEINTXR		0x000400
43 44
#define PCIEPHYSR		0x0007f0
#define  PHYRDY			BIT(0)
45
#define PCIEMSITXR		0x000840
46 47 48 49 50 51 52

/* Transfer control */
#define PCIETCTLR		0x02000
#define  CFINIT			1
#define PCIETSTR		0x02004
#define  DATA_LINK_ACTIVE	1
#define PCIEERRFR		0x02020
M
Marek Vasut 已提交
53
#define  UNSUPPORTED_REQUEST	BIT(4)
54 55 56 57 58
#define PCIEMSIFR		0x02044
#define PCIEMSIALR		0x02048
#define  MSIFE			1
#define PCIEMSIAUR		0x0204c
#define PCIEMSIIER		0x02050
59 60 61 62 63 64 65

/* root port address */
#define PCIEPRAR(x)		(0x02080 + ((x) * 0x4))

/* local address reg & mask */
#define PCIELAR(x)		(0x02200 + ((x) * 0x20))
#define PCIELAMR(x)		(0x02208 + ((x) * 0x20))
M
Marek Vasut 已提交
66 67 68
#define  LAM_PREFETCH		BIT(3)
#define  LAM_64BIT		BIT(2)
#define  LAR_ENABLE		BIT(1)
69 70

/* PCIe address reg & mask */
71 72
#define PCIEPALR(x)		(0x03400 + ((x) * 0x20))
#define PCIEPAUR(x)		(0x03404 + ((x) * 0x20))
73 74
#define PCIEPAMR(x)		(0x03408 + ((x) * 0x20))
#define PCIEPTCTLR(x)		(0x0340c + ((x) * 0x20))
M
Marek Vasut 已提交
75 76
#define  PAR_ENABLE		BIT(31)
#define  IO_SPACE		BIT(8)
77 78 79 80 81 82 83 84 85 86 87

/* Configuration */
#define PCICONF(x)		(0x010000 + ((x) * 0x4))
#define PMCAP(x)		(0x010040 + ((x) * 0x4))
#define EXPCAP(x)		(0x010070 + ((x) * 0x4))
#define VCCAP(x)		(0x010100 + ((x) * 0x4))

/* link layer */
#define IDSETR1			0x011004
#define TLCTLR			0x011048
#define MACSR			0x011054
M
Marek Vasut 已提交
88 89 90
#define  SPCHGFIN		BIT(4)
#define  SPCHGFAIL		BIT(6)
#define  SPCHGSUC		BIT(7)
91 92 93
#define  LINK_SPEED		(0xf << 16)
#define  LINK_SPEED_2_5GTS	(1 << 16)
#define  LINK_SPEED_5_0GTS	(2 << 16)
94
#define MACCTLR			0x011058
M
Marek Vasut 已提交
95 96
#define  SPEED_CHANGE		BIT(24)
#define  SCRAMBLE_DISABLE	BIT(27)
97 98
#define MACS2R			0x011078
#define MACCGSPSETR		0x011084
M
Marek Vasut 已提交
99
#define  SPCNGRSN		BIT(31)
100 101 102

/* R-Car H1 PHY */
#define H1_PCIEPHYADRR		0x04000c
M
Marek Vasut 已提交
103 104
#define  WRITE_CMD		BIT(16)
#define  PHY_ACK		BIT(24)
105 106 107 108 109
#define  RATE_POS		12
#define  LANE_POS		8
#define  ADR_POS		0
#define H1_PCIEPHYDOUTR		0x040014

110 111 112 113 114
/* R-Car Gen2 PHY */
#define GEN2_PCIEPHYADDR	0x780
#define GEN2_PCIEPHYDATA	0x784
#define GEN2_PCIEPHYCTRL	0x78c

M
Marek Vasut 已提交
115
#define INT_PCI_MSI_NR		32
116

M
Marek Vasut 已提交
117 118 119 120
#define RCONF(x)		(PCICONF(0) + (x))
#define RPMCAP(x)		(PMCAP(0) + (x))
#define REXPCAP(x)		(EXPCAP(0) + (x))
#define RVCCAP(x)		(VCCAP(0) + (x))
121

M
Marek Vasut 已提交
122 123 124
#define PCIE_CONF_BUS(b)	(((b) & 0xff) << 24)
#define PCIE_CONF_DEV(d)	(((d) & 0x1f) << 19)
#define PCIE_CONF_FUNC(f)	(((f) & 0x7) << 16)
125

M
Marek Vasut 已提交
126 127
#define RCAR_PCI_MAX_RESOURCES	4
#define MAX_NR_INBOUND_MAPS	6
128

129 130 131
struct rcar_msi {
	DECLARE_BITMAP(used, INT_PCI_MSI_NR);
	struct irq_domain *domain;
132
	struct msi_controller chip;
133 134 135 136 137 138
	unsigned long pages;
	struct mutex lock;
	int irq1;
	int irq2;
};

139
static inline struct rcar_msi *to_rcar_msi(struct msi_controller *chip)
140 141 142 143
{
	return container_of(chip, struct rcar_msi, chip);
}

144 145 146
/* Structure representing the PCIe interface */
struct rcar_pcie {
	struct device		*dev;
147
	struct phy		*phy;
148
	void __iomem		*base;
149
	struct list_head	resources;
150 151
	int			root_bus_nr;
	struct clk		*bus_clk;
152
	struct			rcar_msi msi;
153 154
};

155 156
static void rcar_pci_write_reg(struct rcar_pcie *pcie, unsigned long val,
			       unsigned long reg)
157 158 159 160
{
	writel(val, pcie->base + reg);
}

161 162
static unsigned long rcar_pci_read_reg(struct rcar_pcie *pcie,
				       unsigned long reg)
163 164 165 166 167
{
	return readl(pcie->base + reg);
}

enum {
168 169
	RCAR_PCI_ACCESS_READ,
	RCAR_PCI_ACCESS_WRITE,
170 171 172 173 174
};

static void rcar_rmw32(struct rcar_pcie *pcie, int where, u32 mask, u32 data)
{
	int shift = 8 * (where & 3);
175
	u32 val = rcar_pci_read_reg(pcie, where & ~3);
176 177 178

	val &= ~(mask << shift);
	val |= data << shift;
179
	rcar_pci_write_reg(pcie, val, where & ~3);
180 181 182 183 184
}

static u32 rcar_read_conf(struct rcar_pcie *pcie, int where)
{
	int shift = 8 * (where & 3);
185
	u32 val = rcar_pci_read_reg(pcie, where & ~3);
186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220

	return val >> shift;
}

/* Serialization is provided by 'pci_lock' in drivers/pci/access.c */
static int rcar_pcie_config_access(struct rcar_pcie *pcie,
		unsigned char access_type, struct pci_bus *bus,
		unsigned int devfn, int where, u32 *data)
{
	int dev, func, reg, index;

	dev = PCI_SLOT(devfn);
	func = PCI_FUNC(devfn);
	reg = where & ~3;
	index = reg / 4;

	/*
	 * While each channel has its own memory-mapped extended config
	 * space, it's generally only accessible when in endpoint mode.
	 * When in root complex mode, the controller is unable to target
	 * itself with either type 0 or type 1 accesses, and indeed, any
	 * controller initiated target transfer to its own config space
	 * result in a completer abort.
	 *
	 * Each channel effectively only supports a single device, but as
	 * the same channel <-> device access works for any PCI_SLOT()
	 * value, we cheat a bit here and bind the controller's config
	 * space to devfn 0 in order to enable self-enumeration. In this
	 * case the regular ECAR/ECDR path is sidelined and the mangled
	 * config access itself is initiated as an internal bus transaction.
	 */
	if (pci_is_root_bus(bus)) {
		if (dev != 0)
			return PCIBIOS_DEVICE_NOT_FOUND;

221 222
		if (access_type == RCAR_PCI_ACCESS_READ) {
			*data = rcar_pci_read_reg(pcie, PCICONF(index));
223 224 225 226 227
		} else {
			/* Keep an eye out for changes to the root bus number */
			if (pci_is_root_bus(bus) && (reg == PCI_PRIMARY_BUS))
				pcie->root_bus_nr = *data & 0xff;

228
			rcar_pci_write_reg(pcie, *data, PCICONF(index));
229 230 231 232 233 234 235 236 237
		}

		return PCIBIOS_SUCCESSFUL;
	}

	if (pcie->root_bus_nr < 0)
		return PCIBIOS_DEVICE_NOT_FOUND;

	/* Clear errors */
238
	rcar_pci_write_reg(pcie, rcar_pci_read_reg(pcie, PCIEERRFR), PCIEERRFR);
239 240

	/* Set the PIO address */
241 242
	rcar_pci_write_reg(pcie, PCIE_CONF_BUS(bus->number) |
		PCIE_CONF_DEV(dev) | PCIE_CONF_FUNC(func) | reg, PCIECAR);
243 244 245

	/* Enable the configuration access */
	if (bus->parent->number == pcie->root_bus_nr)
246
		rcar_pci_write_reg(pcie, CONFIG_SEND_ENABLE | TYPE0, PCIECCTLR);
247
	else
248
		rcar_pci_write_reg(pcie, CONFIG_SEND_ENABLE | TYPE1, PCIECCTLR);
249 250

	/* Check for errors */
251
	if (rcar_pci_read_reg(pcie, PCIEERRFR) & UNSUPPORTED_REQUEST)
252 253 254 255 256 257 258
		return PCIBIOS_DEVICE_NOT_FOUND;

	/* Check for master and target aborts */
	if (rcar_read_conf(pcie, RCONF(PCI_STATUS)) &
		(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT))
		return PCIBIOS_DEVICE_NOT_FOUND;

259 260
	if (access_type == RCAR_PCI_ACCESS_READ)
		*data = rcar_pci_read_reg(pcie, PCIECDR);
261
	else
262
		rcar_pci_write_reg(pcie, *data, PCIECDR);
263 264

	/* Disable the configuration access */
265
	rcar_pci_write_reg(pcie, 0, PCIECCTLR);
266 267 268 269 270 271 272

	return PCIBIOS_SUCCESSFUL;
}

static int rcar_pcie_read_conf(struct pci_bus *bus, unsigned int devfn,
			       int where, int size, u32 *val)
{
273
	struct rcar_pcie *pcie = bus->sysdata;
274 275
	int ret;

276
	ret = rcar_pcie_config_access(pcie, RCAR_PCI_ACCESS_READ,
277 278 279 280 281 282 283 284 285 286 287
				      bus, devfn, where, val);
	if (ret != PCIBIOS_SUCCESSFUL) {
		*val = 0xffffffff;
		return ret;
	}

	if (size == 1)
		*val = (*val >> (8 * (where & 3))) & 0xff;
	else if (size == 2)
		*val = (*val >> (8 * (where & 2))) & 0xffff;

288 289
	dev_dbg(&bus->dev, "pcie-config-read: bus=%3d devfn=0x%04x where=0x%04x size=%d val=0x%08lx\n",
		bus->number, devfn, where, size, (unsigned long)*val);
290 291 292 293 294 295 296 297

	return ret;
}

/* Serialization is provided by 'pci_lock' in drivers/pci/access.c */
static int rcar_pcie_write_conf(struct pci_bus *bus, unsigned int devfn,
				int where, int size, u32 val)
{
298
	struct rcar_pcie *pcie = bus->sysdata;
299 300 301
	int shift, ret;
	u32 data;

302
	ret = rcar_pcie_config_access(pcie, RCAR_PCI_ACCESS_READ,
303 304 305 306
				      bus, devfn, where, &data);
	if (ret != PCIBIOS_SUCCESSFUL)
		return ret;

307 308
	dev_dbg(&bus->dev, "pcie-config-write: bus=%3d devfn=0x%04x where=0x%04x size=%d val=0x%08lx\n",
		bus->number, devfn, where, size, (unsigned long)val);
309 310 311 312 313 314 315 316 317 318 319 320

	if (size == 1) {
		shift = 8 * (where & 3);
		data &= ~(0xff << shift);
		data |= ((val & 0xff) << shift);
	} else if (size == 2) {
		shift = 8 * (where & 2);
		data &= ~(0xffff << shift);
		data |= ((val & 0xffff) << shift);
	} else
		data = val;

321
	ret = rcar_pcie_config_access(pcie, RCAR_PCI_ACCESS_WRITE,
322 323 324 325 326 327 328 329 330 331
				      bus, devfn, where, &data);

	return ret;
}

static struct pci_ops rcar_pcie_ops = {
	.read	= rcar_pcie_read_conf,
	.write	= rcar_pcie_write_conf,
};

332 333
static void rcar_pcie_setup_window(int win, struct rcar_pcie *pcie,
				   struct resource *res)
334 335 336
{
	/* Setup PCIe address space mappings for each resource */
	resource_size_t size;
337
	resource_size_t res_start;
338 339
	u32 mask;

340
	rcar_pci_write_reg(pcie, 0x00000000, PCIEPTCTLR(win));
341 342 343 344 345 346 347

	/*
	 * The PAMR mask is calculated in units of 128Bytes, which
	 * keeps things pretty simple.
	 */
	size = resource_size(res);
	mask = (roundup_pow_of_two(size) / SZ_128) - 1;
348
	rcar_pci_write_reg(pcie, mask << 7, PCIEPAMR(win));
349

350 351 352 353 354
	if (res->flags & IORESOURCE_IO)
		res_start = pci_pio_to_address(res->start);
	else
		res_start = res->start;

355
	rcar_pci_write_reg(pcie, upper_32_bits(res_start), PCIEPAUR(win));
356
	rcar_pci_write_reg(pcie, lower_32_bits(res_start) & ~0x7F,
357
			   PCIEPALR(win));
358 359 360 361 362 363

	/* First resource is for IO */
	mask = PAR_ENABLE;
	if (res->flags & IORESOURCE_IO)
		mask |= IO_SPACE;

364
	rcar_pci_write_reg(pcie, mask, PCIEPTCTLR(win));
365 366
}

367
static int rcar_pcie_setup(struct list_head *resource, struct rcar_pcie *pci)
368
{
369 370
	struct resource_entry *win;
	int i = 0;
371 372

	/* Setup PCI resources */
373 374
	resource_list_for_each_entry(win, &pci->resources) {
		struct resource *res = win->res;
375 376 377 378

		if (!res->flags)
			continue;

379 380 381 382 383 384 385 386 387 388 389
		switch (resource_type(res)) {
		case IORESOURCE_IO:
		case IORESOURCE_MEM:
			rcar_pcie_setup_window(i, pci, res);
			i++;
			break;
		case IORESOURCE_BUS:
			pci->root_bus_nr = res->start;
			break;
		default:
			continue;
390 391
		}

392
		pci_add_resource(resource, res);
393 394 395 396 397
	}

	return 1;
}

398 399
static void rcar_pcie_force_speedup(struct rcar_pcie *pcie)
{
400
	struct device *dev = pcie->dev;
401 402 403 404 405 406 407
	unsigned int timeout = 1000;
	u32 macsr;

	if ((rcar_pci_read_reg(pcie, MACS2R) & LINK_SPEED) != LINK_SPEED_5_0GTS)
		return;

	if (rcar_pci_read_reg(pcie, MACCTLR) & SPEED_CHANGE) {
408
		dev_err(dev, "Speed change already in progress\n");
409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436
		return;
	}

	macsr = rcar_pci_read_reg(pcie, MACSR);
	if ((macsr & LINK_SPEED) == LINK_SPEED_5_0GTS)
		goto done;

	/* Set target link speed to 5.0 GT/s */
	rcar_rmw32(pcie, EXPCAP(12), PCI_EXP_LNKSTA_CLS,
		   PCI_EXP_LNKSTA_CLS_5_0GB);

	/* Set speed change reason as intentional factor */
	rcar_rmw32(pcie, MACCGSPSETR, SPCNGRSN, 0);

	/* Clear SPCHGFIN, SPCHGSUC, and SPCHGFAIL */
	if (macsr & (SPCHGFIN | SPCHGSUC | SPCHGFAIL))
		rcar_pci_write_reg(pcie, macsr, MACSR);

	/* Start link speed change */
	rcar_rmw32(pcie, MACCTLR, SPEED_CHANGE, SPEED_CHANGE);

	while (timeout--) {
		macsr = rcar_pci_read_reg(pcie, MACSR);
		if (macsr & SPCHGFIN) {
			/* Clear the interrupt bits */
			rcar_pci_write_reg(pcie, macsr, MACSR);

			if (macsr & SPCHGFAIL)
437
				dev_err(dev, "Speed change failed\n");
438 439 440 441 442

			goto done;
		}

		msleep(1);
443
	}
444

445
	dev_err(dev, "Speed change timed out\n");
446 447

done:
448
	dev_info(dev, "Current link speed is %s GT/s\n",
449 450 451
		 (macsr & LINK_SPEED) == LINK_SPEED_5_0GTS ? "5" : "2.5");
}

452
static int rcar_pcie_enable(struct rcar_pcie *pcie)
453
{
454
	struct device *dev = pcie->dev;
455
	struct pci_host_bridge *bridge = pci_host_bridge_from_priv(pcie);
456
	struct pci_bus *bus, *child;
457
	int ret;
458

459 460 461
	/* Try setting 5 GT/s link speed */
	rcar_pcie_force_speedup(pcie);

462
	rcar_pcie_setup(&bridge->windows, pcie);
463

464
	pci_add_flags(PCI_REASSIGN_ALL_BUS);
465

466 467 468 469
	bridge->dev.parent = dev;
	bridge->sysdata = pcie;
	bridge->busnr = pcie->root_bus_nr;
	bridge->ops = &rcar_pcie_ops;
470 471
	bridge->map_irq = of_irq_parse_and_map_pci;
	bridge->swizzle_irq = pci_common_swizzle;
472
	if (IS_ENABLED(CONFIG_PCI_MSI))
473
		bridge->msi = &pcie->msi.chip;
474

475
	ret = pci_scan_root_bus_bridge(bridge);
476
	if (ret < 0)
477
		return ret;
478

479 480
	bus = bridge->bus;

481 482
	pci_bus_size_bridges(bus);
	pci_bus_assign_resources(bus);
483

484 485
	list_for_each_entry(child, &bus->children, node)
		pcie_bus_configure_settings(child);
486 487 488 489

	pci_bus_add_devices(bus);

	return 0;
490 491 492 493
}

static int phy_wait_for_ack(struct rcar_pcie *pcie)
{
494
	struct device *dev = pcie->dev;
495 496 497
	unsigned int timeout = 100;

	while (timeout--) {
498
		if (rcar_pci_read_reg(pcie, H1_PCIEPHYADRR) & PHY_ACK)
499 500 501 502 503
			return 0;

		udelay(100);
	}

504
	dev_err(dev, "Access to PCIe phy timed out\n");
505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520

	return -ETIMEDOUT;
}

static void phy_write_reg(struct rcar_pcie *pcie,
				 unsigned int rate, unsigned int addr,
				 unsigned int lane, unsigned int data)
{
	unsigned long phyaddr;

	phyaddr = WRITE_CMD |
		((rate & 1) << RATE_POS) |
		((lane & 0xf) << LANE_POS) |
		((addr & 0xff) << ADR_POS);

	/* Set write data */
521 522
	rcar_pci_write_reg(pcie, data, H1_PCIEPHYDOUTR);
	rcar_pci_write_reg(pcie, phyaddr, H1_PCIEPHYADRR);
523 524 525 526 527

	/* Ignore errors as they will be dealt with if the data link is down */
	phy_wait_for_ack(pcie);

	/* Clear command */
528 529
	rcar_pci_write_reg(pcie, 0, H1_PCIEPHYDOUTR);
	rcar_pci_write_reg(pcie, 0, H1_PCIEPHYADRR);
530 531 532 533 534

	/* Ignore errors as they will be dealt with if the data link is down */
	phy_wait_for_ack(pcie);
}

535
static int rcar_pcie_wait_for_phyrdy(struct rcar_pcie *pcie)
536 537 538 539
{
	unsigned int timeout = 10;

	while (timeout--) {
540
		if (rcar_pci_read_reg(pcie, PCIEPHYSR) & PHYRDY)
541 542 543 544 545 546 547 548 549 550
			return 0;

		msleep(5);
	}

	return -ETIMEDOUT;
}

static int rcar_pcie_wait_for_dl(struct rcar_pcie *pcie)
{
551
	unsigned int timeout = 10000;
552 553

	while (timeout--) {
554
		if ((rcar_pci_read_reg(pcie, PCIETSTR) & DATA_LINK_ACTIVE))
555 556
			return 0;

557 558
		udelay(5);
		cpu_relax();
559 560 561 562 563 564 565 566 567 568
	}

	return -ETIMEDOUT;
}

static int rcar_pcie_hw_init(struct rcar_pcie *pcie)
{
	int err;

	/* Begin initialization */
569
	rcar_pci_write_reg(pcie, 0, PCIETCTLR);
570 571

	/* Set mode */
572
	rcar_pci_write_reg(pcie, 1, PCIEMSR);
573

574 575 576 577
	err = rcar_pcie_wait_for_phyrdy(pcie);
	if (err)
		return err;

578 579 580 581 582
	/*
	 * Initial header for port config space is type 1, set the device
	 * class to match. Hardware takes care of propagating the IDSETR
	 * settings, so there is no need to bother with a quirk.
	 */
583
	rcar_pci_write_reg(pcie, PCI_CLASS_BRIDGE_PCI << 16, IDSETR1);
584 585 586 587 588 589 590 591 592

	/*
	 * Setup Secondary Bus Number & Subordinate Bus Number, even though
	 * they aren't used, to avoid bridge being detected as broken.
	 */
	rcar_rmw32(pcie, RCONF(PCI_SECONDARY_BUS), 0xff, 1);
	rcar_rmw32(pcie, RCONF(PCI_SUBORDINATE_BUS), 0xff, 1);

	/* Initialize default capabilities. */
593
	rcar_rmw32(pcie, REXPCAP(0), 0xff, PCI_CAP_ID_EXP);
594 595 596 597 598 599
	rcar_rmw32(pcie, REXPCAP(PCI_EXP_FLAGS),
		PCI_EXP_FLAGS_TYPE, PCI_EXP_TYPE_ROOT_PORT << 4);
	rcar_rmw32(pcie, RCONF(PCI_HEADER_TYPE), 0x7f,
		PCI_HEADER_TYPE_BRIDGE);

	/* Enable data link layer active state reporting */
600 601
	rcar_rmw32(pcie, REXPCAP(PCI_EXP_LNKCAP), PCI_EXP_LNKCAP_DLLLARC,
		PCI_EXP_LNKCAP_DLLLARC);
602 603 604 605 606

	/* Write out the physical slot number = 0 */
	rcar_rmw32(pcie, REXPCAP(PCI_EXP_SLTCAP), PCI_EXP_SLTCAP_PSN, 0);

	/* Set the completion timer timeout to the maximum 50ms. */
607
	rcar_rmw32(pcie, TLCTLR + 1, 0x3f, 50);
608 609

	/* Terminate list of capabilities (Next Capability Offset=0) */
610
	rcar_rmw32(pcie, RVCCAP(0), 0xfff00000, 0);
611

612 613
	/* Enable MSI */
	if (IS_ENABLED(CONFIG_PCI_MSI))
614
		rcar_pci_write_reg(pcie, 0x801f0000, PCIEMSITXR);
615

616
	/* Finish initialization - establish a PCI Express link */
617
	rcar_pci_write_reg(pcie, CFINIT, PCIETCTLR);
618 619 620 621 622 623 624 625 626 627 628 629 630 631

	/* This will timeout if we don't have a link. */
	err = rcar_pcie_wait_for_dl(pcie);
	if (err)
		return err;

	/* Enable INTx interrupts */
	rcar_rmw32(pcie, PCIEINTXR, 0, 0xF << 8);

	wmb();

	return 0;
}

632
static int rcar_pcie_phy_init_h1(struct rcar_pcie *pcie)
633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651
{
	/* Initialize the phy */
	phy_write_reg(pcie, 0, 0x42, 0x1, 0x0EC34191);
	phy_write_reg(pcie, 1, 0x42, 0x1, 0x0EC34180);
	phy_write_reg(pcie, 0, 0x43, 0x1, 0x00210188);
	phy_write_reg(pcie, 1, 0x43, 0x1, 0x00210188);
	phy_write_reg(pcie, 0, 0x44, 0x1, 0x015C0014);
	phy_write_reg(pcie, 1, 0x44, 0x1, 0x015C0014);
	phy_write_reg(pcie, 1, 0x4C, 0x1, 0x786174A0);
	phy_write_reg(pcie, 1, 0x4D, 0x1, 0x048000BB);
	phy_write_reg(pcie, 0, 0x51, 0x1, 0x079EC062);
	phy_write_reg(pcie, 0, 0x52, 0x1, 0x20000000);
	phy_write_reg(pcie, 1, 0x52, 0x1, 0x20000000);
	phy_write_reg(pcie, 1, 0x56, 0x1, 0x00003806);

	phy_write_reg(pcie, 0, 0x60, 0x1, 0x004B03A5);
	phy_write_reg(pcie, 0, 0x64, 0x1, 0x3F0F1F0F);
	phy_write_reg(pcie, 0, 0x66, 0x1, 0x00008000);

652
	return 0;
653 654
}

655
static int rcar_pcie_phy_init_gen2(struct rcar_pcie *pcie)
656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671
{
	/*
	 * These settings come from the R-Car Series, 2nd Generation User's
	 * Manual, section 50.3.1 (2) Initialization of the physical layer.
	 */
	rcar_pci_write_reg(pcie, 0x000f0030, GEN2_PCIEPHYADDR);
	rcar_pci_write_reg(pcie, 0x00381203, GEN2_PCIEPHYDATA);
	rcar_pci_write_reg(pcie, 0x00000001, GEN2_PCIEPHYCTRL);
	rcar_pci_write_reg(pcie, 0x00000006, GEN2_PCIEPHYCTRL);

	rcar_pci_write_reg(pcie, 0x000f0054, GEN2_PCIEPHYADDR);
	/* The following value is for DC connection, no termination resistor */
	rcar_pci_write_reg(pcie, 0x13802007, GEN2_PCIEPHYDATA);
	rcar_pci_write_reg(pcie, 0x00000001, GEN2_PCIEPHYCTRL);
	rcar_pci_write_reg(pcie, 0x00000006, GEN2_PCIEPHYCTRL);

672
	return 0;
673 674
}

675
static int rcar_pcie_phy_init_gen3(struct rcar_pcie *pcie)
676 677 678 679 680 681 682
{
	int err;

	err = phy_init(pcie->phy);
	if (err)
		return err;

683
	return phy_power_on(pcie->phy);
684 685
}

686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702
static int rcar_msi_alloc(struct rcar_msi *chip)
{
	int msi;

	mutex_lock(&chip->lock);

	msi = find_first_zero_bit(chip->used, INT_PCI_MSI_NR);
	if (msi < INT_PCI_MSI_NR)
		set_bit(msi, chip->used);
	else
		msi = -ENOSPC;

	mutex_unlock(&chip->lock);

	return msi;
}

703 704 705 706 707 708 709 710 711 712 713 714
static int rcar_msi_alloc_region(struct rcar_msi *chip, int no_irqs)
{
	int msi;

	mutex_lock(&chip->lock);
	msi = bitmap_find_free_region(chip->used, INT_PCI_MSI_NR,
				      order_base_2(no_irqs));
	mutex_unlock(&chip->lock);

	return msi;
}

715 716 717 718 719 720 721 722 723 724 725
static void rcar_msi_free(struct rcar_msi *chip, unsigned long irq)
{
	mutex_lock(&chip->lock);
	clear_bit(irq, chip->used);
	mutex_unlock(&chip->lock);
}

static irqreturn_t rcar_pcie_msi_irq(int irq, void *data)
{
	struct rcar_pcie *pcie = data;
	struct rcar_msi *msi = &pcie->msi;
726
	struct device *dev = pcie->dev;
727 728
	unsigned long reg;

729
	reg = rcar_pci_read_reg(pcie, PCIEMSIFR);
730 731 732 733 734 735 736 737 738 739

	/* MSI & INTx share an interrupt - we only handle MSI here */
	if (!reg)
		return IRQ_NONE;

	while (reg) {
		unsigned int index = find_first_bit(&reg, 32);
		unsigned int irq;

		/* clear the interrupt */
740
		rcar_pci_write_reg(pcie, 1 << index, PCIEMSIFR);
741 742 743 744 745 746

		irq = irq_find_mapping(msi->domain, index);
		if (irq) {
			if (test_bit(index, msi->used))
				generic_handle_irq(irq);
			else
747
				dev_info(dev, "unhandled MSI\n");
748 749
		} else {
			/* Unknown MSI, just clear it */
750
			dev_dbg(dev, "unexpected MSI\n");
751 752 753
		}

		/* see if there's any more pending in this vector */
754
		reg = rcar_pci_read_reg(pcie, PCIEMSIFR);
755 756 757 758 759
	}

	return IRQ_HANDLED;
}

760
static int rcar_msi_setup_irq(struct msi_controller *chip, struct pci_dev *pdev,
761 762 763 764 765 766 767 768 769 770 771 772
			      struct msi_desc *desc)
{
	struct rcar_msi *msi = to_rcar_msi(chip);
	struct rcar_pcie *pcie = container_of(chip, struct rcar_pcie, msi.chip);
	struct msi_msg msg;
	unsigned int irq;
	int hwirq;

	hwirq = rcar_msi_alloc(msi);
	if (hwirq < 0)
		return hwirq;

773
	irq = irq_find_mapping(msi->domain, hwirq);
774 775 776 777 778 779 780
	if (!irq) {
		rcar_msi_free(msi, hwirq);
		return -EINVAL;
	}

	irq_set_msi_desc(irq, desc);

781 782
	msg.address_lo = rcar_pci_read_reg(pcie, PCIEMSIALR) & ~MSIFE;
	msg.address_hi = rcar_pci_read_reg(pcie, PCIEMSIAUR);
783 784
	msg.data = hwirq;

785
	pci_write_msi_msg(irq, &msg);
786 787 788 789

	return 0;
}

790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841
static int rcar_msi_setup_irqs(struct msi_controller *chip,
			       struct pci_dev *pdev, int nvec, int type)
{
	struct rcar_pcie *pcie = container_of(chip, struct rcar_pcie, msi.chip);
	struct rcar_msi *msi = to_rcar_msi(chip);
	struct msi_desc *desc;
	struct msi_msg msg;
	unsigned int irq;
	int hwirq;
	int i;

	/* MSI-X interrupts are not supported */
	if (type == PCI_CAP_ID_MSIX)
		return -EINVAL;

	WARN_ON(!list_is_singular(&pdev->dev.msi_list));
	desc = list_entry(pdev->dev.msi_list.next, struct msi_desc, list);

	hwirq = rcar_msi_alloc_region(msi, nvec);
	if (hwirq < 0)
		return -ENOSPC;

	irq = irq_find_mapping(msi->domain, hwirq);
	if (!irq)
		return -ENOSPC;

	for (i = 0; i < nvec; i++) {
		/*
		 * irq_create_mapping() called from rcar_pcie_probe() pre-
		 * allocates descs,  so there is no need to allocate descs here.
		 * We can therefore assume that if irq_find_mapping() above
		 * returns non-zero, then the descs are also successfully
		 * allocated.
		 */
		if (irq_set_msi_desc_off(irq, i, desc)) {
			/* TODO: clear */
			return -EINVAL;
		}
	}

	desc->nvec_used = nvec;
	desc->msi_attrib.multiple = order_base_2(nvec);

	msg.address_lo = rcar_pci_read_reg(pcie, PCIEMSIALR) & ~MSIFE;
	msg.address_hi = rcar_pci_read_reg(pcie, PCIEMSIAUR);
	msg.data = hwirq;

	pci_write_msi_msg(irq, &msg);

	return 0;
}

842
static void rcar_msi_teardown_irq(struct msi_controller *chip, unsigned int irq)
843 844 845 846 847 848 849 850 851
{
	struct rcar_msi *msi = to_rcar_msi(chip);
	struct irq_data *d = irq_get_irq_data(irq);

	rcar_msi_free(msi, d->hwirq);
}

static struct irq_chip rcar_msi_irq_chip = {
	.name = "R-Car PCIe MSI",
852 853 854 855
	.irq_enable = pci_msi_unmask_irq,
	.irq_disable = pci_msi_mask_irq,
	.irq_mask = pci_msi_mask_irq,
	.irq_unmask = pci_msi_unmask_irq,
856 857 858 859 860 861 862 863 864 865 866 867 868 869 870
};

static int rcar_msi_map(struct irq_domain *domain, unsigned int irq,
			irq_hw_number_t hwirq)
{
	irq_set_chip_and_handler(irq, &rcar_msi_irq_chip, handle_simple_irq);
	irq_set_chip_data(irq, domain->host_data);

	return 0;
}

static const struct irq_domain_ops msi_domain_ops = {
	.map = rcar_msi_map,
};

871 872 873 874 875 876 877 878 879 880 881 882 883 884
static void rcar_pcie_unmap_msi(struct rcar_pcie *pcie)
{
	struct rcar_msi *msi = &pcie->msi;
	int i, irq;

	for (i = 0; i < INT_PCI_MSI_NR; i++) {
		irq = irq_find_mapping(msi->domain, i);
		if (irq > 0)
			irq_dispose_mapping(irq);
	}

	irq_domain_remove(msi->domain);
}

885 886
static int rcar_pcie_enable_msi(struct rcar_pcie *pcie)
{
887
	struct device *dev = pcie->dev;
888 889
	struct rcar_msi *msi = &pcie->msi;
	unsigned long base;
890
	int err, i;
891 892 893

	mutex_init(&msi->lock);

894
	msi->chip.dev = dev;
895
	msi->chip.setup_irq = rcar_msi_setup_irq;
896
	msi->chip.setup_irqs = rcar_msi_setup_irqs;
897 898
	msi->chip.teardown_irq = rcar_msi_teardown_irq;

899
	msi->domain = irq_domain_add_linear(dev->of_node, INT_PCI_MSI_NR,
900 901
					    &msi_domain_ops, &msi->chip);
	if (!msi->domain) {
902
		dev_err(dev, "failed to create IRQ domain\n");
903 904 905
		return -ENOMEM;
	}

906 907 908
	for (i = 0; i < INT_PCI_MSI_NR; i++)
		irq_create_mapping(msi->domain, i);

909
	/* Two irqs are for MSI, but they are also used for non-MSI irqs */
910
	err = devm_request_irq(dev, msi->irq1, rcar_pcie_msi_irq,
911 912
			       IRQF_SHARED | IRQF_NO_THREAD,
			       rcar_msi_irq_chip.name, pcie);
913
	if (err < 0) {
914
		dev_err(dev, "failed to request IRQ: %d\n", err);
915 916 917
		goto err;
	}

918
	err = devm_request_irq(dev, msi->irq2, rcar_pcie_msi_irq,
919 920
			       IRQF_SHARED | IRQF_NO_THREAD,
			       rcar_msi_irq_chip.name, pcie);
921
	if (err < 0) {
922
		dev_err(dev, "failed to request IRQ: %d\n", err);
923 924 925 926 927 928 929
		goto err;
	}

	/* setup MSI data target */
	msi->pages = __get_free_pages(GFP_KERNEL, 0);
	base = virt_to_phys((void *)msi->pages);

930 931
	rcar_pci_write_reg(pcie, base | MSIFE, PCIEMSIALR);
	rcar_pci_write_reg(pcie, 0, PCIEMSIAUR);
932 933

	/* enable all MSI interrupts */
934
	rcar_pci_write_reg(pcie, 0xffffffff, PCIEMSIIER);
935 936 937 938

	return 0;

err:
939
	rcar_pcie_unmap_msi(pcie);
940 941 942
	return err;
}

943 944 945 946 947 948 949 950 951 952 953 954
static void rcar_pcie_teardown_msi(struct rcar_pcie *pcie)
{
	struct rcar_msi *msi = &pcie->msi;

	/* Disable all MSI interrupts */
	rcar_pci_write_reg(pcie, 0, PCIEMSIIER);

	/* Disable address decoding of the MSI interrupt, MSIFE */
	rcar_pci_write_reg(pcie, 0, PCIEMSIALR);

	free_pages(msi->pages, 0);

955
	rcar_pcie_unmap_msi(pcie);
956 957
}

958
static int rcar_pcie_get_resources(struct rcar_pcie *pcie)
959
{
960
	struct device *dev = pcie->dev;
961
	struct resource res;
962
	int err, i;
963

964 965 966 967
	pcie->phy = devm_phy_optional_get(dev, "pcie");
	if (IS_ERR(pcie->phy))
		return PTR_ERR(pcie->phy);

968
	err = of_address_to_resource(dev->of_node, 0, &res);
969 970 971
	if (err)
		return err;

972
	pcie->base = devm_ioremap_resource(dev, &res);
973 974 975
	if (IS_ERR(pcie->base))
		return PTR_ERR(pcie->base);

976
	pcie->bus_clk = devm_clk_get(dev, "pcie_bus");
977
	if (IS_ERR(pcie->bus_clk)) {
978
		dev_err(dev, "cannot get pcie bus clock\n");
979
		return PTR_ERR(pcie->bus_clk);
980 981
	}

982
	i = irq_of_parse_and_map(dev->of_node, 0);
983
	if (!i) {
984
		dev_err(dev, "cannot get platform resources for msi interrupt\n");
985
		err = -ENOENT;
986
		goto err_irq1;
987 988 989
	}
	pcie->msi.irq1 = i;

990
	i = irq_of_parse_and_map(dev->of_node, 1);
991
	if (!i) {
992
		dev_err(dev, "cannot get platform resources for msi interrupt\n");
993
		err = -ENOENT;
994
		goto err_irq2;
995 996 997
	}
	pcie->msi.irq2 = i;

998 999
	return 0;

1000 1001 1002
err_irq2:
	irq_dispose_mapping(pcie->msi.irq1);
err_irq1:
1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028
	return err;
}

static int rcar_pcie_inbound_ranges(struct rcar_pcie *pcie,
				    struct of_pci_range *range,
				    int *index)
{
	u64 restype = range->flags;
	u64 cpu_addr = range->cpu_addr;
	u64 cpu_end = range->cpu_addr + range->size;
	u64 pci_addr = range->pci_addr;
	u32 flags = LAM_64BIT | LAR_ENABLE;
	u64 mask;
	u64 size;
	int idx = *index;

	if (restype & IORESOURCE_PREFETCH)
		flags |= LAM_PREFETCH;

	/*
	 * If the size of the range is larger than the alignment of the start
	 * address, we have to use multiple entries to perform the mapping.
	 */
	if (cpu_addr > 0) {
		unsigned long nr_zeros = __ffs64(cpu_addr);
		u64 alignment = 1ULL << nr_zeros;
1029

1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
		size = min(range->size, alignment);
	} else {
		size = range->size;
	}
	/* Hardware supports max 4GiB inbound region */
	size = min(size, 1ULL << 32);

	mask = roundup_pow_of_two(size) - 1;
	mask &= ~0xf;

	while (cpu_addr < cpu_end) {
		/*
		 * Set up 64-bit inbound regions as the range parser doesn't
		 * distinguish between 32 and 64-bit types.
		 */
1045 1046
		rcar_pci_write_reg(pcie, lower_32_bits(pci_addr),
				   PCIEPRAR(idx));
1047
		rcar_pci_write_reg(pcie, lower_32_bits(cpu_addr), PCIELAR(idx));
1048 1049
		rcar_pci_write_reg(pcie, lower_32_bits(mask) | flags,
				   PCIELAMR(idx));
1050

1051 1052 1053 1054
		rcar_pci_write_reg(pcie, upper_32_bits(pci_addr),
				   PCIEPRAR(idx + 1));
		rcar_pci_write_reg(pcie, upper_32_bits(cpu_addr),
				   PCIELAR(idx + 1));
1055
		rcar_pci_write_reg(pcie, 0, PCIELAMR(idx + 1));
1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078

		pci_addr += size;
		cpu_addr += size;
		idx += 2;

		if (idx > MAX_NR_INBOUND_MAPS) {
			dev_err(pcie->dev, "Failed to map inbound regions!\n");
			return -EINVAL;
		}
	}
	*index = idx;

	return 0;
}

static int rcar_pcie_parse_map_dma_ranges(struct rcar_pcie *pcie,
					  struct device_node *np)
{
	struct of_pci_range range;
	struct of_pci_range_parser parser;
	int index = 0;
	int err;

1079
	if (of_pci_dma_range_parser_init(&parser, np))
1080 1081 1082 1083 1084
		return -EINVAL;

	/* Get the dma-ranges from DT */
	for_each_of_pci_range(&parser, &range) {
		u64 end = range.cpu_addr + range.size - 1;
1085

1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097
		dev_dbg(pcie->dev, "0x%08x 0x%016llx..0x%016llx -> 0x%016llx\n",
			range.flags, range.cpu_addr, end, range.pci_addr);

		err = rcar_pcie_inbound_ranges(pcie, &range, &index);
		if (err)
			return err;
	}

	return 0;
}

static const struct of_device_id rcar_pcie_of_match[] = {
1098 1099
	{ .compatible = "renesas,pcie-r8a7779",
	  .data = rcar_pcie_phy_init_h1 },
1100
	{ .compatible = "renesas,pcie-r8a7790",
1101
	  .data = rcar_pcie_phy_init_gen2 },
1102
	{ .compatible = "renesas,pcie-r8a7791",
1103
	  .data = rcar_pcie_phy_init_gen2 },
1104
	{ .compatible = "renesas,pcie-rcar-gen2",
1105
	  .data = rcar_pcie_phy_init_gen2 },
1106
	{ .compatible = "renesas,pcie-r8a7795",
1107
	  .data = rcar_pcie_phy_init_gen3 },
1108
	{ .compatible = "renesas,pcie-rcar-gen3",
1109
	  .data = rcar_pcie_phy_init_gen3 },
1110 1111
	{},
};
1112

1113 1114
static int rcar_pcie_probe(struct platform_device *pdev)
{
1115
	struct device *dev = &pdev->dev;
1116 1117
	struct rcar_pcie *pcie;
	unsigned int data;
1118
	int err;
1119
	int (*phy_init_fn)(struct rcar_pcie *);
1120
	struct pci_host_bridge *bridge;
1121

1122 1123
	bridge = pci_alloc_host_bridge(sizeof(*pcie));
	if (!bridge)
1124 1125
		return -ENOMEM;

1126 1127
	pcie = pci_host_bridge_priv(bridge);

1128
	pcie->dev = dev;
1129

1130
	err = pci_parse_request_of_pci_ranges(dev, &pcie->resources, NULL);
1131 1132
	if (err)
		goto err_free_bridge;
1133

1134 1135 1136 1137 1138 1139 1140
	pm_runtime_enable(pcie->dev);
	err = pm_runtime_get_sync(pcie->dev);
	if (err < 0) {
		dev_err(pcie->dev, "pm_runtime_get_sync failed\n");
		goto err_pm_disable;
	}

1141
	err = rcar_pcie_get_resources(pcie);
1142
	if (err < 0) {
1143
		dev_err(dev, "failed to request resources: %d\n", err);
1144
		goto err_pm_put;
1145 1146
	}

1147 1148 1149
	err = clk_prepare_enable(pcie->bus_clk);
	if (err) {
		dev_err(dev, "failed to enable bus clock: %d\n", err);
1150
		goto err_unmap_msi_irqs;
1151 1152
	}

1153
	err = rcar_pcie_parse_map_dma_ranges(pcie, dev->of_node);
1154
	if (err)
1155
		goto err_clk_disable;
1156

1157 1158
	phy_init_fn = of_device_get_match_data(dev);
	err = phy_init_fn(pcie);
1159
	if (err) {
1160
		dev_err(dev, "failed to init PCIe PHY\n");
1161
		goto err_clk_disable;
1162 1163
	}

1164
	/* Failure to get a link might just be that no cards are inserted */
1165
	if (rcar_pcie_hw_init(pcie)) {
1166
		dev_info(dev, "PCIe link down\n");
1167
		err = -ENODEV;
1168
		goto err_clk_disable;
1169 1170
	}

1171
	data = rcar_pci_read_reg(pcie, MACSR);
1172
	dev_info(dev, "PCIe x%d: link up\n", (data >> 20) & 0x3f);
1173

1174 1175 1176
	if (IS_ENABLED(CONFIG_PCI_MSI)) {
		err = rcar_pcie_enable_msi(pcie);
		if (err < 0) {
1177
			dev_err(dev,
1178 1179
				"failed to enable MSI support: %d\n",
				err);
1180
			goto err_clk_disable;
1181 1182 1183 1184 1185
		}
	}

	err = rcar_pcie_enable(pcie);
	if (err)
1186
		goto err_msi_teardown;
1187 1188 1189

	return 0;

1190 1191 1192 1193
err_msi_teardown:
	if (IS_ENABLED(CONFIG_PCI_MSI))
		rcar_pcie_teardown_msi(pcie);

1194 1195 1196
err_clk_disable:
	clk_disable_unprepare(pcie->bus_clk);

1197 1198 1199 1200
err_unmap_msi_irqs:
	irq_dispose_mapping(pcie->msi.irq2);
	irq_dispose_mapping(pcie->msi.irq1);

1201
err_pm_put:
1202
	pm_runtime_put(dev);
1203 1204

err_pm_disable:
1205
	pm_runtime_disable(dev);
1206
	pci_free_resource_list(&pcie->resources);
1207

1208
err_free_bridge:
1209
	pci_free_host_bridge(bridge);
1210

1211
	return err;
1212 1213 1214 1215
}

static struct platform_driver rcar_pcie_driver = {
	.driver = {
B
Bjorn Helgaas 已提交
1216
		.name = "rcar-pcie",
1217 1218 1219 1220 1221
		.of_match_table = rcar_pcie_of_match,
		.suppress_bind_attrs = true,
	},
	.probe = rcar_pcie_probe,
};
1222
builtin_platform_driver(rcar_pcie_driver);