i915_gpu_error.c 40.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
/*
 * Copyright (c) 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *    Mika Kuoppala <mika.kuoppala@intel.com>
 *
 */

#include <generated/utsrelease.h>
#include "i915_drv.h"

33
static const char *engine_str(int engine)
34
{
35
	switch (engine) {
36 37 38 39
	case RCS: return "render";
	case VCS: return "bsd";
	case BCS: return "blt";
	case VECS: return "vebox";
40
	case VCS2: return "bsd2";
41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131
	default: return "";
	}
}

static const char *tiling_flag(int tiling)
{
	switch (tiling) {
	default:
	case I915_TILING_NONE: return "";
	case I915_TILING_X: return " X";
	case I915_TILING_Y: return " Y";
	}
}

static const char *dirty_flag(int dirty)
{
	return dirty ? " dirty" : "";
}

static const char *purgeable_flag(int purgeable)
{
	return purgeable ? " purgeable" : "";
}

static bool __i915_error_ok(struct drm_i915_error_state_buf *e)
{

	if (!e->err && WARN(e->bytes > (e->size - 1), "overflow")) {
		e->err = -ENOSPC;
		return false;
	}

	if (e->bytes == e->size - 1 || e->err)
		return false;

	return true;
}

static bool __i915_error_seek(struct drm_i915_error_state_buf *e,
			      unsigned len)
{
	if (e->pos + len <= e->start) {
		e->pos += len;
		return false;
	}

	/* First vsnprintf needs to fit in its entirety for memmove */
	if (len >= e->size) {
		e->err = -EIO;
		return false;
	}

	return true;
}

static void __i915_error_advance(struct drm_i915_error_state_buf *e,
				 unsigned len)
{
	/* If this is first printf in this window, adjust it so that
	 * start position matches start of the buffer
	 */

	if (e->pos < e->start) {
		const size_t off = e->start - e->pos;

		/* Should not happen but be paranoid */
		if (off > len || e->bytes) {
			e->err = -EIO;
			return;
		}

		memmove(e->buf, e->buf + off, len - off);
		e->bytes = len - off;
		e->pos = e->start;
		return;
	}

	e->bytes += len;
	e->pos += len;
}

static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
			       const char *f, va_list args)
{
	unsigned len;

	if (!__i915_error_ok(e))
		return;

	/* Seek the first printf which is hits start position */
	if (e->pos < e->start) {
132 133 134
		va_list tmp;

		va_copy(tmp, args);
135 136 137 138
		len = vsnprintf(NULL, 0, f, tmp);
		va_end(tmp);

		if (!__i915_error_seek(e, len))
139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
			return;
	}

	len = vsnprintf(e->buf + e->bytes, e->size - e->bytes, f, args);
	if (len >= e->size - e->bytes)
		len = e->size - e->bytes - 1;

	__i915_error_advance(e, len);
}

static void i915_error_puts(struct drm_i915_error_state_buf *e,
			    const char *str)
{
	unsigned len;

	if (!__i915_error_ok(e))
		return;

	len = strlen(str);

	/* Seek the first printf which is hits start position */
	if (e->pos < e->start) {
		if (!__i915_error_seek(e, len))
			return;
	}

	if (len >= e->size - e->bytes)
		len = e->size - e->bytes - 1;
	memcpy(e->buf + e->bytes, str, len);

	__i915_error_advance(e, len);
}

#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
#define err_puts(e, s) i915_error_puts(e, s)

static void print_error_buffers(struct drm_i915_error_state_buf *m,
				const char *name,
				struct drm_i915_error_buffer *err,
				int count)
{
180 181
	int i;

182
	err_printf(m, "%s [%d]:\n", name, count);
183 184

	while (count--) {
185 186 187
		err_printf(m, "    %08x_%08x %8u %02x %02x [ ",
			   upper_32_bits(err->gtt_offset),
			   lower_32_bits(err->gtt_offset),
188 189
			   err->size,
			   err->read_domains,
190
			   err->write_domain);
191
		for (i = 0; i < I915_NUM_ENGINES; i++)
192 193 194
			err_printf(m, "%02x ", err->rseqno[i]);

		err_printf(m, "] %02x", err->wseqno);
195 196 197
		err_puts(m, tiling_flag(err->tiling));
		err_puts(m, dirty_flag(err->dirty));
		err_puts(m, purgeable_flag(err->purgeable));
198
		err_puts(m, err->userptr ? " userptr" : "");
199 200
		err_puts(m, err->engine != -1 ? " " : "");
		err_puts(m, engine_str(err->engine));
201
		err_puts(m, i915_cache_level_str(m->i915, err->cache_level));
202 203 204 205 206 207 208 209 210 211 212

		if (err->name)
			err_printf(m, " (name: %d)", err->name);
		if (err->fence_reg != I915_FENCE_REG_NONE)
			err_printf(m, " (fence: %d)", err->fence_reg);

		err_puts(m, "\n");
		err++;
	}
}

213
static const char *hangcheck_action_to_str(enum intel_engine_hangcheck_action a)
214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230
{
	switch (a) {
	case HANGCHECK_IDLE:
		return "idle";
	case HANGCHECK_WAIT:
		return "wait";
	case HANGCHECK_ACTIVE:
		return "active";
	case HANGCHECK_KICK:
		return "kick";
	case HANGCHECK_HUNG:
		return "hung";
	}

	return "unknown";
}

231 232
static void error_print_engine(struct drm_i915_error_state_buf *m,
			       struct drm_i915_error_engine *ee)
233
{
234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
	err_printf(m, "%s command stream:\n", engine_str(ee->engine_id));
	err_printf(m, "  START: 0x%08x\n", ee->start);
	err_printf(m, "  HEAD:  0x%08x\n", ee->head);
	err_printf(m, "  TAIL:  0x%08x\n", ee->tail);
	err_printf(m, "  CTL:   0x%08x\n", ee->ctl);
	err_printf(m, "  HWS:   0x%08x\n", ee->hws);
	err_printf(m, "  ACTHD: 0x%08x %08x\n",
		   (u32)(ee->acthd>>32), (u32)ee->acthd);
	err_printf(m, "  IPEIR: 0x%08x\n", ee->ipeir);
	err_printf(m, "  IPEHR: 0x%08x\n", ee->ipehr);
	err_printf(m, "  INSTDONE: 0x%08x\n", ee->instdone);
	if (INTEL_GEN(m->i915) >= 4) {
		err_printf(m, "  BBADDR: 0x%08x %08x\n",
			   (u32)(ee->bbaddr>>32), (u32)ee->bbaddr);
		err_printf(m, "  BB_STATE: 0x%08x\n", ee->bbstate);
		err_printf(m, "  INSTPS: 0x%08x\n", ee->instps);
250
	}
251 252 253 254 255 256
	err_printf(m, "  INSTPM: 0x%08x\n", ee->instpm);
	err_printf(m, "  FADDR: 0x%08x %08x\n", upper_32_bits(ee->faddr),
		   lower_32_bits(ee->faddr));
	if (INTEL_GEN(m->i915) >= 6) {
		err_printf(m, "  RC PSMI: 0x%08x\n", ee->rc_psmi);
		err_printf(m, "  FAULT_REG: 0x%08x\n", ee->fault_reg);
257
		err_printf(m, "  SYNC_0: 0x%08x [last synced 0x%08x]\n",
258 259
			   ee->semaphore_mboxes[0],
			   ee->semaphore_seqno[0]);
260
		err_printf(m, "  SYNC_1: 0x%08x [last synced 0x%08x]\n",
261 262 263
			   ee->semaphore_mboxes[1],
			   ee->semaphore_seqno[1]);
		if (HAS_VEBOX(m->i915)) {
264
			err_printf(m, "  SYNC_2: 0x%08x [last synced 0x%08x]\n",
265 266
				   ee->semaphore_mboxes[2],
				   ee->semaphore_seqno[2]);
267
		}
268
	}
269 270
	if (USES_PPGTT(m->i915)) {
		err_printf(m, "  GFX_MODE: 0x%08x\n", ee->vm_info.gfx_mode);
271

272
		if (INTEL_GEN(m->i915) >= 8) {
273 274 275
			int i;
			for (i = 0; i < 4; i++)
				err_printf(m, "  PDP%d: 0x%016llx\n",
276
					   i, ee->vm_info.pdp[i]);
277 278
		} else {
			err_printf(m, "  PP_DIR_BASE: 0x%08x\n",
279
				   ee->vm_info.pp_dir_base);
280 281
		}
	}
282 283 284 285 286
	err_printf(m, "  seqno: 0x%08x\n", ee->seqno);
	err_printf(m, "  last_seqno: 0x%08x\n", ee->last_seqno);
	err_printf(m, "  waiting: %s\n", yesno(ee->waiting));
	err_printf(m, "  ring->head: 0x%08x\n", ee->cpu_ring_head);
	err_printf(m, "  ring->tail: 0x%08x\n", ee->cpu_ring_tail);
287
	err_printf(m, "  hangcheck: %s [%d]\n",
288 289
		   hangcheck_action_to_str(ee->hangcheck_action),
		   ee->hangcheck_score);
290 291 292 293 294 295 296 297 298 299 300
}

void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
{
	va_list args;

	va_start(args, f);
	i915_error_vprintf(e, f, args);
	va_end(args);
}

301 302 303 304 305 306 307 308 309 310 311 312 313 314
static void print_error_obj(struct drm_i915_error_state_buf *m,
			    struct drm_i915_error_object *obj)
{
	int page, offset, elt;

	for (page = offset = 0; page < obj->page_count; page++) {
		for (elt = 0; elt < PAGE_SIZE/4; elt++) {
			err_printf(m, "%08x :  %08x\n", offset,
				   obj->pages[page][elt]);
			offset += 4;
		}
	}
}

315 316 317 318
int i915_error_state_to_str(struct drm_i915_error_state_buf *m,
			    const struct i915_error_state_file_priv *error_priv)
{
	struct drm_device *dev = error_priv->dev;
319
	struct drm_i915_private *dev_priv = to_i915(dev);
320
	struct drm_i915_error_state *error = error_priv->error;
321
	struct drm_i915_error_object *obj;
322 323
	int i, j, offset, elt;
	int max_hangcheck_score;
324 325 326 327 328 329

	if (!error) {
		err_printf(m, "no error state collected\n");
		goto out;
	}

330
	err_printf(m, "%s\n", error->error_msg);
331 332 333
	err_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
		   error->time.tv_usec);
	err_printf(m, "Kernel: " UTS_RELEASE "\n");
334
	max_hangcheck_score = 0;
335 336 337
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		if (error->engine[i].hangcheck_score > max_hangcheck_score)
			max_hangcheck_score = error->engine[i].hangcheck_score;
338
	}
339 340 341
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		if (error->engine[i].hangcheck_score == max_hangcheck_score &&
		    error->engine[i].pid != -1) {
342
			err_printf(m, "Active process (on ring %s): %s [%d]\n",
343 344 345
				   engine_str(i),
				   error->engine[i].comm,
				   error->engine[i].pid);
346 347
		}
	}
348
	err_printf(m, "Reset count: %u\n", error->reset_count);
349
	err_printf(m, "Suspend count: %u\n", error->suspend_count);
350
	err_printf(m, "PCI ID: 0x%04x\n", dev->pdev->device);
351 352 353 354
	err_printf(m, "PCI Revision: 0x%02x\n", dev->pdev->revision);
	err_printf(m, "PCI Subsystem: %04x:%04x\n",
		   dev->pdev->subsystem_vendor,
		   dev->pdev->subsystem_device);
355
	err_printf(m, "IOMMU enabled?: %d\n", error->iommu);
356 357 358 359 360 361 362 363 364 365 366

	if (HAS_CSR(dev)) {
		struct intel_csr *csr = &dev_priv->csr;

		err_printf(m, "DMC loaded: %s\n",
			   yesno(csr->dmc_payload != NULL));
		err_printf(m, "DMC fw version: %d.%d\n",
			   CSR_VERSION_MAJOR(csr->version),
			   CSR_VERSION_MINOR(csr->version));
	}

367 368
	err_printf(m, "EIR: 0x%08x\n", error->eir);
	err_printf(m, "IER: 0x%08x\n", error->ier);
369 370 371 372 373 374
	if (INTEL_INFO(dev)->gen >= 8) {
		for (i = 0; i < 4; i++)
			err_printf(m, "GTIER gt %d: 0x%08x\n", i,
				   error->gtier[i]);
	} else if (HAS_PCH_SPLIT(dev) || IS_VALLEYVIEW(dev))
		err_printf(m, "GTIER: 0x%08x\n", error->gtier[0]);
375 376 377 378
	err_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
	err_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
	err_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
	err_printf(m, "CCID: 0x%08x\n", error->ccid);
379
	err_printf(m, "Missed interrupts: 0x%08lx\n", dev_priv->gpu_error.missed_irq_rings);
380 381 382 383 384 385 386 387 388 389

	for (i = 0; i < dev_priv->num_fence_regs; i++)
		err_printf(m, "  fence[%d] = %08llx\n", i, error->fence[i]);

	for (i = 0; i < ARRAY_SIZE(error->extra_instdone); i++)
		err_printf(m, "  INSTDONE_%d: 0x%08x\n", i,
			   error->extra_instdone[i]);

	if (INTEL_INFO(dev)->gen >= 6) {
		err_printf(m, "ERROR: 0x%08x\n", error->error);
390 391 392 393 394

		if (INTEL_INFO(dev)->gen >= 8)
			err_printf(m, "FAULT_TLB_DATA: 0x%08x 0x%08x\n",
				   error->fault_data1, error->fault_data0);

395 396 397
		err_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
	}

398
	if (IS_GEN7(dev))
399 400
		err_printf(m, "ERR_INT: 0x%08x\n", error->err_int);

401 402 403 404
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		if (error->engine[i].engine_id != -1)
			error_print_engine(m, &error->engine[i]);
	}
405

406 407 408
	for (i = 0; i < ARRAY_SIZE(error->active_vm); i++) {
		char buf[128];
		int len, first = 1;
409

410 411 412 413 414 415 416 417 418 419 420 421 422 423 424
		if (!error->active_vm[i])
			break;

		len = scnprintf(buf, sizeof(buf), "Active (");
		for (j = 0; j < ARRAY_SIZE(error->engine); j++) {
			if (error->engine[j].vm != error->active_vm[i])
				continue;

			len += scnprintf(buf + len, sizeof(buf), "%s%s",
					 first ? "" : ", ",
					 dev_priv->engine[j].name);
			first = 0;
		}
		scnprintf(buf + len, sizeof(buf), ")");
		print_error_buffers(m, buf,
425 426 427
				    error->active_bo[i],
				    error->active_bo_count[i]);
	}
428

429 430 431 432
	print_error_buffers(m, "Pinned (global)",
			    error->pinned_bo,
			    error->pinned_bo_count);

433 434 435 436
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		struct drm_i915_error_engine *ee = &error->engine[i];

		obj = ee->batchbuffer;
437
		if (obj) {
438
			err_puts(m, dev_priv->engine[i].name);
439
			if (ee->pid != -1)
440
				err_printf(m, " (submitted by %s [%d])",
441 442
					   ee->comm,
					   ee->pid);
443 444 445
			err_printf(m, " --- gtt_offset = 0x%08x %08x\n",
				   upper_32_bits(obj->gtt_offset),
				   lower_32_bits(obj->gtt_offset));
446 447 448
			print_error_obj(m, obj);
		}

449
		obj = ee->wa_batchbuffer;
450 451
		if (obj) {
			err_printf(m, "%s (w/a) --- gtt_offset = 0x%08x\n",
452
				   dev_priv->engine[i].name,
453
				   lower_32_bits(obj->gtt_offset));
454
			print_error_obj(m, obj);
455 456
		}

457
		if (ee->num_requests) {
458
			err_printf(m, "%s --- %d requests\n",
459
				   dev_priv->engine[i].name,
460 461
				   ee->num_requests);
			for (j = 0; j < ee->num_requests; j++) {
462
				err_printf(m, "  seqno 0x%08x, emitted %ld, head 0x%08x, tail 0x%08x\n",
463 464
					   ee->requests[j].seqno,
					   ee->requests[j].jiffies,
465
					   ee->requests[j].head,
466
					   ee->requests[j].tail);
467 468 469
			}
		}

470
		if (ee->num_waiters) {
471 472
			err_printf(m, "%s --- %d waiters\n",
				   dev_priv->engine[i].name,
473 474
				   ee->num_waiters);
			for (j = 0; j < ee->num_waiters; j++) {
475
				err_printf(m, " seqno 0x%08x for %s [%d]\n",
476 477 478
					   ee->waiters[j].seqno,
					   ee->waiters[j].comm,
					   ee->waiters[j].pid);
479 480 481
			}
		}

482
		if ((obj = ee->ringbuffer)) {
483
			err_printf(m, "%s --- ringbuffer = 0x%08x\n",
484
				   dev_priv->engine[i].name,
485
				   lower_32_bits(obj->gtt_offset));
486
			print_error_obj(m, obj);
487 488
		}

489
		if ((obj = ee->hws_page)) {
490 491 492 493 494 495 496
			u64 hws_offset = obj->gtt_offset;
			u32 *hws_page = &obj->pages[0][0];

			if (i915.enable_execlists) {
				hws_offset += LRC_PPHWSP_PN * PAGE_SIZE;
				hws_page = &obj->pages[LRC_PPHWSP_PN][0];
			}
497
			err_printf(m, "%s --- HW Status = 0x%08llx\n",
498
				   dev_priv->engine[i].name, hws_offset);
499 500 501 502
			offset = 0;
			for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
				err_printf(m, "[%04x] %08x %08x %08x %08x\n",
					   offset,
503 504 505 506
					   hws_page[elt],
					   hws_page[elt+1],
					   hws_page[elt+2],
					   hws_page[elt+3]);
507
				offset += 16;
508 509 510
			}
		}

511
		obj = ee->wa_ctx;
512 513 514
		if (obj) {
			u64 wa_ctx_offset = obj->gtt_offset;
			u32 *wa_ctx_page = &obj->pages[0][0];
515
			struct intel_engine_cs *engine = &dev_priv->engine[RCS];
516 517
			u32 wa_ctx_size = (engine->wa_ctx.indirect_ctx.size +
					   engine->wa_ctx.per_ctx.size);
518 519

			err_printf(m, "%s --- WA ctx batch buffer = 0x%08llx\n",
520
				   dev_priv->engine[i].name, wa_ctx_offset);
521 522 523 524 525 526 527 528 529 530 531 532
			offset = 0;
			for (elt = 0; elt < wa_ctx_size; elt += 4) {
				err_printf(m, "[%04x] %08x %08x %08x %08x\n",
					   offset,
					   wa_ctx_page[elt + 0],
					   wa_ctx_page[elt + 1],
					   wa_ctx_page[elt + 2],
					   wa_ctx_page[elt + 3]);
				offset += 16;
			}
		}

533
		if ((obj = ee->ctx)) {
534
			err_printf(m, "%s --- HW Context = 0x%08x\n",
535
				   dev_priv->engine[i].name,
536
				   lower_32_bits(obj->gtt_offset));
537
			print_error_obj(m, obj);
538 539 540
		}
	}

541
	if ((obj = error->semaphore_obj)) {
542 543
		err_printf(m, "Semaphore page = 0x%08x\n",
			   lower_32_bits(obj->gtt_offset));
544 545 546 547 548 549 550 551 552 553
		for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
			err_printf(m, "[%04x] %08x %08x %08x %08x\n",
				   elt * 4,
				   obj->pages[0][elt],
				   obj->pages[0][elt+1],
				   obj->pages[0][elt+2],
				   obj->pages[0][elt+3]);
		}
	}

554 555 556 557 558 559 560 561 562 563 564 565 566 567
	if (error->overlay)
		intel_overlay_print_error_state(m, error->overlay);

	if (error->display)
		intel_display_print_error_state(m, dev, error->display);

out:
	if (m->bytes == 0 && m->err)
		return m->err;

	return 0;
}

int i915_error_state_buf_init(struct drm_i915_error_state_buf *ebuf,
568
			      struct drm_i915_private *i915,
569 570 571
			      size_t count, loff_t pos)
{
	memset(ebuf, 0, sizeof(*ebuf));
572
	ebuf->i915 = i915;
573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617

	/* We need to have enough room to store any i915_error_state printf
	 * so that we can move it to start position.
	 */
	ebuf->size = count + 1 > PAGE_SIZE ? count + 1 : PAGE_SIZE;
	ebuf->buf = kmalloc(ebuf->size,
				GFP_TEMPORARY | __GFP_NORETRY | __GFP_NOWARN);

	if (ebuf->buf == NULL) {
		ebuf->size = PAGE_SIZE;
		ebuf->buf = kmalloc(ebuf->size, GFP_TEMPORARY);
	}

	if (ebuf->buf == NULL) {
		ebuf->size = 128;
		ebuf->buf = kmalloc(ebuf->size, GFP_TEMPORARY);
	}

	if (ebuf->buf == NULL)
		return -ENOMEM;

	ebuf->start = pos;

	return 0;
}

static void i915_error_object_free(struct drm_i915_error_object *obj)
{
	int page;

	if (obj == NULL)
		return;

	for (page = 0; page < obj->page_count; page++)
		kfree(obj->pages[page]);

	kfree(obj);
}

static void i915_error_state_free(struct kref *error_ref)
{
	struct drm_i915_error_state *error = container_of(error_ref,
							  typeof(*error), ref);
	int i;

618 619 620 621 622 623 624 625 626 627 628 629
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		struct drm_i915_error_engine *ee = &error->engine[i];

		i915_error_object_free(ee->batchbuffer);
		i915_error_object_free(ee->wa_batchbuffer);
		i915_error_object_free(ee->ringbuffer);
		i915_error_object_free(ee->hws_page);
		i915_error_object_free(ee->ctx);
		i915_error_object_free(ee->wa_ctx);

		kfree(ee->requests);
		kfree(ee->waiters);
630 631
	}

632
	i915_error_object_free(error->semaphore_obj);
633

634
	for (i = 0; i < ARRAY_SIZE(error->active_bo); i++)
635 636
		kfree(error->active_bo[i]);
	kfree(error->pinned_bo);
637

638 639 640 641 642 643
	kfree(error->overlay);
	kfree(error->display);
	kfree(error);
}

static struct drm_i915_error_object *
644 645 646
i915_error_object_create(struct drm_i915_private *dev_priv,
			 struct drm_i915_gem_object *src,
			 struct i915_address_space *vm)
647
{
648
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
649
	struct drm_i915_error_object *dst;
650
	struct i915_vma *vma = NULL;
651
	int num_pages;
652 653
	bool use_ggtt;
	int i = 0;
654
	u64 reloc_offset;
655 656 657 658

	if (src == NULL || src->pages == NULL)
		return NULL;

659 660
	num_pages = src->base.size >> PAGE_SHIFT;

661 662 663 664
	dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
	if (dst == NULL)
		return NULL;

665 666 667 668
	if (i915_gem_obj_bound(src, vm))
		dst->gtt_offset = i915_gem_obj_offset(src, vm);
	else
		dst->gtt_offset = -1;
669 670

	reloc_offset = dst->gtt_offset;
671 672
	if (i915_is_ggtt(vm))
		vma = i915_gem_obj_to_ggtt(src);
673
	use_ggtt = (src->cache_level == I915_CACHE_NONE &&
674
		   vma && (vma->flags & I915_VMA_GLOBAL_BIND) &&
675
		   reloc_offset + num_pages * PAGE_SIZE <= ggtt->mappable_end);
676 677 678 679 680

	/* Cannot access stolen address directly, try to use the aperture */
	if (src->stolen) {
		use_ggtt = true;

681
		if (!(vma && vma->flags & I915_VMA_GLOBAL_BIND))
682 683 684
			goto unwind;

		reloc_offset = i915_gem_obj_ggtt_offset(src);
685
		if (reloc_offset + num_pages * PAGE_SIZE > ggtt->mappable_end)
686 687 688 689
			goto unwind;
	}

	/* Cannot access snooped pages through the aperture */
690 691
	if (use_ggtt && src->cache_level != I915_CACHE_NONE &&
	    !HAS_LLC(dev_priv))
692 693 694 695
		goto unwind;

	dst->page_count = num_pages;
	while (num_pages--) {
696 697 698 699 700 701 702 703
		unsigned long flags;
		void *d;

		d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
		if (d == NULL)
			goto unwind;

		local_irq_save(flags);
704
		if (use_ggtt) {
705 706 707 708 709 710 711
			void __iomem *s;

			/* Simply ignore tiling or any overlapping fence.
			 * It's part of the error state, and this hopefully
			 * captures what the GPU read.
			 */

712
			s = io_mapping_map_atomic_wc(ggtt->mappable,
713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731
						     reloc_offset);
			memcpy_fromio(d, s, PAGE_SIZE);
			io_mapping_unmap_atomic(s);
		} else {
			struct page *page;
			void *s;

			page = i915_gem_object_get_page(src, i);

			drm_clflush_pages(&page, 1);

			s = kmap_atomic(page);
			memcpy(d, s, PAGE_SIZE);
			kunmap_atomic(s);

			drm_clflush_pages(&page, 1);
		}
		local_irq_restore(flags);

732
		dst->pages[i++] = d;
733 734 735 736 737 738 739 740 741 742 743
		reloc_offset += PAGE_SIZE;
	}

	return dst;

unwind:
	while (i--)
		kfree(dst->pages[i]);
	kfree(dst);
	return NULL;
}
744
#define i915_error_ggtt_object_create(dev_priv, src) \
745
	i915_error_object_create((dev_priv), (src), &(dev_priv)->ggtt.base)
746

747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764
/* The error capture is special as tries to run underneath the normal
 * locking rules - so we use the raw version of the i915_gem_active lookup.
 */
static inline uint32_t
__active_get_seqno(struct i915_gem_active *active)
{
	return i915_gem_request_get_seqno(__i915_gem_active_peek(active));
}

static inline int
__active_get_engine_id(struct i915_gem_active *active)
{
	struct intel_engine_cs *engine;

	engine = i915_gem_request_get_engine(__i915_gem_active_peek(active));
	return engine ? engine->id : -1;
}

765
static void capture_bo(struct drm_i915_error_buffer *err,
766
		       struct i915_vma *vma)
767
{
768
	struct drm_i915_gem_object *obj = vma->obj;
769
	int i;
770

771 772
	err->size = obj->base.size;
	err->name = obj->base.name;
773

774
	for (i = 0; i < I915_NUM_ENGINES; i++)
775 776 777 778
		err->rseqno[i] = __active_get_seqno(&obj->last_read[i]);
	err->wseqno = __active_get_seqno(&obj->last_write);
	err->engine = __active_get_engine_id(&obj->last_write);

779
	err->gtt_offset = vma->node.start;
780 781 782
	err->read_domains = obj->base.read_domains;
	err->write_domain = obj->base.write_domain;
	err->fence_reg = obj->fence_reg;
783
	err->tiling = i915_gem_object_get_tiling(obj);
784 785
	err->dirty = obj->dirty;
	err->purgeable = obj->madv != I915_MADV_WILLNEED;
786
	err->userptr = obj->userptr.mm != NULL;
787 788 789
	err->cache_level = obj->cache_level;
}

790 791 792
static u32 capture_error_bo(struct drm_i915_error_buffer *err,
			    int count, struct list_head *head,
			    bool pinned_only)
793
{
B
Ben Widawsky 已提交
794
	struct i915_vma *vma;
795 796
	int i = 0;

797
	list_for_each_entry(vma, head, vm_link) {
798 799 800
		if (pinned_only && !i915_vma_is_pinned(vma))
			continue;

801
		capture_bo(err++, vma);
802 803 804 805 806 807 808
		if (++i == count)
			break;
	}

	return i;
}

809 810 811 812 813 814 815 816 817 818
/* Generate a semi-unique error code. The code is not meant to have meaning, The
 * code's only purpose is to try to prevent false duplicated bug reports by
 * grossly estimating a GPU error state.
 *
 * TODO Ideally, hashing the batchbuffer would be a very nice way to determine
 * the hang if we could strip the GTT offset information from it.
 *
 * It's only a small step better than a random number in its current form.
 */
static uint32_t i915_error_generate_code(struct drm_i915_private *dev_priv,
819
					 struct drm_i915_error_state *error,
820
					 int *engine_id)
821 822 823 824 825 826 827 828 829
{
	uint32_t error_code = 0;
	int i;

	/* IPEHR would be an ideal way to detect errors, as it's the gross
	 * measure of "the command that hung." However, has some very common
	 * synchronization commands which almost always appear in the case
	 * strictly a client bug. Use instdone to differentiate those some.
	 */
830
	for (i = 0; i < I915_NUM_ENGINES; i++) {
831 832 833
		if (error->engine[i].hangcheck_action == HANGCHECK_HUNG) {
			if (engine_id)
				*engine_id = i;
834

835
			return error->engine[i].ipehr ^ error->engine[i].instdone;
836 837
		}
	}
838 839 840 841

	return error_code;
}

842
static void i915_gem_record_fences(struct drm_i915_private *dev_priv,
843 844 845 846
				   struct drm_i915_error_state *error)
{
	int i;

847
	if (IS_GEN3(dev_priv) || IS_GEN2(dev_priv)) {
848
		for (i = 0; i < dev_priv->num_fence_regs; i++)
849
			error->fence[i] = I915_READ(FENCE_REG(i));
850
	} else if (IS_GEN5(dev_priv) || IS_GEN4(dev_priv)) {
851 852
		for (i = 0; i < dev_priv->num_fence_regs; i++)
			error->fence[i] = I915_READ64(FENCE_REG_965_LO(i));
853
	} else if (INTEL_GEN(dev_priv) >= 6) {
854 855 856
		for (i = 0; i < dev_priv->num_fence_regs; i++)
			error->fence[i] = I915_READ64(FENCE_REG_GEN6_LO(i));
	}
857 858
}

859

860
static void gen8_record_semaphore_state(struct drm_i915_error_state *error,
861
					struct intel_engine_cs *engine,
862
					struct drm_i915_error_engine *ee)
863
{
864
	struct drm_i915_private *dev_priv = engine->i915;
865
	struct intel_engine_cs *to;
866
	enum intel_engine_id id;
867 868

	if (!error->semaphore_obj)
869
		return;
870

871
	for_each_engine_id(to, dev_priv, id) {
872 873 874
		int idx;
		u16 signal_offset;
		u32 *tmp;
875

876
		if (engine == to)
877 878
			continue;

879 880
		signal_offset =
			(GEN8_SIGNAL_OFFSET(engine, id) & (PAGE_SIZE - 1)) / 4;
881
		tmp = error->semaphore_obj->pages[0];
882
		idx = intel_engine_sync_index(engine, to);
883

884 885
		ee->semaphore_mboxes[idx] = tmp[signal_offset];
		ee->semaphore_seqno[idx] = engine->semaphore.sync_seqno[idx];
886 887 888
	}
}

889 890
static void gen6_record_semaphore_state(struct intel_engine_cs *engine,
					struct drm_i915_error_engine *ee)
891
{
892 893 894 895 896 897
	struct drm_i915_private *dev_priv = engine->i915;

	ee->semaphore_mboxes[0] = I915_READ(RING_SYNC_0(engine->mmio_base));
	ee->semaphore_mboxes[1] = I915_READ(RING_SYNC_1(engine->mmio_base));
	ee->semaphore_seqno[0] = engine->semaphore.sync_seqno[0];
	ee->semaphore_seqno[1] = engine->semaphore.sync_seqno[1];
898

899
	if (HAS_VEBOX(dev_priv)) {
900
		ee->semaphore_mboxes[2] =
901
			I915_READ(RING_SYNC_2(engine->mmio_base));
902
		ee->semaphore_seqno[2] = engine->semaphore.sync_seqno[2];
903 904 905
	}
}

906 907
static void error_record_engine_waiters(struct intel_engine_cs *engine,
					struct drm_i915_error_engine *ee)
908 909 910 911 912 913
{
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
	struct drm_i915_error_waiter *waiter;
	struct rb_node *rb;
	int count;

914 915
	ee->num_waiters = 0;
	ee->waiters = NULL;
916 917 918 919 920 921 922 923 924 925 926 927 928 929 930

	spin_lock(&b->lock);
	count = 0;
	for (rb = rb_first(&b->waiters); rb != NULL; rb = rb_next(rb))
		count++;
	spin_unlock(&b->lock);

	waiter = NULL;
	if (count)
		waiter = kmalloc_array(count,
				       sizeof(struct drm_i915_error_waiter),
				       GFP_ATOMIC);
	if (!waiter)
		return;

931
	ee->waiters = waiter;
932 933 934 935 936 937 938 939 940 941

	spin_lock(&b->lock);
	for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
		struct intel_wait *w = container_of(rb, typeof(*w), node);

		strcpy(waiter->comm, w->tsk->comm);
		waiter->pid = w->tsk->pid;
		waiter->seqno = w->seqno;
		waiter++;

942
		if (++ee->num_waiters == count)
943 944 945 946 947
			break;
	}
	spin_unlock(&b->lock);
}

948 949 950
static void error_record_engine_registers(struct drm_i915_error_state *error,
					  struct intel_engine_cs *engine,
					  struct drm_i915_error_engine *ee)
951
{
952 953
	struct drm_i915_private *dev_priv = engine->i915;

954
	if (INTEL_GEN(dev_priv) >= 6) {
955 956
		ee->rc_psmi = I915_READ(RING_PSMI_CTL(engine->mmio_base));
		ee->fault_reg = I915_READ(RING_FAULT_REG(engine));
957
		if (INTEL_GEN(dev_priv) >= 8)
958
			gen8_record_semaphore_state(error, engine, ee);
959
		else
960
			gen6_record_semaphore_state(engine, ee);
961 962
	}

963
	if (INTEL_GEN(dev_priv) >= 4) {
964 965 966 967 968 969
		ee->faddr = I915_READ(RING_DMA_FADD(engine->mmio_base));
		ee->ipeir = I915_READ(RING_IPEIR(engine->mmio_base));
		ee->ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
		ee->instdone = I915_READ(RING_INSTDONE(engine->mmio_base));
		ee->instps = I915_READ(RING_INSTPS(engine->mmio_base));
		ee->bbaddr = I915_READ(RING_BBADDR(engine->mmio_base));
970
		if (INTEL_GEN(dev_priv) >= 8) {
971 972
			ee->faddr |= (u64) I915_READ(RING_DMA_FADD_UDW(engine->mmio_base)) << 32;
			ee->bbaddr |= (u64) I915_READ(RING_BBADDR_UDW(engine->mmio_base)) << 32;
973
		}
974
		ee->bbstate = I915_READ(RING_BBSTATE(engine->mmio_base));
975
	} else {
976 977 978 979
		ee->faddr = I915_READ(DMA_FADD_I8XX);
		ee->ipeir = I915_READ(IPEIR);
		ee->ipehr = I915_READ(IPEHR);
		ee->instdone = I915_READ(GEN2_INSTDONE);
980 981
	}

982 983
	ee->waiting = intel_engine_has_waiter(engine);
	ee->instpm = I915_READ(RING_INSTPM(engine->mmio_base));
984
	ee->acthd = intel_engine_get_active_head(engine);
985 986 987 988 989 990
	ee->seqno = intel_engine_get_seqno(engine);
	ee->last_seqno = engine->last_submitted_seqno;
	ee->start = I915_READ_START(engine);
	ee->head = I915_READ_HEAD(engine);
	ee->tail = I915_READ_TAIL(engine);
	ee->ctl = I915_READ_CTL(engine);
991

992
	if (I915_NEED_GFX_HWS(dev_priv)) {
993
		i915_reg_t mmio;
994

995
		if (IS_GEN7(dev_priv)) {
996
			switch (engine->id) {
997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010
			default:
			case RCS:
				mmio = RENDER_HWS_PGA_GEN7;
				break;
			case BCS:
				mmio = BLT_HWS_PGA_GEN7;
				break;
			case VCS:
				mmio = BSD_HWS_PGA_GEN7;
				break;
			case VECS:
				mmio = VEBOX_HWS_PGA_GEN7;
				break;
			}
1011
		} else if (IS_GEN6(engine->i915)) {
1012
			mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
1013 1014
		} else {
			/* XXX: gen8 returns to sanity */
1015
			mmio = RING_HWS_PGA(engine->mmio_base);
1016 1017
		}

1018
		ee->hws = I915_READ(mmio);
1019 1020
	}

1021 1022
	ee->hangcheck_score = engine->hangcheck.score;
	ee->hangcheck_action = engine->hangcheck.action;
1023

1024
	if (USES_PPGTT(dev_priv)) {
1025 1026
		int i;

1027
		ee->vm_info.gfx_mode = I915_READ(RING_MODE_GEN7(engine));
1028

1029
		if (IS_GEN6(dev_priv))
1030
			ee->vm_info.pp_dir_base =
1031
				I915_READ(RING_PP_DIR_BASE_READ(engine));
1032
		else if (IS_GEN7(dev_priv))
1033
			ee->vm_info.pp_dir_base =
1034
				I915_READ(RING_PP_DIR_BASE(engine));
1035
		else if (INTEL_GEN(dev_priv) >= 8)
1036
			for (i = 0; i < 4; i++) {
1037
				ee->vm_info.pdp[i] =
1038
					I915_READ(GEN8_RING_PDP_UDW(engine, i));
1039 1040
				ee->vm_info.pdp[i] <<= 32;
				ee->vm_info.pdp[i] |=
1041
					I915_READ(GEN8_RING_PDP_LDW(engine, i));
1042 1043
			}
	}
1044 1045
}

1046
static void i915_gem_record_rings(struct drm_i915_private *dev_priv,
1047 1048
				  struct drm_i915_error_state *error)
{
1049
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1050 1051 1052
	struct drm_i915_gem_request *request;
	int i, count;

1053 1054 1055 1056 1057 1058
	if (dev_priv->semaphore_obj) {
		error->semaphore_obj =
			i915_error_ggtt_object_create(dev_priv,
						      dev_priv->semaphore_obj);
	}

1059
	for (i = 0; i < I915_NUM_ENGINES; i++) {
1060
		struct intel_engine_cs *engine = &dev_priv->engine[i];
1061
		struct drm_i915_error_engine *ee = &error->engine[i];
1062

1063 1064
		ee->pid = -1;
		ee->engine_id = -1;
1065

1066
		if (!intel_engine_initialized(engine))
1067 1068
			continue;

1069
		ee->engine_id = i;
1070

1071 1072
		error_record_engine_registers(error, engine, ee);
		error_record_engine_waiters(engine, ee);
1073

1074
		request = i915_gem_find_active_request(engine);
1075
		if (request) {
1076
			struct intel_ring *ring;
1077

1078
			ee->vm = request->ctx->ppgtt ?
1079
				&request->ctx->ppgtt->base : &ggtt->base;
1080

1081 1082 1083 1084
			/* We need to copy these to an anonymous buffer
			 * as the simplest method to avoid being overwritten
			 * by userspace.
			 */
1085
			ee->batchbuffer =
1086 1087
				i915_error_object_create(dev_priv,
							 request->batch_obj,
1088
							 ee->vm);
1089

1090
			if (HAS_BROKEN_CS_TLB(dev_priv))
1091
				ee->wa_batchbuffer =
1092
					i915_error_ggtt_object_create(dev_priv,
1093
								      engine->scratch.obj);
1094

1095 1096 1097 1098
			ee->ctx =
				i915_error_ggtt_object_create(dev_priv,
							      request->ctx->engine[i].state);

1099
			if (request->pid) {
1100 1101 1102
				struct task_struct *task;

				rcu_read_lock();
1103
				task = pid_task(request->pid, PIDTYPE_PID);
1104
				if (task) {
1105 1106
					strcpy(ee->comm, task->comm);
					ee->pid = task->pid;
1107 1108 1109
				}
				rcu_read_unlock();
			}
1110

1111 1112 1113
			error->simulated |=
				request->ctx->flags & CONTEXT_NO_ERROR_CAPTURE;

1114 1115 1116
			ring = request->ring;
			ee->cpu_ring_head = ring->head;
			ee->cpu_ring_tail = ring->tail;
1117
			ee->ringbuffer =
1118
				i915_error_ggtt_object_create(dev_priv,
1119
							      ring->obj);
1120
		}
1121

1122
		ee->hws_page =
1123 1124
			i915_error_ggtt_object_create(dev_priv,
						      engine->status_page.obj);
1125

1126 1127
		ee->wa_ctx = i915_error_ggtt_object_create(dev_priv,
							   engine->wa_ctx.obj);
1128

1129
		count = 0;
1130
		list_for_each_entry(request, &engine->request_list, link)
1131 1132
			count++;

1133 1134 1135 1136 1137
		ee->num_requests = count;
		ee->requests =
			kcalloc(count, sizeof(*ee->requests), GFP_ATOMIC);
		if (!ee->requests) {
			ee->num_requests = 0;
1138 1139 1140 1141
			continue;
		}

		count = 0;
1142
		list_for_each_entry(request, &engine->request_list, link) {
1143 1144
			struct drm_i915_error_request *erq;

1145
			if (count >= ee->num_requests) {
1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163
				/*
				 * If the ring request list was changed in
				 * between the point where the error request
				 * list was created and dimensioned and this
				 * point then just exit early to avoid crashes.
				 *
				 * We don't need to communicate that the
				 * request list changed state during error
				 * state capture and that the error state is
				 * slightly incorrect as a consequence since we
				 * are typically only interested in the request
				 * list state at the point of error state
				 * capture, not in any changes happening during
				 * the capture.
				 */
				break;
			}

1164
			erq = &ee->requests[count++];
1165
			erq->seqno = request->fence.seqno;
1166
			erq->jiffies = request->emitted_jiffies;
1167 1168
			erq->head = request->head;
			erq->tail = request->tail;
1169 1170 1171 1172
		}
	}
}

1173 1174 1175
static void i915_gem_capture_vm(struct drm_i915_private *dev_priv,
				struct drm_i915_error_state *error,
				struct i915_address_space *vm,
1176
				int idx)
1177
{
1178
	struct drm_i915_error_buffer *active_bo;
1179
	struct i915_vma *vma;
1180
	int count;
1181

1182
	count = 0;
1183
	list_for_each_entry(vma, &vm->active_list, vm_link)
1184
		count++;
1185

1186 1187 1188
	active_bo = NULL;
	if (count)
		active_bo = kcalloc(count, sizeof(*active_bo), GFP_ATOMIC);
1189
	if (active_bo)
1190 1191 1192 1193 1194 1195 1196
		count = capture_error_bo(active_bo, count, &vm->active_list, false);
	else
		count = 0;

	error->active_vm[idx] = vm;
	error->active_bo[idx] = active_bo;
	error->active_bo_count[idx] = count;
1197 1198
}

1199 1200
static void i915_capture_active_buffers(struct drm_i915_private *dev_priv,
					struct drm_i915_error_state *error)
1201
{
1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214
	int cnt = 0, i, j;

	BUILD_BUG_ON(ARRAY_SIZE(error->engine) > ARRAY_SIZE(error->active_bo));
	BUILD_BUG_ON(ARRAY_SIZE(error->active_bo) != ARRAY_SIZE(error->active_vm));
	BUILD_BUG_ON(ARRAY_SIZE(error->active_bo) != ARRAY_SIZE(error->active_bo_count));

	/* Scan each engine looking for unique active contexts/vm */
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		struct drm_i915_error_engine *ee = &error->engine[i];
		bool found;

		if (!ee->vm)
			continue;
1215

1216 1217 1218 1219 1220
		found = false;
		for (j = 0; j < i && !found; j++)
			found = error->engine[j].vm == ee->vm;
		if (!found)
			i915_gem_capture_vm(dev_priv, error, ee->vm, cnt++);
1221
	}
1222 1223
}

1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254
static void i915_capture_pinned_buffers(struct drm_i915_private *dev_priv,
					struct drm_i915_error_state *error)
{
	struct i915_address_space *vm = &dev_priv->ggtt.base;
	struct drm_i915_error_buffer *bo;
	struct i915_vma *vma;
	int count_inactive, count_active;

	count_inactive = 0;
	list_for_each_entry(vma, &vm->active_list, vm_link)
		count_inactive++;

	count_active = 0;
	list_for_each_entry(vma, &vm->inactive_list, vm_link)
		count_active++;

	bo = NULL;
	if (count_inactive + count_active)
		bo = kcalloc(count_inactive + count_active,
			     sizeof(*bo), GFP_ATOMIC);
	if (!bo)
		return;

	count_inactive = capture_error_bo(bo, count_inactive,
					  &vm->active_list, true);
	count_active = capture_error_bo(bo + count_inactive, count_active,
					&vm->inactive_list, true);
	error->pinned_bo_count = count_inactive + count_active;
	error->pinned_bo = bo;
}

1255 1256 1257
/* Capture all registers which don't fit into another category. */
static void i915_capture_reg_state(struct drm_i915_private *dev_priv,
				   struct drm_i915_error_state *error)
1258
{
1259
	struct drm_device *dev = &dev_priv->drm;
1260
	int i;
1261

1262 1263 1264 1265 1266 1267 1268
	/* General organization
	 * 1. Registers specific to a single generation
	 * 2. Registers which belong to multiple generations
	 * 3. Feature specific registers.
	 * 4. Everything else
	 * Please try to follow the order.
	 */
1269

1270 1271
	/* 1: Registers specific to a single generation */
	if (IS_VALLEYVIEW(dev)) {
1272
		error->gtier[0] = I915_READ(GTIER);
1273
		error->ier = I915_READ(VLV_IER);
1274
		error->forcewake = I915_READ_FW(FORCEWAKE_VLV);
1275
	}
1276

1277 1278
	if (IS_GEN7(dev))
		error->err_int = I915_READ(GEN7_ERR_INT);
1279

1280 1281 1282 1283 1284
	if (INTEL_INFO(dev)->gen >= 8) {
		error->fault_data0 = I915_READ(GEN8_FAULT_TLB_DATA0);
		error->fault_data1 = I915_READ(GEN8_FAULT_TLB_DATA1);
	}

1285
	if (IS_GEN6(dev)) {
1286
		error->forcewake = I915_READ_FW(FORCEWAKE);
1287 1288 1289
		error->gab_ctl = I915_READ(GAB_CTL);
		error->gfx_mode = I915_READ(GFX_MODE);
	}
1290

1291 1292
	/* 2: Registers which belong to multiple generations */
	if (INTEL_INFO(dev)->gen >= 7)
1293
		error->forcewake = I915_READ_FW(FORCEWAKE_MT);
1294 1295

	if (INTEL_INFO(dev)->gen >= 6) {
1296
		error->derrmr = I915_READ(DERRMR);
1297 1298 1299 1300
		error->error = I915_READ(ERROR_GEN6);
		error->done_reg = I915_READ(DONE_REG);
	}

1301
	/* 3: Feature specific registers */
1302 1303 1304 1305 1306 1307
	if (IS_GEN6(dev) || IS_GEN7(dev)) {
		error->gam_ecochk = I915_READ(GAM_ECOCHK);
		error->gac_eco = I915_READ(GAC_ECO_BITS);
	}

	/* 4: Everything else */
1308 1309 1310
	if (HAS_HW_CONTEXTS(dev))
		error->ccid = I915_READ(CCID);

1311 1312 1313 1314 1315
	if (INTEL_INFO(dev)->gen >= 8) {
		error->ier = I915_READ(GEN8_DE_MISC_IER);
		for (i = 0; i < 4; i++)
			error->gtier[i] = I915_READ(GEN8_GT_IER(i));
	} else if (HAS_PCH_SPLIT(dev)) {
1316
		error->ier = I915_READ(DEIER);
1317
		error->gtier[0] = I915_READ(GTIER);
1318 1319 1320 1321
	} else if (IS_GEN2(dev)) {
		error->ier = I915_READ16(IER);
	} else if (!IS_VALLEYVIEW(dev)) {
		error->ier = I915_READ(IER);
1322 1323 1324
	}
	error->eir = I915_READ(EIR);
	error->pgtbl_er = I915_READ(PGTBL_ER);
1325

1326
	i915_get_extra_instdone(dev_priv, error->extra_instdone);
1327 1328
}

1329
static void i915_error_capture_msg(struct drm_i915_private *dev_priv,
1330
				   struct drm_i915_error_state *error,
1331
				   u32 engine_mask,
1332
				   const char *error_msg)
1333 1334
{
	u32 ecode;
1335
	int engine_id = -1, len;
1336

1337
	ecode = i915_error_generate_code(dev_priv, error, &engine_id);
1338

1339
	len = scnprintf(error->error_msg, sizeof(error->error_msg),
1340
			"GPU HANG: ecode %d:%d:0x%08x",
1341
			INTEL_GEN(dev_priv), engine_id, ecode);
1342

1343
	if (engine_id != -1 && error->engine[engine_id].pid != -1)
1344 1345 1346
		len += scnprintf(error->error_msg + len,
				 sizeof(error->error_msg) - len,
				 ", in %s [%d]",
1347 1348
				 error->engine[engine_id].comm,
				 error->engine[engine_id].pid);
1349 1350 1351 1352

	scnprintf(error->error_msg + len, sizeof(error->error_msg) - len,
		  ", reason: %s, action: %s",
		  error_msg,
1353
		  engine_mask ? "reset" : "continue");
1354 1355
}

1356 1357 1358
static void i915_capture_gen_state(struct drm_i915_private *dev_priv,
				   struct drm_i915_error_state *error)
{
1359 1360 1361 1362
	error->iommu = -1;
#ifdef CONFIG_INTEL_IOMMU
	error->iommu = intel_iommu_gfx_mapped;
#endif
1363
	error->reset_count = i915_reset_count(&dev_priv->gpu_error);
1364
	error->suspend_count = dev_priv->suspend_count;
1365 1366
}

1367 1368 1369 1370 1371 1372 1373 1374 1375
/**
 * i915_capture_error_state - capture an error record for later analysis
 * @dev: drm device
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
1376 1377
void i915_capture_error_state(struct drm_i915_private *dev_priv,
			      u32 engine_mask,
1378
			      const char *error_msg)
1379
{
1380
	static bool warned;
1381 1382 1383
	struct drm_i915_error_state *error;
	unsigned long flags;

1384 1385 1386
	if (READ_ONCE(dev_priv->gpu_error.first_error))
		return;

1387 1388 1389 1390 1391 1392 1393
	/* Account for pipe specific data like PIPE*STAT */
	error = kzalloc(sizeof(*error), GFP_ATOMIC);
	if (!error) {
		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
		return;
	}

1394 1395
	kref_init(&error->ref);

1396
	i915_capture_gen_state(dev_priv, error);
1397
	i915_capture_reg_state(dev_priv, error);
1398 1399
	i915_gem_record_fences(dev_priv, error);
	i915_gem_record_rings(dev_priv, error);
1400 1401
	i915_capture_active_buffers(dev_priv, error);
	i915_capture_pinned_buffers(dev_priv, error);
1402

1403 1404
	do_gettimeofday(&error->time);

1405 1406
	error->overlay = intel_overlay_capture_error_state(dev_priv);
	error->display = intel_display_capture_error_state(dev_priv);
1407

1408
	i915_error_capture_msg(dev_priv, error, engine_mask, error_msg);
1409 1410
	DRM_INFO("%s\n", error->error_msg);

1411 1412 1413 1414 1415 1416 1417
	if (!error->simulated) {
		spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
		if (!dev_priv->gpu_error.first_error) {
			dev_priv->gpu_error.first_error = error;
			error = NULL;
		}
		spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
1418 1419
	}

1420
	if (error) {
1421
		i915_error_state_free(&error->ref);
1422 1423 1424 1425 1426 1427 1428 1429
		return;
	}

	if (!warned) {
		DRM_INFO("GPU hangs can indicate a bug anywhere in the entire gfx stack, including userspace.\n");
		DRM_INFO("Please file a _new_ bug report on bugs.freedesktop.org against DRI -> DRM/Intel\n");
		DRM_INFO("drm/i915 developers can then reassign to the right component if it's not a kernel issue.\n");
		DRM_INFO("The gpu crash dump is required to analyze gpu hangs, so please always attach it.\n");
1430 1431
		DRM_INFO("GPU crash dump saved to /sys/class/drm/card%d/error\n",
			 dev_priv->drm.primary->index);
1432 1433
		warned = true;
	}
1434 1435 1436 1437 1438
}

void i915_error_state_get(struct drm_device *dev,
			  struct i915_error_state_file_priv *error_priv)
{
1439
	struct drm_i915_private *dev_priv = to_i915(dev);
1440

1441
	spin_lock_irq(&dev_priv->gpu_error.lock);
1442 1443 1444
	error_priv->error = dev_priv->gpu_error.first_error;
	if (error_priv->error)
		kref_get(&error_priv->error->ref);
1445
	spin_unlock_irq(&dev_priv->gpu_error.lock);
1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456

}

void i915_error_state_put(struct i915_error_state_file_priv *error_priv)
{
	if (error_priv->error)
		kref_put(&error_priv->error->ref, i915_error_state_free);
}

void i915_destroy_error_state(struct drm_device *dev)
{
1457
	struct drm_i915_private *dev_priv = to_i915(dev);
1458 1459
	struct drm_i915_error_state *error;

1460
	spin_lock_irq(&dev_priv->gpu_error.lock);
1461 1462
	error = dev_priv->gpu_error.first_error;
	dev_priv->gpu_error.first_error = NULL;
1463
	spin_unlock_irq(&dev_priv->gpu_error.lock);
1464 1465 1466 1467 1468

	if (error)
		kref_put(&error->ref, i915_error_state_free);
}

1469
const char *i915_cache_level_str(struct drm_i915_private *i915, int type)
1470 1471 1472
{
	switch (type) {
	case I915_CACHE_NONE: return " uncached";
1473
	case I915_CACHE_LLC: return HAS_LLC(i915) ? " LLC" : " snooped";
1474
	case I915_CACHE_L3_LLC: return " L3+LLC";
1475
	case I915_CACHE_WT: return " WT";
1476 1477 1478 1479 1480
	default: return "";
	}
}

/* NB: please notice the memset */
1481 1482
void i915_get_extra_instdone(struct drm_i915_private *dev_priv,
			     uint32_t *instdone)
1483 1484 1485
{
	memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);

1486
	if (IS_GEN2(dev_priv) || IS_GEN3(dev_priv))
1487
		instdone[0] = I915_READ(GEN2_INSTDONE);
1488
	else if (IS_GEN4(dev_priv) || IS_GEN5(dev_priv) || IS_GEN6(dev_priv)) {
1489
		instdone[0] = I915_READ(RING_INSTDONE(RENDER_RING_BASE));
1490
		instdone[1] = I915_READ(GEN4_INSTDONE1);
1491
	} else if (INTEL_GEN(dev_priv) >= 7) {
1492
		instdone[0] = I915_READ(RING_INSTDONE(RENDER_RING_BASE));
1493 1494 1495 1496 1497
		instdone[1] = I915_READ(GEN7_SC_INSTDONE);
		instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
		instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
	}
}