sdio.c 116.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * Copyright (c) 2010 Broadcom Corporation
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
 * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
 * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/types.h>
18
#include <linux/atomic.h>
19 20 21 22 23 24
#include <linux/kernel.h>
#include <linux/kthread.h>
#include <linux/printk.h>
#include <linux/pci_ids.h>
#include <linux/netdevice.h>
#include <linux/interrupt.h>
25
#include <linux/sched/signal.h>
26
#include <linux/mmc/sdio.h>
27
#include <linux/mmc/sdio_ids.h>
28 29 30 31
#include <linux/mmc/sdio_func.h>
#include <linux/mmc/card.h>
#include <linux/semaphore.h>
#include <linux/firmware.h>
32
#include <linux/module.h>
33
#include <linux/bcma/bcma.h>
34
#include <linux/debugfs.h>
35
#include <linux/vmalloc.h>
36 37 38 39 40 41
#include <asm/unaligned.h>
#include <defs.h>
#include <brcmu_wifi.h>
#include <brcmu_utils.h>
#include <brcm_hw_ids.h>
#include <soc.h>
42
#include "sdio.h"
43
#include "chip.h"
44
#include "firmware.h"
45 46
#include "core.h"
#include "common.h"
47
#include "bcdc.h"
48

49 50
#define DCMD_RESP_TIMEOUT	msecs_to_jiffies(2500)
#define CTL_DONE_TIMEOUT	msecs_to_jiffies(2500)
51

J
Joe Perches 已提交
52
#ifdef DEBUG
53 54 55 56 57

#define BRCMF_TRAP_INFO_SIZE	80

#define CBUF_LEN	(128)

58 59 60
/* Device console log buffer state */
#define CONSOLE_BUFFER_MAX	2024

61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98
struct rte_log_le {
	__le32 buf;		/* Can't be pointer on (64-bit) hosts */
	__le32 buf_size;
	__le32 idx;
	char *_buf_compat;	/* Redundant pointer for backward compat. */
};

struct rte_console {
	/* Virtual UART
	 * When there is no UART (e.g. Quickturn),
	 * the host should write a complete
	 * input line directly into cbuf and then write
	 * the length into vcons_in.
	 * This may also be used when there is a real UART
	 * (at risk of conflicting with
	 * the real UART).  vcons_out is currently unused.
	 */
	uint vcons_in;
	uint vcons_out;

	/* Output (logging) buffer
	 * Console output is written to a ring buffer log_buf at index log_idx.
	 * The host may read the output when it sees log_idx advance.
	 * Output will be lost if the output wraps around faster than the host
	 * polls.
	 */
	struct rte_log_le log_le;

	/* Console input line buffer
	 * Characters are read one at a time into cbuf
	 * until <CR> is received, then
	 * the buffer is processed as a command line.
	 * Also used for virtual UART.
	 */
	uint cbuf_idx;
	char cbuf[CBUF_LEN];
};

J
Joe Perches 已提交
99
#endif				/* DEBUG */
100 101
#include <chipcommon.h>

102
#include "bus.h"
103
#include "debug.h"
104
#include "tracepoint.h"
105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127

#define TXQLEN		2048	/* bulk tx queue length */
#define TXHI		(TXQLEN - 256)	/* turn on flow control above TXHI */
#define TXLOW		(TXHI - 256)	/* turn off flow control below TXLOW */
#define PRIOMASK	7

#define TXRETRIES	2	/* # of retries for tx frames */

#define BRCMF_RXBOUND	50	/* Default for max rx frames in
				 one scheduling */

#define BRCMF_TXBOUND	20	/* Default for max tx frames in
				 one scheduling */

#define BRCMF_TXMINMAX	1	/* Max tx frames if rx still pending */

#define MEMBLOCK	2048	/* Block size used for downloading
				 of dongle image */
#define MAX_DATA_BUF	(32 * 1024)	/* Must be large enough to hold
				 biggest possible glom */

#define BRCMF_FIRSTREAD	(1 << 6)

128
#define BRCMF_CONSOLE	10	/* watchdog interval to poll console */
129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161

/* SBSDIO_DEVICE_CTL */

/* 1: device will assert busy signal when receiving CMD53 */
#define SBSDIO_DEVCTL_SETBUSY		0x01
/* 1: assertion of sdio interrupt is synchronous to the sdio clock */
#define SBSDIO_DEVCTL_SPI_INTR_SYNC	0x02
/* 1: mask all interrupts to host except the chipActive (rev 8) */
#define SBSDIO_DEVCTL_CA_INT_ONLY	0x04
/* 1: isolate internal sdio signals, put external pads in tri-state; requires
 * sdio bus power cycle to clear (rev 9) */
#define SBSDIO_DEVCTL_PADS_ISO		0x08
/* Force SD->SB reset mapping (rev 11) */
#define SBSDIO_DEVCTL_SB_RST_CTL	0x30
/*   Determined by CoreControl bit */
#define SBSDIO_DEVCTL_RST_CORECTL	0x00
/*   Force backplane reset */
#define SBSDIO_DEVCTL_RST_BPRESET	0x10
/*   Force no backplane reset */
#define SBSDIO_DEVCTL_RST_NOBPRESET	0x20

/* direct(mapped) cis space */

/* MAPPED common CIS address */
#define SBSDIO_CIS_BASE_COMMON		0x1000
/* maximum bytes in one CIS */
#define SBSDIO_CIS_SIZE_LIMIT		0x200
/* cis offset addr is < 17 bits */
#define SBSDIO_CIS_OFT_ADDR_MASK	0x1FFFF

/* manfid tuple length, include tuple, link bytes */
#define SBSDIO_CIS_MANFID_TUPLE_LEN	6

162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181
#define CORE_BUS_REG(base, field) \
		(base + offsetof(struct sdpcmd_regs, field))

/* SDIO function 1 register CHIPCLKCSR */
/* Force ALP request to backplane */
#define SBSDIO_FORCE_ALP		0x01
/* Force HT request to backplane */
#define SBSDIO_FORCE_HT			0x02
/* Force ILP request to backplane */
#define SBSDIO_FORCE_ILP		0x04
/* Make ALP ready (power up xtal) */
#define SBSDIO_ALP_AVAIL_REQ		0x08
/* Make HT ready (power up PLL) */
#define SBSDIO_HT_AVAIL_REQ		0x10
/* Squelch clock requests from HW */
#define SBSDIO_FORCE_HW_CLKREQ_OFF	0x20
/* Status: ALP is ready */
#define SBSDIO_ALP_AVAIL		0x40
/* Status: HT is ready */
#define SBSDIO_HT_AVAIL			0x80
182
#define SBSDIO_CSR_MASK			0x1F
183 184 185 186 187 188 189
#define SBSDIO_AVBITS		(SBSDIO_HT_AVAIL | SBSDIO_ALP_AVAIL)
#define SBSDIO_ALPAV(regval)	((regval) & SBSDIO_AVBITS)
#define SBSDIO_HTAV(regval)	(((regval) & SBSDIO_AVBITS) == SBSDIO_AVBITS)
#define SBSDIO_ALPONLY(regval)	(SBSDIO_ALPAV(regval) && !SBSDIO_HTAV(regval))
#define SBSDIO_CLKAV(regval, alponly) \
	(SBSDIO_ALPAV(regval) && (alponly ? 1 : SBSDIO_HTAV(regval)))

190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284
/* intstatus */
#define I_SMB_SW0	(1 << 0)	/* To SB Mail S/W interrupt 0 */
#define I_SMB_SW1	(1 << 1)	/* To SB Mail S/W interrupt 1 */
#define I_SMB_SW2	(1 << 2)	/* To SB Mail S/W interrupt 2 */
#define I_SMB_SW3	(1 << 3)	/* To SB Mail S/W interrupt 3 */
#define I_SMB_SW_MASK	0x0000000f	/* To SB Mail S/W interrupts mask */
#define I_SMB_SW_SHIFT	0	/* To SB Mail S/W interrupts shift */
#define I_HMB_SW0	(1 << 4)	/* To Host Mail S/W interrupt 0 */
#define I_HMB_SW1	(1 << 5)	/* To Host Mail S/W interrupt 1 */
#define I_HMB_SW2	(1 << 6)	/* To Host Mail S/W interrupt 2 */
#define I_HMB_SW3	(1 << 7)	/* To Host Mail S/W interrupt 3 */
#define I_HMB_SW_MASK	0x000000f0	/* To Host Mail S/W interrupts mask */
#define I_HMB_SW_SHIFT	4	/* To Host Mail S/W interrupts shift */
#define I_WR_OOSYNC	(1 << 8)	/* Write Frame Out Of Sync */
#define I_RD_OOSYNC	(1 << 9)	/* Read Frame Out Of Sync */
#define	I_PC		(1 << 10)	/* descriptor error */
#define	I_PD		(1 << 11)	/* data error */
#define	I_DE		(1 << 12)	/* Descriptor protocol Error */
#define	I_RU		(1 << 13)	/* Receive descriptor Underflow */
#define	I_RO		(1 << 14)	/* Receive fifo Overflow */
#define	I_XU		(1 << 15)	/* Transmit fifo Underflow */
#define	I_RI		(1 << 16)	/* Receive Interrupt */
#define I_BUSPWR	(1 << 17)	/* SDIO Bus Power Change (rev 9) */
#define I_XMTDATA_AVAIL (1 << 23)	/* bits in fifo */
#define	I_XI		(1 << 24)	/* Transmit Interrupt */
#define I_RF_TERM	(1 << 25)	/* Read Frame Terminate */
#define I_WF_TERM	(1 << 26)	/* Write Frame Terminate */
#define I_PCMCIA_XU	(1 << 27)	/* PCMCIA Transmit FIFO Underflow */
#define I_SBINT		(1 << 28)	/* sbintstatus Interrupt */
#define I_CHIPACTIVE	(1 << 29)	/* chip from doze to active state */
#define I_SRESET	(1 << 30)	/* CCCR RES interrupt */
#define I_IOE2		(1U << 31)	/* CCCR IOE2 Bit Changed */
#define	I_ERRORS	(I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
#define I_DMA		(I_RI | I_XI | I_ERRORS)

/* corecontrol */
#define CC_CISRDY		(1 << 0)	/* CIS Ready */
#define CC_BPRESEN		(1 << 1)	/* CCCR RES signal */
#define CC_F2RDY		(1 << 2)	/* set CCCR IOR2 bit */
#define CC_CLRPADSISO		(1 << 3)	/* clear SDIO pads isolation */
#define CC_XMTDATAAVAIL_MODE	(1 << 4)
#define CC_XMTDATAAVAIL_CTRL	(1 << 5)

/* SDA_FRAMECTRL */
#define SFC_RF_TERM	(1 << 0)	/* Read Frame Terminate */
#define SFC_WF_TERM	(1 << 1)	/* Write Frame Terminate */
#define SFC_CRC4WOOS	(1 << 2)	/* CRC error for write out of sync */
#define SFC_ABORTALL	(1 << 3)	/* Abort all in-progress frames */

/*
 * Software allocation of To SB Mailbox resources
 */

/* tosbmailbox bits corresponding to intstatus bits */
#define SMB_NAK		(1 << 0)	/* Frame NAK */
#define SMB_INT_ACK	(1 << 1)	/* Host Interrupt ACK */
#define SMB_USE_OOB	(1 << 2)	/* Use OOB Wakeup */
#define SMB_DEV_INT	(1 << 3)	/* Miscellaneous Interrupt */

/* tosbmailboxdata */
#define SMB_DATA_VERSION_SHIFT	16	/* host protocol version */

/*
 * Software allocation of To Host Mailbox resources
 */

/* intstatus bits */
#define I_HMB_FC_STATE	I_HMB_SW0	/* Flow Control State */
#define I_HMB_FC_CHANGE	I_HMB_SW1	/* Flow Control State Changed */
#define I_HMB_FRAME_IND	I_HMB_SW2	/* Frame Indication */
#define I_HMB_HOST_INT	I_HMB_SW3	/* Miscellaneous Interrupt */

/* tohostmailboxdata */
#define HMB_DATA_NAKHANDLED	1	/* retransmit NAK'd frame */
#define HMB_DATA_DEVREADY	2	/* talk to host after enable */
#define HMB_DATA_FC		4	/* per prio flowcontrol update flag */
#define HMB_DATA_FWREADY	8	/* fw ready for protocol activity */

#define HMB_DATA_FCDATA_MASK	0xff000000
#define HMB_DATA_FCDATA_SHIFT	24

#define HMB_DATA_VERSION_MASK	0x00ff0000
#define HMB_DATA_VERSION_SHIFT	16

/*
 * Software-defined protocol header
 */

/* Current protocol version */
#define SDPCM_PROT_VERSION	4

/*
 * Shared structure between dongle and the host.
 * The structure contains pointers to trap or assert information.
 */
285
#define SDPCM_SHARED_VERSION       0x0003
286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309
#define SDPCM_SHARED_VERSION_MASK  0x00FF
#define SDPCM_SHARED_ASSERT_BUILT  0x0100
#define SDPCM_SHARED_ASSERT        0x0200
#define SDPCM_SHARED_TRAP          0x0400

/* Space for header read, limit for data packets */
#define MAX_HDR_READ	(1 << 6)
#define MAX_RX_DATASZ	2048

/* Bump up limit on waiting for HT to account for first startup;
 * if the image is doing a CRC calculation before programming the PMU
 * for HT availability, it could take a couple hundred ms more, so
 * max out at a 1 second (1000000us).
 */
#undef PMU_MAX_TRANSITION_DLY
#define PMU_MAX_TRANSITION_DLY 1000000

/* Value for ChipClockCSR during initial setup */
#define BRCMF_INIT_CLKCTL1	(SBSDIO_FORCE_HW_CLKREQ_OFF |	\
					SBSDIO_ALP_AVAIL_REQ)

/* Flags for SDH calls */
#define F2SYNC	(SDIO_REQ_4BYTE | SDIO_REQ_FIXED)

310 311 312 313 314
#define BRCMF_IDLE_ACTIVE	0	/* Do not request any SD clock change
					 * when idle
					 */
#define BRCMF_IDLE_INTERVAL	1

315 316
#define KSO_WAIT_US 50
#define MAX_KSO_ATTEMPTS (PMU_MAX_TRANSITION_DLY/KSO_WAIT_US)
317
#define BRCMF_SDIO_MAX_ACCESS_ERRORS	5
318

319 320 321 322 323 324 325 326 327
/*
 * Conversion of 802.1D priority to precedence level
 */
static uint prio2prec(u32 prio)
{
	return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
	       (prio^2) : prio;
}

J
Joe Perches 已提交
328
#ifdef DEBUG
329 330 331 332 333 334 335 336 337
/* Device console log buffer state */
struct brcmf_console {
	uint count;		/* Poll interval msec counter */
	uint log_addr;		/* Log struct address (fixed) */
	struct rte_log_le log_le;	/* Log struct (host copy) */
	uint bufsize;		/* Size of log buffer */
	u8 *buf;		/* Log buffer (host copy) */
	uint last;		/* Last buffer read index */
};
338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360

struct brcmf_trap_info {
	__le32		type;
	__le32		epc;
	__le32		cpsr;
	__le32		spsr;
	__le32		r0;	/* a1 */
	__le32		r1;	/* a2 */
	__le32		r2;	/* a3 */
	__le32		r3;	/* a4 */
	__le32		r4;	/* v1 */
	__le32		r5;	/* v2 */
	__le32		r6;	/* v3 */
	__le32		r7;	/* v4 */
	__le32		r8;	/* v5 */
	__le32		r9;	/* sb/v6 */
	__le32		r10;	/* sl/v7 */
	__le32		r11;	/* fp/v8 */
	__le32		r12;	/* ip */
	__le32		r13;	/* sp */
	__le32		r14;	/* lr */
	__le32		pc;	/* r15 */
};
J
Joe Perches 已提交
361
#endif				/* DEBUG */
362 363 364 365 366 367 368 369 370 371

struct sdpcm_shared {
	u32 flags;
	u32 trap_addr;
	u32 assert_exp_addr;
	u32 assert_file_addr;
	u32 assert_line;
	u32 console_addr;	/* Address of struct rte_console */
	u32 msgtrace_addr;
	u8 tag[32];
372
	u32 brpt_addr;
373 374 375 376 377 378 379 380 381 382 383
};

struct sdpcm_shared_le {
	__le32 flags;
	__le32 trap_addr;
	__le32 assert_exp_addr;
	__le32 assert_file_addr;
	__le32 assert_line;
	__le32 console_addr;	/* Address of struct rte_console */
	__le32 msgtrace_addr;
	u8 tag[32];
384
	__le32 brpt_addr;
385 386
};

387 388
/* dongle SDIO bus specific header info */
struct brcmf_sdio_hdrinfo {
389 390 391 392 393 394
	u8 seq_num;
	u8 channel;
	u16 len;
	u16 len_left;
	u16 len_nxtfrm;
	u8 dat_offset;
395 396
	bool lastfrm;
	u16 tail_pad;
397
};
398

399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432
/*
 * hold counter variables
 */
struct brcmf_sdio_count {
	uint intrcount;		/* Count of device interrupt callbacks */
	uint lastintrs;		/* Count as of last watchdog timer */
	uint pollcnt;		/* Count of active polls */
	uint regfails;		/* Count of R_REG failures */
	uint tx_sderrs;		/* Count of tx attempts with sd errors */
	uint fcqueued;		/* Tx packets that got queued */
	uint rxrtx;		/* Count of rtx requests (NAK to dongle) */
	uint rx_toolong;	/* Receive frames too long to receive */
	uint rxc_errors;	/* SDIO errors when reading control frames */
	uint rx_hdrfail;	/* SDIO errors on header reads */
	uint rx_badhdr;		/* Bad received headers (roosync?) */
	uint rx_badseq;		/* Mismatched rx sequence number */
	uint fc_rcvd;		/* Number of flow-control events received */
	uint fc_xoff;		/* Number which turned on flow-control */
	uint fc_xon;		/* Number which turned off flow-control */
	uint rxglomfail;	/* Failed deglom attempts */
	uint rxglomframes;	/* Number of glom frames (superframes) */
	uint rxglompkts;	/* Number of packets from glom frames */
	uint f2rxhdrs;		/* Number of header reads */
	uint f2rxdata;		/* Number of frame data reads */
	uint f2txdata;		/* Number of f2 frame writes */
	uint f1regdata;		/* Number of f1 register accesses */
	uint tickcnt;		/* Number of watchdog been schedule */
	ulong tx_ctlerrs;	/* Err of sending ctrl frames */
	ulong tx_ctlpkts;	/* Ctrl frames sent to dongle */
	ulong rx_ctlerrs;	/* Err of processing rx ctrl frames */
	ulong rx_ctlpkts;	/* Ctrl frames processed from dongle */
	ulong rx_readahead_cnt;	/* packets where header read-ahead was used */
};

433 434
/* misc chip info needed by some of the routines */
/* Private data for SDIO bus interaction */
435
struct brcmf_sdio {
436
	struct brcmf_sdio_dev *sdiodev;	/* sdio device handler */
437
	struct brcmf_chip *ci;	/* Chip info struct */
438 439

	u32 hostintmask;	/* Copy of Host Interrupt Mask */
440 441
	atomic_t intstatus;	/* Intstatus bits (events) pending */
	atomic_t fcstate;	/* State of dongle flow-control */
442 443 444 445 446 447 448 449 450

	uint blocksize;		/* Block size of SDIO transfers */
	uint roundup;		/* Max roundup limit */

	struct pktq txq;	/* Queue length used for flow-control */
	u8 flowcontrol;	/* per prio flow control bitmask */
	u8 tx_seq;		/* Transmit sequence number (next) */
	u8 tx_max;		/* Maximum transmit sequence allowed */

451
	u8 *hdrbuf;		/* buffer for handling rx frame */
452 453
	u8 *rxhdr;		/* Header of current rx frame (in hdrbuf) */
	u8 rx_seq;		/* Receive sequence number (expected) */
454
	struct brcmf_sdio_hdrinfo cur_read;
455
				/* info of current read frame */
456
	bool rxskip;		/* Skip receive (awaiting NAK ACK) */
457
	bool rxpending;		/* Data frame pending in dongle */
458 459 460 461 462 463

	uint rxbound;		/* Rx frames to read before resched */
	uint txbound;		/* Tx frames to send before resched */
	uint txminmax;

	struct sk_buff *glomd;	/* Packet containing glomming descriptor */
464
	struct sk_buff_head glom; /* Packet list for glommed superframe */
465 466 467 468

	u8 *rxbuf;		/* Buffer for receiving control packets */
	uint rxblen;		/* Allocated length of rxbuf */
	u8 *rxctl;		/* Aligned pointer into rxbuf */
469
	u8 *rxctl_orig;		/* pointer for freeing rxctl */
470
	uint rxlen;		/* Length of valid data in buffer */
471
	spinlock_t rxctl_lock;	/* protection lock for ctrl frame resources */
472 473 474 475 476

	u8 sdpcm_ver;	/* Bus protocol reported by dongle */

	bool intr;		/* Use interrupts */
	bool poll;		/* Use polling */
477
	atomic_t ipend;		/* Device interrupt is pending */
478 479 480 481
	uint spurious;		/* Count of spurious interrupts */
	uint pollrate;		/* Ticks between device polls */
	uint polltick;		/* Tick counter */

J
Joe Perches 已提交
482
#ifdef DEBUG
483 484 485
	uint console_interval;
	struct brcmf_console console;	/* Console output polling support */
	uint console_addr;	/* Console address from shared struct */
J
Joe Perches 已提交
486
#endif				/* DEBUG */
487 488 489

	uint clkstate;		/* State of sd and backplane clock(s) */
	s32 idletime;		/* Control for activity timeout */
490 491
	s32 idlecount;		/* Activity timeout counter */
	s32 idleclock;		/* How to set bus driver when idle */
492 493 494 495 496
	bool rxflow_mode;	/* Rx flow control mode */
	bool rxflow;		/* Is rx flow control on */
	bool alp_only;		/* Don't use HT clock (ALP only) */

	u8 *ctrl_frame_buf;
497
	u16 ctrl_frame_len;
498
	bool ctrl_frame_stat;
499
	int ctrl_frame_err;
500

501
	spinlock_t txq_lock;		/* protect bus->txq */
502 503 504 505 506 507
	wait_queue_head_t ctrl_wait;
	wait_queue_head_t dcmd_resp_wait;

	struct timer_list timer;
	struct completion watchdog_wait;
	struct task_struct *watchdog_tsk;
508
	bool wd_active;
509

510 511
	struct workqueue_struct *brcmf_wq;
	struct work_struct datawork;
512 513
	bool dpc_triggered;
	bool dpc_running;
514

515
	bool txoff;		/* Transmit flow-controlled */
516
	struct brcmf_sdio_count sdcnt;
517
	bool sr_enabled; /* SaveRestore enabled */
518
	bool sleeping;
519 520

	u8 tx_hdrlen;		/* sdio bus header length for tx packet */
521
	bool txglom;		/* host tx glomming enable flag */
522 523
	u16 head_align;		/* buffer pointer alignment */
	u16 sgentry_align;	/* scatter-gather buffer alignment */
524 525 526 527 528
};

/* clkstate */
#define CLK_NONE	0
#define CLK_SDONLY	1
529
#define CLK_PENDING	2
530 531
#define CLK_AVAIL	3

J
Joe Perches 已提交
532
#ifdef DEBUG
533
static int qcount[NUMPRIO];
J
Joe Perches 已提交
534
#endif				/* DEBUG */
535

536
#define DEFAULT_SDIO_DRIVE_STRENGTH	6	/* in milliamps */
537 538 539 540 541 542

#define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)

/* Limit on rounding up frames */
static const uint max_roundup = 512;

543 544 545
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
#define ALIGNMENT  8
#else
546
#define ALIGNMENT  4
547
#endif
548

549 550 551 552 553 554
enum brcmf_sdio_frmtype {
	BRCMF_SDIO_FT_NORMAL,
	BRCMF_SDIO_FT_SUPER,
	BRCMF_SDIO_FT_SUB,
};

555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600
#define SDIOD_DRVSTR_KEY(chip, pmu)     (((chip) << 16) | (pmu))

/* SDIO Pad drive strength to select value mappings */
struct sdiod_drive_str {
	u8 strength;	/* Pad Drive Strength in mA */
	u8 sel;		/* Chip-specific select value */
};

/* SDIO Drive Strength to sel value table for PMU Rev 11 (1.8V) */
static const struct sdiod_drive_str sdiod_drvstr_tab1_1v8[] = {
	{32, 0x6},
	{26, 0x7},
	{22, 0x4},
	{16, 0x5},
	{12, 0x2},
	{8, 0x3},
	{4, 0x0},
	{0, 0x1}
};

/* SDIO Drive Strength to sel value table for PMU Rev 13 (1.8v) */
static const struct sdiod_drive_str sdiod_drive_strength_tab5_1v8[] = {
	{6, 0x7},
	{5, 0x6},
	{4, 0x5},
	{3, 0x4},
	{2, 0x2},
	{1, 0x1},
	{0, 0x0}
};

/* SDIO Drive Strength to sel value table for PMU Rev 17 (1.8v) */
static const struct sdiod_drive_str sdiod_drvstr_tab6_1v8[] = {
	{3, 0x3},
	{2, 0x2},
	{1, 0x1},
	{0, 0x0} };

/* SDIO Drive Strength to sel value table for 43143 PMU Rev 17 (3.3V) */
static const struct sdiod_drive_str sdiod_drvstr_tab2_3v3[] = {
	{16, 0x7},
	{12, 0x5},
	{8,  0x3},
	{4,  0x1}
};

601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617
BRCMF_FW_NVRAM_DEF(43143, "brcmfmac43143-sdio.bin", "brcmfmac43143-sdio.txt");
BRCMF_FW_NVRAM_DEF(43241B0, "brcmfmac43241b0-sdio.bin",
		   "brcmfmac43241b0-sdio.txt");
BRCMF_FW_NVRAM_DEF(43241B4, "brcmfmac43241b4-sdio.bin",
		   "brcmfmac43241b4-sdio.txt");
BRCMF_FW_NVRAM_DEF(43241B5, "brcmfmac43241b5-sdio.bin",
		   "brcmfmac43241b5-sdio.txt");
BRCMF_FW_NVRAM_DEF(4329, "brcmfmac4329-sdio.bin", "brcmfmac4329-sdio.txt");
BRCMF_FW_NVRAM_DEF(4330, "brcmfmac4330-sdio.bin", "brcmfmac4330-sdio.txt");
BRCMF_FW_NVRAM_DEF(4334, "brcmfmac4334-sdio.bin", "brcmfmac4334-sdio.txt");
BRCMF_FW_NVRAM_DEF(43340, "brcmfmac43340-sdio.bin", "brcmfmac43340-sdio.txt");
BRCMF_FW_NVRAM_DEF(4335, "brcmfmac4335-sdio.bin", "brcmfmac4335-sdio.txt");
BRCMF_FW_NVRAM_DEF(43362, "brcmfmac43362-sdio.bin", "brcmfmac43362-sdio.txt");
BRCMF_FW_NVRAM_DEF(4339, "brcmfmac4339-sdio.bin", "brcmfmac4339-sdio.txt");
BRCMF_FW_NVRAM_DEF(43430, "brcmfmac43430-sdio.bin", "brcmfmac43430-sdio.txt");
BRCMF_FW_NVRAM_DEF(43455, "brcmfmac43455-sdio.bin", "brcmfmac43455-sdio.txt");
BRCMF_FW_NVRAM_DEF(4354, "brcmfmac4354-sdio.bin", "brcmfmac4354-sdio.txt");
618
BRCMF_FW_NVRAM_DEF(4356, "brcmfmac4356-sdio.bin", "brcmfmac4356-sdio.txt");
619 620 621 622 623 624 625 626 627 628

static struct brcmf_firmware_mapping brcmf_sdio_fwnames[] = {
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43143_CHIP_ID, 0xFFFFFFFF, 43143),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43241_CHIP_ID, 0x0000001F, 43241B0),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43241_CHIP_ID, 0x00000020, 43241B4),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43241_CHIP_ID, 0xFFFFFFC0, 43241B5),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4329_CHIP_ID, 0xFFFFFFFF, 4329),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4330_CHIP_ID, 0xFFFFFFFF, 4330),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4334_CHIP_ID, 0xFFFFFFFF, 4334),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43340_CHIP_ID, 0xFFFFFFFF, 43340),
629
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43341_CHIP_ID, 0xFFFFFFFF, 43340),
630 631 632 633 634
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4335_CHIP_ID, 0xFFFFFFFF, 4335),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43362_CHIP_ID, 0xFFFFFFFE, 43362),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4339_CHIP_ID, 0xFFFFFFFF, 4339),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43430_CHIP_ID, 0xFFFFFFFF, 43430),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4345_CHIP_ID, 0xFFFFFFC0, 43455),
635 636
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4354_CHIP_ID, 0xFFFFFFFF, 4354),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4356_CHIP_ID, 0xFFFFFFFF, 4356)
637 638
};

639 640 641 642 643 644 645 646 647 648 649
static void pkt_align(struct sk_buff *p, int len, int align)
{
	uint datalign;
	datalign = (unsigned long)(p->data);
	datalign = roundup(datalign, (align)) - datalign;
	if (datalign)
		skb_pull(p, datalign);
	__skb_trim(p, len);
}

/* To check if there's window offered */
650
static bool data_ok(struct brcmf_sdio *bus)
651 652 653 654 655 656 657 658 659
{
	return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
	       ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
}

/*
 * Reads a register in the SDIO hardware block. This block occupies a series of
 * adresses on the 32 bit backplane bus.
 */
660
static int r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
661
{
662
	struct brcmf_core *core;
663
	int ret;
664

665 666
	core = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
	*regvar = brcmf_sdiod_regrl(bus->sdiodev, core->base + offset, &ret);
667 668

	return ret;
669 670
}

671
static int w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
672
{
673
	struct brcmf_core *core;
674
	int ret;
675

676 677
	core = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
	brcmf_sdiod_regwl(bus->sdiodev, core->base + reg_offset, regval, &ret);
678 679

	return ret;
680 681
}

682
static int
683
brcmf_sdio_kso_control(struct brcmf_sdio *bus, bool on)
684 685 686
{
	u8 wr_val = 0, rd_val, cmp_val, bmask;
	int err = 0;
687
	int err_cnt = 0;
688 689
	int try_cnt = 0;

690
	brcmf_dbg(TRACE, "Enter: on=%d\n", on);
691 692 693

	wr_val = (on << SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
	/* 1st KSO write goes to AOS wake up core if device is asleep  */
694 695
	brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
			  wr_val, &err);
696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720

	if (on) {
		/* device WAKEUP through KSO:
		 * write bit 0 & read back until
		 * both bits 0 (kso bit) & 1 (dev on status) are set
		 */
		cmp_val = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK |
			  SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK;
		bmask = cmp_val;
		usleep_range(2000, 3000);
	} else {
		/* Put device to sleep, turn off KSO */
		cmp_val = 0;
		/* only check for bit0, bit1(dev on status) may not
		 * get cleared right away
		 */
		bmask = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK;
	}

	do {
		/* reliable KSO bit set/clr:
		 * the sdiod sleep write access is synced to PMU 32khz clk
		 * just one write attempt may fail,
		 * read it back until it matches written value
		 */
721 722
		rd_val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
					   &err);
723 724 725 726 727 728 729
		if (!err) {
			if ((rd_val & bmask) == cmp_val)
				break;
			err_cnt = 0;
		}
		/* bail out upon subsequent access errors */
		if (err && (err_cnt++ > BRCMF_SDIO_MAX_ACCESS_ERRORS))
730 731
			break;
		udelay(KSO_WAIT_US);
732 733
		brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
				  wr_val, &err);
734 735
	} while (try_cnt++ < MAX_KSO_ATTEMPTS);

736 737 738 739 740 741 742
	if (try_cnt > 2)
		brcmf_dbg(SDIO, "try_cnt=%d rd_val=0x%x err=%d\n", try_cnt,
			  rd_val, err);

	if (try_cnt > MAX_KSO_ATTEMPTS)
		brcmf_err("max tries: rd_val=0x%x err=%d\n", rd_val, err);

743 744 745
	return err;
}

746 747 748
#define HOSTINTMASK		(I_HMB_SW_MASK | I_CHIPACTIVE)

/* Turn backplane clock on or off */
749
static int brcmf_sdio_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
750 751 752 753 754
{
	int err;
	u8 clkctl, clkreq, devctl;
	unsigned long timeout;

755
	brcmf_dbg(SDIO, "Enter\n");
756 757 758

	clkctl = 0;

759 760 761 762 763
	if (bus->sr_enabled) {
		bus->clkstate = (on ? CLK_AVAIL : CLK_SDONLY);
		return 0;
	}

764 765 766 767 768
	if (on) {
		/* Request HT Avail */
		clkreq =
		    bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;

769 770
		brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
				  clkreq, &err);
771
		if (err) {
772
			brcmf_err("HT Avail request error: %d\n", err);
773 774 775 776
			return -EBADE;
		}

		/* Check current status */
777 778
		clkctl = brcmf_sdiod_regrb(bus->sdiodev,
					   SBSDIO_FUNC1_CHIPCLKCSR, &err);
779
		if (err) {
780
			brcmf_err("HT Avail read error: %d\n", err);
781 782 783 784 785 786
			return -EBADE;
		}

		/* Go to pending and await interrupt if appropriate */
		if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
			/* Allow only clock-available interrupt */
787 788
			devctl = brcmf_sdiod_regrb(bus->sdiodev,
						   SBSDIO_DEVICE_CTL, &err);
789
			if (err) {
790
				brcmf_err("Devctl error setting CA: %d\n",
791 792 793 794 795
					  err);
				return -EBADE;
			}

			devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
796 797
			brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
					  devctl, &err);
798
			brcmf_dbg(SDIO, "CLKCTL: set PENDING\n");
799 800 801 802 803
			bus->clkstate = CLK_PENDING;

			return 0;
		} else if (bus->clkstate == CLK_PENDING) {
			/* Cancel CA-only interrupt filter */
804 805
			devctl = brcmf_sdiod_regrb(bus->sdiodev,
						   SBSDIO_DEVICE_CTL, &err);
806
			devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
807 808
			brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
					  devctl, &err);
809 810 811 812 813 814
		}

		/* Otherwise, wait here (polling) for HT Avail */
		timeout = jiffies +
			  msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
		while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
815 816 817
			clkctl = brcmf_sdiod_regrb(bus->sdiodev,
						   SBSDIO_FUNC1_CHIPCLKCSR,
						   &err);
818 819 820 821 822 823
			if (time_after(jiffies, timeout))
				break;
			else
				usleep_range(5000, 10000);
		}
		if (err) {
824
			brcmf_err("HT Avail request error: %d\n", err);
825 826 827
			return -EBADE;
		}
		if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
828
			brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
829 830 831 832 833 834
				  PMU_MAX_TRANSITION_DLY, clkctl);
			return -EBADE;
		}

		/* Mark clock available */
		bus->clkstate = CLK_AVAIL;
835
		brcmf_dbg(SDIO, "CLKCTL: turned ON\n");
836

J
Joe Perches 已提交
837
#if defined(DEBUG)
838
		if (!bus->alp_only) {
839
			if (SBSDIO_ALPONLY(clkctl))
840
				brcmf_err("HT Clock should be on\n");
841
		}
J
Joe Perches 已提交
842
#endif				/* defined (DEBUG) */
843 844 845 846 847 848

	} else {
		clkreq = 0;

		if (bus->clkstate == CLK_PENDING) {
			/* Cancel CA-only interrupt filter */
849 850
			devctl = brcmf_sdiod_regrb(bus->sdiodev,
						   SBSDIO_DEVICE_CTL, &err);
851
			devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
852 853
			brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
					  devctl, &err);
854 855 856
		}

		bus->clkstate = CLK_SDONLY;
857 858
		brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
				  clkreq, &err);
859
		brcmf_dbg(SDIO, "CLKCTL: turned OFF\n");
860
		if (err) {
861
			brcmf_err("Failed access turning clock off: %d\n",
862 863 864 865 866 867 868 869
				  err);
			return -EBADE;
		}
	}
	return 0;
}

/* Change idle/active SD state */
870
static int brcmf_sdio_sdclk(struct brcmf_sdio *bus, bool on)
871
{
872
	brcmf_dbg(SDIO, "Enter\n");
873 874 875 876 877 878 879 880 881 882

	if (on)
		bus->clkstate = CLK_SDONLY;
	else
		bus->clkstate = CLK_NONE;

	return 0;
}

/* Transition SD and backplane clock readiness */
883
static int brcmf_sdio_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
884
{
J
Joe Perches 已提交
885
#ifdef DEBUG
886
	uint oldstate = bus->clkstate;
J
Joe Perches 已提交
887
#endif				/* DEBUG */
888

889
	brcmf_dbg(SDIO, "Enter\n");
890 891

	/* Early exit if we're already there */
892
	if (bus->clkstate == target)
893 894 895 896 897 898
		return 0;

	switch (target) {
	case CLK_AVAIL:
		/* Make sure SD clock is available */
		if (bus->clkstate == CLK_NONE)
899
			brcmf_sdio_sdclk(bus, true);
900
		/* Now request HT Avail on the backplane */
901
		brcmf_sdio_htclk(bus, true, pendok);
902 903 904 905 906
		break;

	case CLK_SDONLY:
		/* Remove HT request, or bring up SD clock */
		if (bus->clkstate == CLK_NONE)
907
			brcmf_sdio_sdclk(bus, true);
908
		else if (bus->clkstate == CLK_AVAIL)
909
			brcmf_sdio_htclk(bus, false, false);
910
		else
911
			brcmf_err("request for %d -> %d\n",
912 913 914 915 916 917
				  bus->clkstate, target);
		break;

	case CLK_NONE:
		/* Make sure to remove HT request */
		if (bus->clkstate == CLK_AVAIL)
918
			brcmf_sdio_htclk(bus, false, false);
919
		/* Now remove the SD clock */
920
		brcmf_sdio_sdclk(bus, false);
921 922
		break;
	}
J
Joe Perches 已提交
923
#ifdef DEBUG
924
	brcmf_dbg(SDIO, "%d -> %d\n", oldstate, bus->clkstate);
J
Joe Perches 已提交
925
#endif				/* DEBUG */
926 927 928 929

	return 0;
}

930
static int
931
brcmf_sdio_bus_sleep(struct brcmf_sdio *bus, bool sleep, bool pendok)
932 933
{
	int err = 0;
934
	u8 clkcsr;
935 936

	brcmf_dbg(SDIO, "Enter: request %s currently %s\n",
937
		  (sleep ? "SLEEP" : "WAKE"),
938
		  (bus->sleeping ? "SLEEP" : "WAKE"));
939 940 941 942

	/* If SR is enabled control bus state with KSO */
	if (bus->sr_enabled) {
		/* Done if we're already in the requested state */
943
		if (sleep == bus->sleeping)
944 945 946 947
			goto end;

		/* Going to sleep */
		if (sleep) {
948 949 950 951 952 953 954 955 956
			clkcsr = brcmf_sdiod_regrb(bus->sdiodev,
						   SBSDIO_FUNC1_CHIPCLKCSR,
						   &err);
			if ((clkcsr & SBSDIO_CSR_MASK) == 0) {
				brcmf_dbg(SDIO, "no clock, set ALP\n");
				brcmf_sdiod_regwb(bus->sdiodev,
						  SBSDIO_FUNC1_CHIPCLKCSR,
						  SBSDIO_ALP_AVAIL_REQ, &err);
			}
957
			err = brcmf_sdio_kso_control(bus, false);
958
		} else {
959
			err = brcmf_sdio_kso_control(bus, true);
960
		}
961
		if (err) {
962 963
			brcmf_err("error while changing bus sleep state %d\n",
				  err);
964
			goto done;
965 966 967 968 969 970 971
		}
	}

end:
	/* control clocks */
	if (sleep) {
		if (!bus->sr_enabled)
972
			brcmf_sdio_clkctl(bus, CLK_NONE, pendok);
973
	} else {
974
		brcmf_sdio_clkctl(bus, CLK_AVAIL, pendok);
975
		brcmf_sdio_wd_timer(bus, true);
976
	}
977
	bus->sleeping = sleep;
978 979
	brcmf_dbg(SDIO, "new state %s\n",
		  (sleep ? "SLEEP" : "WAKE"));
980 981
done:
	brcmf_dbg(SDIO, "Exit: err=%d\n", err);
982 983 984 985
	return err;

}

986 987 988 989 990 991 992 993 994
#ifdef DEBUG
static inline bool brcmf_sdio_valid_shared_address(u32 addr)
{
	return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
}

static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
				 struct sdpcm_shared *sh)
{
995
	u32 addr = 0;
996 997 998 999 1000
	int rv;
	u32 shaddr = 0;
	struct sdpcm_shared_le sh_le;
	__le32 addr_le;

1001 1002
	sdio_claim_host(bus->sdiodev->func[1]);
	brcmf_sdio_bus_sleep(bus, false, false);
1003 1004 1005 1006 1007

	/*
	 * Read last word in socram to determine
	 * address of sdpcm_shared structure
	 */
1008 1009 1010 1011 1012
	shaddr = bus->ci->rambase + bus->ci->ramsize - 4;
	if (!bus->ci->rambase && brcmf_chip_sr_capable(bus->ci))
		shaddr -= bus->ci->srsize;
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, shaddr,
			       (u8 *)&addr_le, 4);
1013
	if (rv < 0)
1014
		goto fail;
1015 1016 1017 1018 1019

	/*
	 * Check if addr is valid.
	 * NVRAM length at the end of memory should have been overwritten.
	 */
1020
	addr = le32_to_cpu(addr_le);
1021
	if (!brcmf_sdio_valid_shared_address(addr)) {
1022 1023 1024
		brcmf_err("invalid sdpcm_shared address 0x%08X\n", addr);
		rv = -EINVAL;
		goto fail;
1025 1026
	}

1027 1028
	brcmf_dbg(INFO, "sdpcm_shared address 0x%08X\n", addr);

1029 1030 1031 1032
	/* Read hndrte_shared structure */
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&sh_le,
			       sizeof(struct sdpcm_shared_le));
	if (rv < 0)
1033 1034 1035
		goto fail;

	sdio_release_host(bus->sdiodev->func[1]);
1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052

	/* Endianness */
	sh->flags = le32_to_cpu(sh_le.flags);
	sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
	sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
	sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
	sh->assert_line = le32_to_cpu(sh_le.assert_line);
	sh->console_addr = le32_to_cpu(sh_le.console_addr);
	sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);

	if ((sh->flags & SDPCM_SHARED_VERSION_MASK) > SDPCM_SHARED_VERSION) {
		brcmf_err("sdpcm shared version unsupported: dhd %d dongle %d\n",
			  SDPCM_SHARED_VERSION,
			  sh->flags & SDPCM_SHARED_VERSION_MASK);
		return -EPROTO;
	}
	return 0;
1053 1054 1055 1056 1057 1058

fail:
	brcmf_err("unable to obtain sdpcm_shared info: rv=%d (addr=0x%x)\n",
		  rv, addr);
	sdio_release_host(bus->sdiodev->func[1]);
	return rv;
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073
}

static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
{
	struct sdpcm_shared sh;

	if (brcmf_sdio_readshared(bus, &sh) == 0)
		bus->console_addr = sh.console_addr;
}
#else
static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
{
}
#endif /* DEBUG */

1074
static u32 brcmf_sdio_hostmail(struct brcmf_sdio *bus)
1075 1076 1077 1078
{
	u32 intstatus = 0;
	u32 hmb_data;
	u8 fcbits;
1079
	int ret;
1080

1081
	brcmf_dbg(SDIO, "Enter\n");
1082 1083

	/* Read mailbox data and ack that we did so */
1084 1085
	ret = r_sdreg32(bus, &hmb_data,
			offsetof(struct sdpcmd_regs, tohostmailboxdata));
1086

1087
	if (ret == 0)
1088
		w_sdreg32(bus, SMB_INT_ACK,
1089
			  offsetof(struct sdpcmd_regs, tosbmailbox));
1090
	bus->sdcnt.f1regdata += 2;
1091 1092 1093

	/* Dongle recomposed rx frames, accept them again */
	if (hmb_data & HMB_DATA_NAKHANDLED) {
1094
		brcmf_dbg(SDIO, "Dongle reports NAK handled, expect rtx of %d\n",
1095 1096
			  bus->rx_seq);
		if (!bus->rxskip)
1097
			brcmf_err("unexpected NAKHANDLED!\n");
1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110

		bus->rxskip = false;
		intstatus |= I_HMB_FRAME_IND;
	}

	/*
	 * DEVREADY does not occur with gSPI.
	 */
	if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
		bus->sdpcm_ver =
		    (hmb_data & HMB_DATA_VERSION_MASK) >>
		    HMB_DATA_VERSION_SHIFT;
		if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
1111
			brcmf_err("Version mismatch, dongle reports %d, "
1112 1113 1114
				  "expecting %d\n",
				  bus->sdpcm_ver, SDPCM_PROT_VERSION);
		else
1115
			brcmf_dbg(SDIO, "Dongle ready, protocol version %d\n",
1116
				  bus->sdpcm_ver);
1117 1118 1119 1120 1121 1122

		/*
		 * Retrieve console state address now that firmware should have
		 * updated it.
		 */
		brcmf_sdio_get_console_addr(bus);
1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
	}

	/*
	 * Flow Control has been moved into the RX headers and this out of band
	 * method isn't used any more.
	 * remaining backward compatible with older dongles.
	 */
	if (hmb_data & HMB_DATA_FC) {
		fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
							HMB_DATA_FCDATA_SHIFT;

		if (fcbits & ~bus->flowcontrol)
1135
			bus->sdcnt.fc_xoff++;
1136 1137

		if (bus->flowcontrol & ~fcbits)
1138
			bus->sdcnt.fc_xon++;
1139

1140
		bus->sdcnt.fc_rcvd++;
1141 1142 1143 1144 1145 1146 1147 1148 1149
		bus->flowcontrol = fcbits;
	}

	/* Shouldn't be any others */
	if (hmb_data & ~(HMB_DATA_DEVREADY |
			 HMB_DATA_NAKHANDLED |
			 HMB_DATA_FC |
			 HMB_DATA_FWREADY |
			 HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
1150
		brcmf_err("Unknown mailbox data content: 0x%02x\n",
1151 1152 1153 1154 1155
			  hmb_data);

	return intstatus;
}

1156
static void brcmf_sdio_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
1157 1158 1159 1160 1161 1162
{
	uint retries = 0;
	u16 lastrbc;
	u8 hi, lo;
	int err;

1163
	brcmf_err("%sterminate frame%s\n",
1164 1165 1166 1167
		  abort ? "abort command, " : "",
		  rtx ? ", send NAK" : "");

	if (abort)
1168
		brcmf_sdiod_abort(bus->sdiodev, SDIO_FUNC_2);
1169

1170 1171
	brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
			  SFC_RF_TERM, &err);
1172
	bus->sdcnt.f1regdata++;
1173 1174 1175

	/* Wait until the packet has been flushed (device/FIFO stable) */
	for (lastrbc = retries = 0xffff; retries > 0; retries--) {
1176 1177 1178 1179
		hi = brcmf_sdiod_regrb(bus->sdiodev,
				       SBSDIO_FUNC1_RFRAMEBCHI, &err);
		lo = brcmf_sdiod_regrb(bus->sdiodev,
				       SBSDIO_FUNC1_RFRAMEBCLO, &err);
1180
		bus->sdcnt.f1regdata += 2;
1181 1182 1183 1184 1185

		if ((hi == 0) && (lo == 0))
			break;

		if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
1186
			brcmf_err("count growing: last 0x%04x now 0x%04x\n",
1187 1188 1189 1190 1191 1192
				  lastrbc, (hi << 8) + lo);
		}
		lastrbc = (hi << 8) + lo;
	}

	if (!retries)
1193
		brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
1194
	else
1195
		brcmf_dbg(SDIO, "flush took %d iterations\n", 0xffff - retries);
1196 1197

	if (rtx) {
1198
		bus->sdcnt.rxrtx++;
1199 1200
		err = w_sdreg32(bus, SMB_NAK,
				offsetof(struct sdpcmd_regs, tosbmailbox));
1201

1202
		bus->sdcnt.f1regdata++;
1203
		if (err == 0)
1204 1205 1206 1207
			bus->rxskip = true;
	}

	/* Clear partial in any case */
1208
	bus->cur_read.len = 0;
1209 1210
}

1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232
static void brcmf_sdio_txfail(struct brcmf_sdio *bus)
{
	struct brcmf_sdio_dev *sdiodev = bus->sdiodev;
	u8 i, hi, lo;

	/* On failure, abort the command and terminate the frame */
	brcmf_err("sdio error, abort command and terminate frame\n");
	bus->sdcnt.tx_sderrs++;

	brcmf_sdiod_abort(sdiodev, SDIO_FUNC_2);
	brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM, NULL);
	bus->sdcnt.f1regdata++;

	for (i = 0; i < 3; i++) {
		hi = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_WFRAMEBCHI, NULL);
		lo = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_WFRAMEBCLO, NULL);
		bus->sdcnt.f1regdata += 2;
		if ((hi == 0) && (lo == 0))
			break;
	}
}

1233
/* return total length of buffer chain */
1234
static uint brcmf_sdio_glom_len(struct brcmf_sdio *bus)
1235 1236 1237 1238 1239 1240 1241 1242 1243 1244
{
	struct sk_buff *p;
	uint total;

	total = 0;
	skb_queue_walk(&bus->glom, p)
		total += p->len;
	return total;
}

1245
static void brcmf_sdio_free_glom(struct brcmf_sdio *bus)
1246 1247 1248 1249 1250 1251 1252 1253 1254
{
	struct sk_buff *cur, *next;

	skb_queue_walk_safe(&bus->glom, cur, next) {
		skb_unlink(cur, &bus->glom);
		brcmu_pkt_buf_free_skb(cur);
	}
}

1255 1256 1257 1258 1259 1260
/**
 * brcmfmac sdio bus specific header
 * This is the lowest layer header wrapped on the packets transmitted between
 * host and WiFi dongle which contains information needed for SDIO core and
 * firmware
 *
1261 1262
 * It consists of 3 parts: hardware header, hardware extension header and
 * software header
1263 1264 1265
 * hardware header (frame tag) - 4 bytes
 * Byte 0~1: Frame length
 * Byte 2~3: Checksum, bit-wise inverse of frame length
1266 1267 1268 1269 1270 1271 1272
 * hardware extension header - 8 bytes
 * Tx glom mode only, N/A for Rx or normal Tx
 * Byte 0~1: Packet length excluding hw frame tag
 * Byte 2: Reserved
 * Byte 3: Frame flags, bit 0: last frame indication
 * Byte 4~5: Reserved
 * Byte 6~7: Tail padding length
1273 1274 1275 1276 1277 1278 1279 1280 1281 1282
 * software header - 8 bytes
 * Byte 0: Rx/Tx sequence number
 * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
 * Byte 2: Length of next data frame, reserved for Tx
 * Byte 3: Data offset
 * Byte 4: Flow control bits, reserved for Tx
 * Byte 5: Maximum Sequence number allowed by firmware for Tx, N/A for Tx packet
 * Byte 6~7: Reserved
 */
#define SDPCM_HWHDR_LEN			4
1283
#define SDPCM_HWEXT_LEN			8
1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311
#define SDPCM_SWHDR_LEN			8
#define SDPCM_HDRLEN			(SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN)
/* software header */
#define SDPCM_SEQ_MASK			0x000000ff
#define SDPCM_SEQ_WRAP			256
#define SDPCM_CHANNEL_MASK		0x00000f00
#define SDPCM_CHANNEL_SHIFT		8
#define SDPCM_CONTROL_CHANNEL		0	/* Control */
#define SDPCM_EVENT_CHANNEL		1	/* Asyc Event Indication */
#define SDPCM_DATA_CHANNEL		2	/* Data Xmit/Recv */
#define SDPCM_GLOM_CHANNEL		3	/* Coalesced packets */
#define SDPCM_TEST_CHANNEL		15	/* Test/debug packets */
#define SDPCM_GLOMDESC(p)		(((u8 *)p)[1] & 0x80)
#define SDPCM_NEXTLEN_MASK		0x00ff0000
#define SDPCM_NEXTLEN_SHIFT		16
#define SDPCM_DOFFSET_MASK		0xff000000
#define SDPCM_DOFFSET_SHIFT		24
#define SDPCM_FCMASK_MASK		0x000000ff
#define SDPCM_WINDOW_MASK		0x0000ff00
#define SDPCM_WINDOW_SHIFT		8

static inline u8 brcmf_sdio_getdatoffset(u8 *swheader)
{
	u32 hdrvalue;
	hdrvalue = *(u32 *)swheader;
	return (u8)((hdrvalue & SDPCM_DOFFSET_MASK) >> SDPCM_DOFFSET_SHIFT);
}

1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322
static inline bool brcmf_sdio_fromevntchan(u8 *swheader)
{
	u32 hdrvalue;
	u8 ret;

	hdrvalue = *(u32 *)swheader;
	ret = (u8)((hdrvalue & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT);

	return (ret == SDPCM_EVENT_CHANNEL);
}

1323 1324 1325
static int brcmf_sdio_hdparse(struct brcmf_sdio *bus, u8 *header,
			      struct brcmf_sdio_hdrinfo *rd,
			      enum brcmf_sdio_frmtype type)
1326 1327 1328
{
	u16 len, checksum;
	u8 rx_seq, fc, tx_seq_max;
1329
	u32 swheader;
1330

1331
	trace_brcmf_sdpcm_hdr(SDPCM_RX, header);
1332

1333
	/* hw header */
1334 1335 1336 1337 1338
	len = get_unaligned_le16(header);
	checksum = get_unaligned_le16(header + sizeof(u16));
	/* All zero means no more to read */
	if (!(len | checksum)) {
		bus->rxpending = false;
1339
		return -ENODATA;
1340 1341
	}
	if ((u16)(~(len ^ checksum))) {
1342
		brcmf_err("HW header checksum error\n");
1343
		bus->sdcnt.rx_badhdr++;
1344
		brcmf_sdio_rxfail(bus, false, false);
1345
		return -EIO;
1346 1347
	}
	if (len < SDPCM_HDRLEN) {
1348
		brcmf_err("HW header length error\n");
1349
		return -EPROTO;
1350
	}
1351 1352
	if (type == BRCMF_SDIO_FT_SUPER &&
	    (roundup(len, bus->blocksize) != rd->len)) {
1353
		brcmf_err("HW superframe header length error\n");
1354
		return -EPROTO;
1355 1356
	}
	if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
1357
		brcmf_err("HW subframe header length error\n");
1358
		return -EPROTO;
1359
	}
1360 1361
	rd->len = len;

1362 1363 1364 1365
	/* software header */
	header += SDPCM_HWHDR_LEN;
	swheader = le32_to_cpu(*(__le32 *)header);
	if (type == BRCMF_SDIO_FT_SUPER && SDPCM_GLOMDESC(header)) {
1366
		brcmf_err("Glom descriptor found in superframe head\n");
1367
		rd->len = 0;
1368
		return -EINVAL;
1369
	}
1370 1371
	rx_seq = (u8)(swheader & SDPCM_SEQ_MASK);
	rd->channel = (swheader & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT;
1372 1373
	if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
	    type != BRCMF_SDIO_FT_SUPER) {
1374
		brcmf_err("HW header length too long\n");
1375
		bus->sdcnt.rx_toolong++;
1376
		brcmf_sdio_rxfail(bus, false, false);
1377
		rd->len = 0;
1378
		return -EPROTO;
1379
	}
1380
	if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
1381
		brcmf_err("Wrong channel for superframe\n");
1382
		rd->len = 0;
1383
		return -EINVAL;
1384 1385 1386
	}
	if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
	    rd->channel != SDPCM_EVENT_CHANNEL) {
1387
		brcmf_err("Wrong channel for subframe\n");
1388
		rd->len = 0;
1389
		return -EINVAL;
1390
	}
1391
	rd->dat_offset = brcmf_sdio_getdatoffset(header);
1392
	if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
1393
		brcmf_err("seq %d: bad data offset\n", rx_seq);
1394
		bus->sdcnt.rx_badhdr++;
1395
		brcmf_sdio_rxfail(bus, false, false);
1396
		rd->len = 0;
1397
		return -ENXIO;
1398 1399
	}
	if (rd->seq_num != rx_seq) {
1400
		brcmf_dbg(SDIO, "seq %d, expected %d\n", rx_seq, rd->seq_num);
1401 1402 1403
		bus->sdcnt.rx_badseq++;
		rd->seq_num = rx_seq;
	}
1404 1405
	/* no need to check the reset for subframe */
	if (type == BRCMF_SDIO_FT_SUB)
1406
		return 0;
1407
	rd->len_nxtfrm = (swheader & SDPCM_NEXTLEN_MASK) >> SDPCM_NEXTLEN_SHIFT;
1408 1409 1410
	if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
		/* only warm for NON glom packet */
		if (rd->channel != SDPCM_GLOM_CHANNEL)
1411
			brcmf_err("seq %d: next length error\n", rx_seq);
1412 1413
		rd->len_nxtfrm = 0;
	}
1414 1415
	swheader = le32_to_cpu(*(__le32 *)(header + 4));
	fc = swheader & SDPCM_FCMASK_MASK;
1416 1417 1418 1419 1420 1421 1422 1423
	if (bus->flowcontrol != fc) {
		if (~bus->flowcontrol & fc)
			bus->sdcnt.fc_xoff++;
		if (bus->flowcontrol & ~fc)
			bus->sdcnt.fc_xon++;
		bus->sdcnt.fc_rcvd++;
		bus->flowcontrol = fc;
	}
1424
	tx_seq_max = (swheader & SDPCM_WINDOW_MASK) >> SDPCM_WINDOW_SHIFT;
1425
	if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
1426
		brcmf_err("seq %d: max tx seq number error\n", rx_seq);
1427 1428 1429 1430
		tx_seq_max = bus->tx_seq + 2;
	}
	bus->tx_max = tx_seq_max;

1431
	return 0;
1432 1433
}

1434 1435 1436 1437 1438 1439 1440 1441 1442
static inline void brcmf_sdio_update_hwhdr(u8 *header, u16 frm_length)
{
	*(__le16 *)header = cpu_to_le16(frm_length);
	*(((__le16 *)header) + 1) = cpu_to_le16(~frm_length);
}

static void brcmf_sdio_hdpack(struct brcmf_sdio *bus, u8 *header,
			      struct brcmf_sdio_hdrinfo *hd_info)
{
1443 1444
	u32 hdrval;
	u8 hdr_offset;
1445 1446

	brcmf_sdio_update_hwhdr(header, hd_info->len);
1447 1448 1449 1450 1451 1452 1453 1454 1455
	hdr_offset = SDPCM_HWHDR_LEN;

	if (bus->txglom) {
		hdrval = (hd_info->len - hdr_offset) | (hd_info->lastfrm << 24);
		*((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
		hdrval = (u16)hd_info->tail_pad << 16;
		*(((__le32 *)(header + hdr_offset)) + 1) = cpu_to_le32(hdrval);
		hdr_offset += SDPCM_HWEXT_LEN;
	}
1456

1457 1458 1459 1460 1461 1462 1463 1464
	hdrval = hd_info->seq_num;
	hdrval |= (hd_info->channel << SDPCM_CHANNEL_SHIFT) &
		  SDPCM_CHANNEL_MASK;
	hdrval |= (hd_info->dat_offset << SDPCM_DOFFSET_SHIFT) &
		  SDPCM_DOFFSET_MASK;
	*((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
	*(((__le32 *)(header + hdr_offset)) + 1) = 0;
	trace_brcmf_sdpcm_hdr(SDPCM_TX + !!(bus->txglom), header);
1465 1466
}

1467
static u8 brcmf_sdio_rxglom(struct brcmf_sdio *bus, u8 rxseq)
1468 1469 1470
{
	u16 dlen, totlen;
	u8 *dptr, num = 0;
1471
	u16 sublen;
1472
	struct sk_buff *pfirst, *pnext;
1473 1474

	int errcode;
1475
	u8 doff, sfdoff;
1476

1477
	struct brcmf_sdio_hdrinfo rd_new;
1478 1479 1480 1481

	/* If packets, issue read(s) and send up packet chain */
	/* Return sequence numbers consumed? */

1482
	brcmf_dbg(SDIO, "start: glomd %p glom %p\n",
1483
		  bus->glomd, skb_peek(&bus->glom));
1484 1485 1486

	/* If there's a descriptor, generate the packet chain */
	if (bus->glomd) {
1487
		pfirst = pnext = NULL;
1488 1489 1490
		dlen = (u16) (bus->glomd->len);
		dptr = bus->glomd->data;
		if (!dlen || (dlen & 1)) {
1491
			brcmf_err("bad glomd len(%d), ignore descriptor\n",
1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502
				  dlen);
			dlen = 0;
		}

		for (totlen = num = 0; dlen; num++) {
			/* Get (and move past) next length */
			sublen = get_unaligned_le16(dptr);
			dlen -= sizeof(u16);
			dptr += sizeof(u16);
			if ((sublen < SDPCM_HDRLEN) ||
			    ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
1503
				brcmf_err("descriptor len %d bad: %d\n",
1504 1505 1506 1507
					  num, sublen);
				pnext = NULL;
				break;
			}
1508
			if (sublen % bus->sgentry_align) {
1509
				brcmf_err("sublen %d not multiple of %d\n",
1510
					  sublen, bus->sgentry_align);
1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522
			}
			totlen += sublen;

			/* For last frame, adjust read len so total
				 is a block multiple */
			if (!dlen) {
				sublen +=
				    (roundup(totlen, bus->blocksize) - totlen);
				totlen = roundup(totlen, bus->blocksize);
			}

			/* Allocate/chain packet for next subframe */
1523
			pnext = brcmu_pkt_buf_get_skb(sublen + bus->sgentry_align);
1524
			if (pnext == NULL) {
1525
				brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
1526 1527 1528
					  num, sublen);
				break;
			}
1529
			skb_queue_tail(&bus->glom, pnext);
1530 1531

			/* Adhere to start alignment requirements */
1532
			pkt_align(pnext, sublen, bus->sgentry_align);
1533 1534 1535 1536 1537 1538 1539
		}

		/* If all allocations succeeded, save packet chain
			 in bus structure */
		if (pnext) {
			brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
				  totlen, num);
1540 1541
			if (BRCMF_GLOM_ON() && bus->cur_read.len &&
			    totlen != bus->cur_read.len) {
1542
				brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
1543
					  bus->cur_read.len, totlen, rxseq);
1544 1545 1546
			}
			pfirst = pnext = NULL;
		} else {
1547
			brcmf_sdio_free_glom(bus);
1548 1549 1550 1551 1552 1553
			num = 0;
		}

		/* Done with descriptor packet */
		brcmu_pkt_buf_free_skb(bus->glomd);
		bus->glomd = NULL;
1554
		bus->cur_read.len = 0;
1555 1556 1557 1558
	}

	/* Ok -- either we just generated a packet chain,
		 or had one from before */
1559
	if (!skb_queue_empty(&bus->glom)) {
1560 1561
		if (BRCMF_GLOM_ON()) {
			brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
1562
			skb_queue_walk(&bus->glom, pnext) {
1563 1564 1565 1566 1567 1568
				brcmf_dbg(GLOM, "    %p: %p len 0x%04x (%d)\n",
					  pnext, (u8 *) (pnext->data),
					  pnext->len, pnext->len);
			}
		}

1569
		pfirst = skb_peek(&bus->glom);
1570
		dlen = (u16) brcmf_sdio_glom_len(bus);
1571 1572 1573 1574 1575

		/* Do an SDIO read for the superframe.  Configurable iovar to
		 * read directly into the chained packet, or allocate a large
		 * packet and and copy into the chain.
		 */
1576
		sdio_claim_host(bus->sdiodev->func[1]);
1577 1578
		errcode = brcmf_sdiod_recv_chain(bus->sdiodev,
						 &bus->glom, dlen);
1579
		sdio_release_host(bus->sdiodev->func[1]);
1580
		bus->sdcnt.f2rxdata++;
1581

1582
		/* On failure, kill the superframe */
1583
		if (errcode < 0) {
1584
			brcmf_err("glom read of %d bytes failed: %d\n",
1585 1586
				  dlen, errcode);

1587
			sdio_claim_host(bus->sdiodev->func[1]);
1588 1589 1590
			brcmf_sdio_rxfail(bus, true, false);
			bus->sdcnt.rxglomfail++;
			brcmf_sdio_free_glom(bus);
1591
			sdio_release_host(bus->sdiodev->func[1]);
1592 1593
			return 0;
		}
1594 1595 1596 1597

		brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
				   pfirst->data, min_t(int, pfirst->len, 48),
				   "SUPERFRAME:\n");
1598

1599 1600
		rd_new.seq_num = rxseq;
		rd_new.len = dlen;
1601
		sdio_claim_host(bus->sdiodev->func[1]);
1602 1603
		errcode = brcmf_sdio_hdparse(bus, pfirst->data, &rd_new,
					     BRCMF_SDIO_FT_SUPER);
1604
		sdio_release_host(bus->sdiodev->func[1]);
1605
		bus->cur_read.len = rd_new.len_nxtfrm << 4;
1606 1607

		/* Remove superframe header, remember offset */
1608 1609
		skb_pull(pfirst, rd_new.dat_offset);
		sfdoff = rd_new.dat_offset;
1610
		num = 0;
1611 1612

		/* Validate all the subframe headers */
1613 1614 1615 1616 1617
		skb_queue_walk(&bus->glom, pnext) {
			/* leave when invalid subframe is found */
			if (errcode)
				break;

1618 1619
			rd_new.len = pnext->len;
			rd_new.seq_num = rxseq++;
1620
			sdio_claim_host(bus->sdiodev->func[1]);
1621 1622
			errcode = brcmf_sdio_hdparse(bus, pnext->data, &rd_new,
						     BRCMF_SDIO_FT_SUB);
1623
			sdio_release_host(bus->sdiodev->func[1]);
1624
			brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
1625
					   pnext->data, 32, "subframe:\n");
1626

1627
			num++;
1628 1629 1630
		}

		if (errcode) {
1631
			/* Terminate frame on error */
1632
			sdio_claim_host(bus->sdiodev->func[1]);
1633 1634 1635
			brcmf_sdio_rxfail(bus, true, false);
			bus->sdcnt.rxglomfail++;
			brcmf_sdio_free_glom(bus);
1636
			sdio_release_host(bus->sdiodev->func[1]);
1637
			bus->cur_read.len = 0;
1638 1639 1640 1641 1642
			return 0;
		}

		/* Basic SD framing looks ok - process each packet (header) */

1643
		skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
1644 1645
			dptr = (u8 *) (pfirst->data);
			sublen = get_unaligned_le16(dptr);
1646
			doff = brcmf_sdio_getdatoffset(&dptr[SDPCM_HWHDR_LEN]);
1647

1648
			brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
1649 1650
					   dptr, pfirst->len,
					   "Rx Subframe Data:\n");
1651 1652 1653 1654 1655

			__skb_trim(pfirst, sublen);
			skb_pull(pfirst, doff);

			if (pfirst->len == 0) {
1656
				skb_unlink(pfirst, &bus->glom);
1657 1658 1659 1660
				brcmu_pkt_buf_free_skb(pfirst);
				continue;
			}

1661 1662 1663 1664 1665 1666 1667
			brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
					   pfirst->data,
					   min_t(int, pfirst->len, 32),
					   "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
					   bus->glom.qlen, pfirst, pfirst->data,
					   pfirst->len, pfirst->next,
					   pfirst->prev);
1668
			skb_unlink(pfirst, &bus->glom);
1669
			if (brcmf_sdio_fromevntchan(&dptr[SDPCM_HWHDR_LEN]))
1670 1671 1672 1673
				brcmf_rx_event(bus->sdiodev->dev, pfirst);
			else
				brcmf_rx_frame(bus->sdiodev->dev, pfirst,
					       false);
1674
			bus->sdcnt.rxglompkts++;
1675 1676
		}

1677
		bus->sdcnt.rxglomframes++;
1678 1679 1680 1681
	}
	return num;
}

1682 1683
static int brcmf_sdio_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
				     bool *pending)
1684 1685
{
	DECLARE_WAITQUEUE(wait, current);
1686
	int timeout = DCMD_RESP_TIMEOUT;
1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703

	/* Wait until control frame is available */
	add_wait_queue(&bus->dcmd_resp_wait, &wait);
	set_current_state(TASK_INTERRUPTIBLE);

	while (!(*condition) && (!signal_pending(current) && timeout))
		timeout = schedule_timeout(timeout);

	if (signal_pending(current))
		*pending = true;

	set_current_state(TASK_RUNNING);
	remove_wait_queue(&bus->dcmd_resp_wait, &wait);

	return timeout;
}

1704
static int brcmf_sdio_dcmd_resp_wake(struct brcmf_sdio *bus)
1705
{
1706
	wake_up_interruptible(&bus->dcmd_resp_wait);
1707 1708 1709 1710

	return 0;
}
static void
1711
brcmf_sdio_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
1712 1713
{
	uint rdlen, pad;
1714
	u8 *buf = NULL, *rbuf;
1715 1716 1717 1718
	int sdret;

	brcmf_dbg(TRACE, "Enter\n");

1719 1720
	if (bus->rxblen)
		buf = vzalloc(bus->rxblen);
1721
	if (!buf)
1722
		goto done;
1723

1724
	rbuf = bus->rxbuf;
1725
	pad = ((unsigned long)rbuf % bus->head_align);
1726
	if (pad)
1727
		rbuf += (bus->head_align - pad);
1728 1729

	/* Copy the already-read portion over */
1730
	memcpy(buf, hdr, BRCMF_FIRSTREAD);
1731 1732 1733 1734 1735 1736 1737 1738
	if (len <= BRCMF_FIRSTREAD)
		goto gotpkt;

	/* Raise rdlen to next SDIO block to avoid tail command */
	rdlen = len - BRCMF_FIRSTREAD;
	if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
		pad = bus->blocksize - (rdlen % bus->blocksize);
		if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
1739
		    ((len + pad) < bus->sdiodev->bus_if->maxctl))
1740
			rdlen += pad;
1741 1742
	} else if (rdlen % bus->head_align) {
		rdlen += bus->head_align - (rdlen % bus->head_align);
1743 1744 1745
	}

	/* Drop if the read is too big or it exceeds our maximum */
1746
	if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
1747
		brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
1748
			  rdlen, bus->sdiodev->bus_if->maxctl);
1749
		brcmf_sdio_rxfail(bus, false, false);
1750 1751 1752
		goto done;
	}

1753
	if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
1754
		brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
1755
			  len, len - doff, bus->sdiodev->bus_if->maxctl);
1756
		bus->sdcnt.rx_toolong++;
1757
		brcmf_sdio_rxfail(bus, false, false);
1758 1759 1760
		goto done;
	}

1761
	/* Read remain of frame body */
1762
	sdret = brcmf_sdiod_recv_buf(bus->sdiodev, rbuf, rdlen);
1763
	bus->sdcnt.f2rxdata++;
1764 1765 1766

	/* Control frame failures need retransmission */
	if (sdret < 0) {
1767
		brcmf_err("read %d control bytes failed: %d\n",
1768
			  rdlen, sdret);
1769
		bus->sdcnt.rxc_errors++;
1770
		brcmf_sdio_rxfail(bus, true, true);
1771
		goto done;
1772 1773
	} else
		memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
1774 1775 1776

gotpkt:

1777
	brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
1778
			   buf, len, "RxCtrl:\n");
1779 1780

	/* Point to valid data and indicate its length */
1781 1782
	spin_lock_bh(&bus->rxctl_lock);
	if (bus->rxctl) {
1783
		brcmf_err("last control frame is being processed.\n");
1784 1785 1786 1787 1788 1789
		spin_unlock_bh(&bus->rxctl_lock);
		vfree(buf);
		goto done;
	}
	bus->rxctl = buf + doff;
	bus->rxctl_orig = buf;
1790
	bus->rxlen = len - doff;
1791
	spin_unlock_bh(&bus->rxctl_lock);
1792 1793 1794

done:
	/* Awake any waiters */
1795
	brcmf_sdio_dcmd_resp_wake(bus);
1796 1797 1798
}

/* Pad read to blocksize for efficiency */
1799
static void brcmf_sdio_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
1800 1801 1802 1803 1804 1805
{
	if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
		*pad = bus->blocksize - (*rdlen % bus->blocksize);
		if (*pad <= bus->roundup && *pad < bus->blocksize &&
		    *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
			*rdlen += *pad;
1806 1807
	} else if (*rdlen % bus->head_align) {
		*rdlen += bus->head_align - (*rdlen % bus->head_align);
1808 1809 1810
	}
}

1811
static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
1812 1813 1814 1815
{
	struct sk_buff *pkt;		/* Packet for event or data frames */
	u16 pad;		/* Number of pad bytes to read */
	uint rxleft = 0;	/* Remaining number of frames allowed */
1816
	int ret;		/* Return code from calls */
1817
	uint rxcount = 0;	/* Total frames read */
1818
	struct brcmf_sdio_hdrinfo *rd = &bus->cur_read, rd_new;
1819
	u8 head_read = 0;
1820 1821 1822 1823

	brcmf_dbg(TRACE, "Enter\n");

	/* Not finished unless we encounter no more frames indication */
1824
	bus->rxpending = true;
1825

1826
	for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
1827
	     !bus->rxskip && rxleft && bus->sdiodev->state == BRCMF_SDIOD_DATA;
1828
	     rd->seq_num++, rxleft--) {
1829 1830

		/* Handle glomming separately */
1831
		if (bus->glomd || !skb_queue_empty(&bus->glom)) {
1832 1833
			u8 cnt;
			brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
1834
				  bus->glomd, skb_peek(&bus->glom));
1835
			cnt = brcmf_sdio_rxglom(bus, rd->seq_num);
1836
			brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
1837
			rd->seq_num += cnt - 1;
1838 1839 1840 1841
			rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
			continue;
		}

1842 1843
		rd->len_left = rd->len;
		/* read header first for unknow frame length */
1844
		sdio_claim_host(bus->sdiodev->func[1]);
1845
		if (!rd->len) {
1846 1847
			ret = brcmf_sdiod_recv_buf(bus->sdiodev,
						   bus->rxhdr, BRCMF_FIRSTREAD);
1848
			bus->sdcnt.f2rxhdrs++;
1849
			if (ret < 0) {
1850
				brcmf_err("RXHEADER FAILED: %d\n",
1851
					  ret);
1852
				bus->sdcnt.rx_hdrfail++;
1853
				brcmf_sdio_rxfail(bus, true, true);
1854
				sdio_release_host(bus->sdiodev->func[1]);
1855 1856 1857
				continue;
			}

1858
			brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
1859 1860
					   bus->rxhdr, SDPCM_HDRLEN,
					   "RxHdr:\n");
1861

1862 1863
			if (brcmf_sdio_hdparse(bus, bus->rxhdr, rd,
					       BRCMF_SDIO_FT_NORMAL)) {
1864
				sdio_release_host(bus->sdiodev->func[1]);
1865 1866 1867 1868
				if (!bus->rxpending)
					break;
				else
					continue;
1869 1870
			}

1871
			if (rd->channel == SDPCM_CONTROL_CHANNEL) {
1872 1873 1874
				brcmf_sdio_read_control(bus, bus->rxhdr,
							rd->len,
							rd->dat_offset);
1875 1876 1877 1878 1879
				/* prepare the descriptor for the next read */
				rd->len = rd->len_nxtfrm << 4;
				rd->len_nxtfrm = 0;
				/* treat all packet as event if we don't know */
				rd->channel = SDPCM_EVENT_CHANNEL;
1880
				sdio_release_host(bus->sdiodev->func[1]);
1881 1882
				continue;
			}
1883 1884 1885
			rd->len_left = rd->len > BRCMF_FIRSTREAD ?
				       rd->len - BRCMF_FIRSTREAD : 0;
			head_read = BRCMF_FIRSTREAD;
1886 1887
		}

1888
		brcmf_sdio_pad(bus, &pad, &rd->len_left);
1889

1890
		pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
1891
					    bus->head_align);
1892 1893
		if (!pkt) {
			/* Give up on data, request rtx of events */
1894
			brcmf_err("brcmu_pkt_buf_get_skb failed\n");
1895
			brcmf_sdio_rxfail(bus, false,
1896
					    RETRYCHAN(rd->channel));
1897
			sdio_release_host(bus->sdiodev->func[1]);
1898 1899
			continue;
		}
1900
		skb_pull(pkt, head_read);
1901
		pkt_align(pkt, rd->len_left, bus->head_align);
1902

1903
		ret = brcmf_sdiod_recv_pkt(bus->sdiodev, pkt);
1904
		bus->sdcnt.f2rxdata++;
1905
		sdio_release_host(bus->sdiodev->func[1]);
1906

1907
		if (ret < 0) {
1908
			brcmf_err("read %d bytes from channel %d failed: %d\n",
1909
				  rd->len, rd->channel, ret);
1910
			brcmu_pkt_buf_free_skb(pkt);
1911
			sdio_claim_host(bus->sdiodev->func[1]);
1912
			brcmf_sdio_rxfail(bus, true,
1913
					    RETRYCHAN(rd->channel));
1914
			sdio_release_host(bus->sdiodev->func[1]);
1915 1916 1917
			continue;
		}

1918 1919 1920 1921 1922 1923 1924
		if (head_read) {
			skb_push(pkt, head_read);
			memcpy(pkt->data, bus->rxhdr, head_read);
			head_read = 0;
		} else {
			memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
			rd_new.seq_num = rd->seq_num;
1925
			sdio_claim_host(bus->sdiodev->func[1]);
1926 1927
			if (brcmf_sdio_hdparse(bus, bus->rxhdr, &rd_new,
					       BRCMF_SDIO_FT_NORMAL)) {
1928 1929 1930 1931 1932
				rd->len = 0;
				brcmu_pkt_buf_free_skb(pkt);
			}
			bus->sdcnt.rx_readahead_cnt++;
			if (rd->len != roundup(rd_new.len, 16)) {
1933
				brcmf_err("frame length mismatch:read %d, should be %d\n",
1934 1935 1936
					  rd->len,
					  roundup(rd_new.len, 16) >> 4);
				rd->len = 0;
1937
				brcmf_sdio_rxfail(bus, true, true);
1938
				sdio_release_host(bus->sdiodev->func[1]);
1939 1940 1941
				brcmu_pkt_buf_free_skb(pkt);
				continue;
			}
1942
			sdio_release_host(bus->sdiodev->func[1]);
1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953
			rd->len_nxtfrm = rd_new.len_nxtfrm;
			rd->channel = rd_new.channel;
			rd->dat_offset = rd_new.dat_offset;

			brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
					     BRCMF_DATA_ON()) &&
					   BRCMF_HDRS_ON(),
					   bus->rxhdr, SDPCM_HDRLEN,
					   "RxHdr:\n");

			if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
1954
				brcmf_err("readahead on control packet %d?\n",
1955 1956 1957
					  rd_new.seq_num);
				/* Force retry w/normal header read */
				rd->len = 0;
1958
				sdio_claim_host(bus->sdiodev->func[1]);
1959
				brcmf_sdio_rxfail(bus, false, true);
1960
				sdio_release_host(bus->sdiodev->func[1]);
1961 1962 1963 1964
				brcmu_pkt_buf_free_skb(pkt);
				continue;
			}
		}
1965

1966
		brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
1967
				   pkt->data, rd->len, "Rx Data:\n");
1968 1969

		/* Save superframe descriptor and allocate packet frame */
1970
		if (rd->channel == SDPCM_GLOM_CHANNEL) {
1971
			if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_HWHDR_LEN])) {
1972
				brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
1973
					  rd->len);
1974
				brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
1975
						   pkt->data, rd->len,
1976
						   "Glom Data:\n");
1977
				__skb_trim(pkt, rd->len);
1978 1979 1980
				skb_pull(pkt, SDPCM_HDRLEN);
				bus->glomd = pkt;
			} else {
1981
				brcmf_err("%s: glom superframe w/o "
1982
					  "descriptor!\n", __func__);
1983
				sdio_claim_host(bus->sdiodev->func[1]);
1984
				brcmf_sdio_rxfail(bus, false, false);
1985
				sdio_release_host(bus->sdiodev->func[1]);
1986
			}
1987 1988 1989 1990 1991
			/* prepare the descriptor for the next read */
			rd->len = rd->len_nxtfrm << 4;
			rd->len_nxtfrm = 0;
			/* treat all packet as event if we don't know */
			rd->channel = SDPCM_EVENT_CHANNEL;
1992 1993 1994 1995
			continue;
		}

		/* Fill in packet len and prio, deliver upward */
1996 1997 1998
		__skb_trim(pkt, rd->len);
		skb_pull(pkt, rd->dat_offset);

1999 2000 2001 2002 2003 2004 2005 2006
		if (pkt->len == 0)
			brcmu_pkt_buf_free_skb(pkt);
		else if (rd->channel == SDPCM_EVENT_CHANNEL)
			brcmf_rx_event(bus->sdiodev->dev, pkt);
		else
			brcmf_rx_frame(bus->sdiodev->dev, pkt,
				       false);

2007 2008 2009 2010 2011
		/* prepare the descriptor for the next read */
		rd->len = rd->len_nxtfrm << 4;
		rd->len_nxtfrm = 0;
		/* treat all packet as event if we don't know */
		rd->channel = SDPCM_EVENT_CHANNEL;
2012
	}
2013

2014 2015 2016
	rxcount = maxframes - rxleft;
	/* Message if we hit the limit */
	if (!rxleft)
2017
		brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
2018 2019 2020 2021
	else
		brcmf_dbg(DATA, "processed %d frames\n", rxcount);
	/* Back off rxseq if awaiting rtx, update rx_seq */
	if (bus->rxskip)
2022 2023
		rd->seq_num--;
	bus->rx_seq = rd->seq_num;
2024 2025 2026 2027 2028

	return rxcount;
}

static void
2029
brcmf_sdio_wait_event_wakeup(struct brcmf_sdio *bus)
2030
{
2031
	wake_up_interruptible(&bus->ctrl_wait);
2032 2033 2034
	return;
}

2035 2036
static int brcmf_sdio_txpkt_hdalign(struct brcmf_sdio *bus, struct sk_buff *pkt)
{
2037
	u16 head_pad;
2038 2039 2040 2041 2042
	u8 *dat_buf;

	dat_buf = (u8 *)(pkt->data);

	/* Check head padding */
2043
	head_pad = ((unsigned long)dat_buf % bus->head_align);
2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057
	if (head_pad) {
		if (skb_headroom(pkt) < head_pad) {
			bus->sdiodev->bus_if->tx_realloc++;
			head_pad = 0;
			if (skb_cow(pkt, head_pad))
				return -ENOMEM;
		}
		skb_push(pkt, head_pad);
		dat_buf = (u8 *)(pkt->data);
		memset(dat_buf, 0, head_pad + bus->tx_hdrlen);
	}
	return head_pad;
}

2058 2059 2060 2061
/**
 * struct brcmf_skbuff_cb reserves first two bytes in sk_buff::cb for
 * bus layer usage.
 */
2062
/* flag marking a dummy skb added for DMA alignment requirement */
2063
#define ALIGN_SKB_FLAG		0x8000
2064
/* bit mask of data length chopped from the previous packet */
2065 2066
#define ALIGN_SKB_CHOP_LEN_MASK	0x7fff

2067
static int brcmf_sdio_txpkt_prep_sg(struct brcmf_sdio *bus,
2068
				    struct sk_buff_head *pktq,
2069
				    struct sk_buff *pkt, u16 total_len)
2070
{
2071
	struct brcmf_sdio_dev *sdiodev;
2072
	struct sk_buff *pkt_pad;
2073
	u16 tail_pad, tail_chop, chain_pad;
2074
	unsigned int blksize;
2075 2076
	bool lastfrm;
	int ntail, ret;
2077

2078
	sdiodev = bus->sdiodev;
2079 2080
	blksize = sdiodev->func[SDIO_FUNC_2]->cur_blksize;
	/* sg entry alignment should be a divisor of block size */
2081
	WARN_ON(blksize % bus->sgentry_align);
2082 2083

	/* Check tail padding */
2084 2085
	lastfrm = skb_queue_is_last(pktq, pkt);
	tail_pad = 0;
2086
	tail_chop = pkt->len % bus->sgentry_align;
2087
	if (tail_chop)
2088
		tail_pad = bus->sgentry_align - tail_chop;
2089 2090 2091
	chain_pad = (total_len + tail_pad) % blksize;
	if (lastfrm && chain_pad)
		tail_pad += blksize - chain_pad;
2092
	if (skb_tailroom(pkt) < tail_pad && pkt->len > blksize) {
2093 2094
		pkt_pad = brcmu_pkt_buf_get_skb(tail_pad + tail_chop +
						bus->head_align);
2095 2096
		if (pkt_pad == NULL)
			return -ENOMEM;
2097
		ret = brcmf_sdio_txpkt_hdalign(bus, pkt_pad);
2098 2099
		if (unlikely(ret < 0)) {
			kfree_skb(pkt_pad);
2100
			return ret;
2101
		}
2102 2103 2104
		memcpy(pkt_pad->data,
		       pkt->data + pkt->len - tail_chop,
		       tail_chop);
2105
		*(u16 *)(pkt_pad->cb) = ALIGN_SKB_FLAG + tail_chop;
2106
		skb_trim(pkt, pkt->len - tail_chop);
2107
		skb_trim(pkt_pad, tail_pad + tail_chop);
2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119
		__skb_queue_after(pktq, pkt, pkt_pad);
	} else {
		ntail = pkt->data_len + tail_pad -
			(pkt->end - pkt->tail);
		if (skb_cloned(pkt) || ntail > 0)
			if (pskb_expand_head(pkt, 0, ntail, GFP_ATOMIC))
				return -ENOMEM;
		if (skb_linearize(pkt))
			return -ENOMEM;
		__skb_put(pkt, tail_pad);
	}

2120
	return tail_pad;
2121 2122
}

2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137
/**
 * brcmf_sdio_txpkt_prep - packet preparation for transmit
 * @bus: brcmf_sdio structure pointer
 * @pktq: packet list pointer
 * @chan: virtual channel to transmit the packet
 *
 * Processes to be applied to the packet
 *	- Align data buffer pointer
 *	- Align data buffer length
 *	- Prepare header
 * Return: negative value if there is error
 */
static int
brcmf_sdio_txpkt_prep(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
		      uint chan)
2138
{
2139
	u16 head_pad, total_len;
2140
	struct sk_buff *pkt_next;
2141 2142
	u8 txseq;
	int ret;
2143
	struct brcmf_sdio_hdrinfo hd_info = {0};
2144

2145 2146 2147 2148 2149 2150 2151 2152
	txseq = bus->tx_seq;
	total_len = 0;
	skb_queue_walk(pktq, pkt_next) {
		/* alignment packet inserted in previous
		 * loop cycle can be skipped as it is
		 * already properly aligned and does not
		 * need an sdpcm header.
		 */
2153
		if (*(u16 *)(pkt_next->cb) & ALIGN_SKB_FLAG)
2154
			continue;
2155

2156 2157 2158 2159 2160 2161
		/* align packet data pointer */
		ret = brcmf_sdio_txpkt_hdalign(bus, pkt_next);
		if (ret < 0)
			return ret;
		head_pad = (u16)ret;
		if (head_pad)
2162
			memset(pkt_next->data + bus->tx_hdrlen, 0, head_pad);
2163

2164
		total_len += pkt_next->len;
2165

2166
		hd_info.len = pkt_next->len;
2167 2168 2169 2170 2171 2172 2173 2174 2175
		hd_info.lastfrm = skb_queue_is_last(pktq, pkt_next);
		if (bus->txglom && pktq->qlen > 1) {
			ret = brcmf_sdio_txpkt_prep_sg(bus, pktq,
						       pkt_next, total_len);
			if (ret < 0)
				return ret;
			hd_info.tail_pad = (u16)ret;
			total_len += (u16)ret;
		}
2176

2177 2178 2179 2180 2181 2182 2183 2184 2185 2186
		hd_info.channel = chan;
		hd_info.dat_offset = head_pad + bus->tx_hdrlen;
		hd_info.seq_num = txseq++;

		/* Now fill the header */
		brcmf_sdio_hdpack(bus, pkt_next->data, &hd_info);

		if (BRCMF_BYTES_ON() &&
		    ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
		     (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)))
2187
			brcmf_dbg_hex_dump(true, pkt_next->data, hd_info.len,
2188 2189
					   "Tx Frame:\n");
		else if (BRCMF_HDRS_ON())
2190
			brcmf_dbg_hex_dump(true, pkt_next->data,
2191 2192 2193 2194 2195 2196 2197 2198
					   head_pad + bus->tx_hdrlen,
					   "Tx Header:\n");
	}
	/* Hardware length tag of the first packet should be total
	 * length of the chain (including padding)
	 */
	if (bus->txglom)
		brcmf_sdio_update_hwhdr(pktq->next->data, total_len);
2199 2200
	return 0;
}
2201

2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215
/**
 * brcmf_sdio_txpkt_postp - packet post processing for transmit
 * @bus: brcmf_sdio structure pointer
 * @pktq: packet list pointer
 *
 * Processes to be applied to the packet
 *	- Remove head padding
 *	- Remove tail padding
 */
static void
brcmf_sdio_txpkt_postp(struct brcmf_sdio *bus, struct sk_buff_head *pktq)
{
	u8 *hdr;
	u32 dat_offset;
2216
	u16 tail_pad;
2217
	u16 dummy_flags, chop_len;
2218 2219 2220
	struct sk_buff *pkt_next, *tmp, *pkt_prev;

	skb_queue_walk_safe(pktq, pkt_next, tmp) {
2221
		dummy_flags = *(u16 *)(pkt_next->cb);
2222 2223
		if (dummy_flags & ALIGN_SKB_FLAG) {
			chop_len = dummy_flags & ALIGN_SKB_CHOP_LEN_MASK;
2224 2225 2226 2227 2228 2229 2230
			if (chop_len) {
				pkt_prev = pkt_next->prev;
				skb_put(pkt_prev, chop_len);
			}
			__skb_unlink(pkt_next, pktq);
			brcmu_pkt_buf_free_skb(pkt_next);
		} else {
2231
			hdr = pkt_next->data + bus->tx_hdrlen - SDPCM_SWHDR_LEN;
2232 2233 2234 2235
			dat_offset = le32_to_cpu(*(__le32 *)hdr);
			dat_offset = (dat_offset & SDPCM_DOFFSET_MASK) >>
				     SDPCM_DOFFSET_SHIFT;
			skb_pull(pkt_next, dat_offset);
2236 2237 2238 2239
			if (bus->txglom) {
				tail_pad = le16_to_cpu(*(__le16 *)(hdr - 2));
				skb_trim(pkt_next, pkt_next->len - tail_pad);
			}
2240
		}
2241
	}
2242
}
2243

2244 2245
/* Writes a HW/SW header into the packet and sends it. */
/* Assumes: (a) header space already there, (b) caller holds lock */
2246 2247
static int brcmf_sdio_txpkt(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
			    uint chan)
2248 2249
{
	int ret;
2250
	struct sk_buff *pkt_next, *tmp;
2251 2252 2253

	brcmf_dbg(TRACE, "Enter\n");

2254
	ret = brcmf_sdio_txpkt_prep(bus, pktq, chan);
2255 2256
	if (ret)
		goto done;
2257

2258
	sdio_claim_host(bus->sdiodev->func[1]);
2259
	ret = brcmf_sdiod_send_pkt(bus->sdiodev, pktq);
2260
	bus->sdcnt.f2txdata++;
2261

2262 2263
	if (ret < 0)
		brcmf_sdio_txfail(bus);
2264

2265
	sdio_release_host(bus->sdiodev->func[1]);
2266 2267

done:
2268 2269 2270 2271 2272
	brcmf_sdio_txpkt_postp(bus, pktq);
	if (ret == 0)
		bus->tx_seq = (bus->tx_seq + pktq->qlen) % SDPCM_SEQ_WRAP;
	skb_queue_walk_safe(pktq, pkt_next, tmp) {
		__skb_unlink(pkt_next, pktq);
2273 2274
		brcmf_proto_bcdc_txcomplete(bus->sdiodev->dev, pkt_next,
					    ret == 0);
2275
	}
2276 2277 2278
	return ret;
}

2279
static uint brcmf_sdio_sendfromq(struct brcmf_sdio *bus, uint maxframes)
2280 2281
{
	struct sk_buff *pkt;
2282
	struct sk_buff_head pktq;
2283
	u32 intstatus = 0;
2284
	int ret = 0, prec_out, i;
2285
	uint cnt = 0;
2286
	u8 tx_prec_map, pkt_num;
2287 2288 2289 2290 2291 2292

	brcmf_dbg(TRACE, "Enter\n");

	tx_prec_map = ~bus->flowcontrol;

	/* Send frames until the limit or some other event */
2293 2294 2295 2296
	for (cnt = 0; (cnt < maxframes) && data_ok(bus);) {
		pkt_num = 1;
		if (bus->txglom)
			pkt_num = min_t(u8, bus->tx_max - bus->tx_seq,
2297
					bus->sdiodev->txglomsz);
2298 2299
		pkt_num = min_t(u32, pkt_num,
				brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol));
2300 2301
		__skb_queue_head_init(&pktq);
		spin_lock_bh(&bus->txq_lock);
2302 2303 2304 2305 2306 2307
		for (i = 0; i < pkt_num; i++) {
			pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map,
					      &prec_out);
			if (pkt == NULL)
				break;
			__skb_queue_tail(&pktq, pkt);
2308
		}
2309
		spin_unlock_bh(&bus->txq_lock);
2310
		if (i == 0)
2311
			break;
2312

2313
		ret = brcmf_sdio_txpkt(bus, &pktq, SDPCM_DATA_CHANNEL);
2314

2315
		cnt += i;
2316 2317

		/* In poll mode, need to check for other events */
2318
		if (!bus->intr) {
2319
			/* Check device status, signal pending interrupt */
2320
			sdio_claim_host(bus->sdiodev->func[1]);
2321 2322 2323
			ret = r_sdreg32(bus, &intstatus,
					offsetof(struct sdpcmd_regs,
						 intstatus));
2324
			sdio_release_host(bus->sdiodev->func[1]);
2325
			bus->sdcnt.f2txdata++;
2326
			if (ret != 0)
2327 2328
				break;
			if (intstatus & bus->hostintmask)
2329
				atomic_set(&bus->ipend, 1);
2330 2331 2332 2333
		}
	}

	/* Deflow-control stack if needed */
2334
	if ((bus->sdiodev->state == BRCMF_SDIOD_DATA) &&
2335
	    bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
2336
		bus->txoff = false;
2337
		brcmf_proto_bcdc_txflowblock(bus->sdiodev->dev, false);
2338
	}
2339 2340 2341 2342

	return cnt;
}

2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404
static int brcmf_sdio_tx_ctrlframe(struct brcmf_sdio *bus, u8 *frame, u16 len)
{
	u8 doff;
	u16 pad;
	uint retries = 0;
	struct brcmf_sdio_hdrinfo hd_info = {0};
	int ret;

	brcmf_dbg(TRACE, "Enter\n");

	/* Back the pointer to make room for bus header */
	frame -= bus->tx_hdrlen;
	len += bus->tx_hdrlen;

	/* Add alignment padding (optional for ctl frames) */
	doff = ((unsigned long)frame % bus->head_align);
	if (doff) {
		frame -= doff;
		len += doff;
		memset(frame + bus->tx_hdrlen, 0, doff);
	}

	/* Round send length to next SDIO block */
	pad = 0;
	if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
		pad = bus->blocksize - (len % bus->blocksize);
		if ((pad > bus->roundup) || (pad >= bus->blocksize))
			pad = 0;
	} else if (len % bus->head_align) {
		pad = bus->head_align - (len % bus->head_align);
	}
	len += pad;

	hd_info.len = len - pad;
	hd_info.channel = SDPCM_CONTROL_CHANNEL;
	hd_info.dat_offset = doff + bus->tx_hdrlen;
	hd_info.seq_num = bus->tx_seq;
	hd_info.lastfrm = true;
	hd_info.tail_pad = pad;
	brcmf_sdio_hdpack(bus, frame, &hd_info);

	if (bus->txglom)
		brcmf_sdio_update_hwhdr(frame, len);

	brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
			   frame, len, "Tx Frame:\n");
	brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
			   BRCMF_HDRS_ON(),
			   frame, min_t(u16, len, 16), "TxHdr:\n");

	do {
		ret = brcmf_sdiod_send_buf(bus->sdiodev, frame, len);

		if (ret < 0)
			brcmf_sdio_txfail(bus);
		else
			bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
	} while (ret < 0 && retries++ < TXRETRIES);

	return ret;
}

2405
static void brcmf_sdio_bus_stop(struct device *dev)
2406 2407 2408 2409 2410
{
	u32 local_hostintmask;
	u8 saveclk;
	int err;
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
2411
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
2412 2413 2414 2415 2416 2417 2418 2419 2420 2421
	struct brcmf_sdio *bus = sdiodev->bus;

	brcmf_dbg(TRACE, "Enter\n");

	if (bus->watchdog_tsk) {
		send_sig(SIGTERM, bus->watchdog_tsk, 1);
		kthread_stop(bus->watchdog_tsk);
		bus->watchdog_tsk = NULL;
	}

2422
	if (sdiodev->state != BRCMF_SDIOD_NOMEDIUM) {
2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441
		sdio_claim_host(sdiodev->func[1]);

		/* Enable clock for device interrupts */
		brcmf_sdio_bus_sleep(bus, false, false);

		/* Disable and clear interrupts at the chip level also */
		w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
		local_hostintmask = bus->hostintmask;
		bus->hostintmask = 0;

		/* Force backplane clocks to assure F2 interrupt propagates */
		saveclk = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
					    &err);
		if (!err)
			brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
					  (saveclk | SBSDIO_FORCE_HT), &err);
		if (err)
			brcmf_err("Failed to force clock for F2: err %d\n",
				  err);
2442

2443 2444 2445
		/* Turn off the bus (F2), free any pending packets */
		brcmf_dbg(INTR, "disable SDIO interrupts\n");
		sdio_disable_func(sdiodev->func[SDIO_FUNC_2]);
2446

2447 2448 2449
		/* Clear any pending interrupts now that F2 is disabled */
		w_sdreg32(bus, local_hostintmask,
			  offsetof(struct sdpcmd_regs, intstatus));
2450

2451
		sdio_release_host(sdiodev->func[1]);
2452 2453 2454 2455 2456
	}
	/* Clear the data packet queues */
	brcmu_pktq_flush(&bus->txq, true, NULL, NULL);

	/* Clear any held glomming stuff */
2457
	brcmu_pkt_buf_free_skb(bus->glomd);
2458
	brcmf_sdio_free_glom(bus);
2459 2460

	/* Clear rx control and wake any waiters */
2461
	spin_lock_bh(&bus->rxctl_lock);
2462
	bus->rxlen = 0;
2463
	spin_unlock_bh(&bus->rxctl_lock);
2464
	brcmf_sdio_dcmd_resp_wake(bus);
2465 2466 2467 2468 2469 2470

	/* Reset some F2 state stuff */
	bus->rxskip = false;
	bus->tx_seq = bus->rx_seq = 0;
}

2471
static inline void brcmf_sdio_clrintr(struct brcmf_sdio *bus)
2472
{
2473
	struct brcmf_sdio_dev *sdiodev;
2474 2475
	unsigned long flags;

2476 2477 2478 2479 2480 2481
	sdiodev = bus->sdiodev;
	if (sdiodev->oob_irq_requested) {
		spin_lock_irqsave(&sdiodev->irq_en_lock, flags);
		if (!sdiodev->irq_en && !atomic_read(&bus->ipend)) {
			enable_irq(sdiodev->settings->bus.sdio.oob_irq_nr);
			sdiodev->irq_en = true;
2482
		}
2483
		spin_unlock_irqrestore(&sdiodev->irq_en_lock, flags);
2484 2485 2486
	}
}

2487 2488
static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
{
2489
	struct brcmf_core *buscore;
2490 2491
	u32 addr;
	unsigned long val;
2492
	int ret;
2493

2494 2495
	buscore = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
	addr = buscore->base + offsetof(struct sdpcmd_regs, intstatus);
2496

2497
	val = brcmf_sdiod_regrl(bus->sdiodev, addr, &ret);
2498 2499
	bus->sdcnt.f1regdata++;
	if (ret != 0)
2500
		return ret;
2501 2502 2503 2504 2505 2506

	val &= bus->hostintmask;
	atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));

	/* Clear interrupts */
	if (val) {
2507
		brcmf_sdiod_regwl(bus->sdiodev, addr, val, &ret);
2508
		bus->sdcnt.f1regdata++;
2509
		atomic_or(val, &bus->intstatus);
2510 2511 2512 2513 2514
	}

	return ret;
}

2515
static void brcmf_sdio_dpc(struct brcmf_sdio *bus)
2516
{
2517 2518
	u32 newstatus = 0;
	unsigned long intstatus;
2519
	uint txlimit = bus->txbound;	/* Tx frames to send before resched */
2520
	uint framecnt;			/* Temporary counter of tx/rx frames */
2521
	int err = 0;
2522 2523 2524

	brcmf_dbg(TRACE, "Enter\n");

2525
	sdio_claim_host(bus->sdiodev->func[1]);
2526 2527

	/* If waiting for HTAVAIL, check status */
2528
	if (!bus->sr_enabled && bus->clkstate == CLK_PENDING) {
2529 2530
		u8 clkctl, devctl = 0;

J
Joe Perches 已提交
2531
#ifdef DEBUG
2532
		/* Check for inconsistent device control */
2533 2534
		devctl = brcmf_sdiod_regrb(bus->sdiodev,
					   SBSDIO_DEVICE_CTL, &err);
J
Joe Perches 已提交
2535
#endif				/* DEBUG */
2536 2537

		/* Read CSR, if clock on switch to AVAIL, else ignore */
2538 2539
		clkctl = brcmf_sdiod_regrb(bus->sdiodev,
					   SBSDIO_FUNC1_CHIPCLKCSR, &err);
2540

2541
		brcmf_dbg(SDIO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
2542 2543 2544
			  devctl, clkctl);

		if (SBSDIO_HTAV(clkctl)) {
2545 2546
			devctl = brcmf_sdiod_regrb(bus->sdiodev,
						   SBSDIO_DEVICE_CTL, &err);
2547
			devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
2548 2549
			brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
					  devctl, &err);
2550 2551 2552 2553 2554
			bus->clkstate = CLK_AVAIL;
		}
	}

	/* Make sure backplane clock is on */
2555
	brcmf_sdio_bus_sleep(bus, false, true);
2556 2557

	/* Pending interrupt indicates new device status */
2558 2559
	if (atomic_read(&bus->ipend) > 0) {
		atomic_set(&bus->ipend, 0);
2560
		err = brcmf_sdio_intr_rstatus(bus);
2561 2562
	}

2563 2564
	/* Start with leftover status bits */
	intstatus = atomic_xchg(&bus->intstatus, 0);
2565 2566 2567 2568 2569 2570 2571

	/* Handle flow-control change: read new state in case our ack
	 * crossed another change interrupt.  If change still set, assume
	 * FC ON for safety, let next loop through do the debounce.
	 */
	if (intstatus & I_HMB_FC_CHANGE) {
		intstatus &= ~I_HMB_FC_CHANGE;
2572 2573
		err = w_sdreg32(bus, I_HMB_FC_CHANGE,
				offsetof(struct sdpcmd_regs, intstatus));
2574

2575 2576
		err = r_sdreg32(bus, &newstatus,
				offsetof(struct sdpcmd_regs, intstatus));
2577
		bus->sdcnt.f1regdata += 2;
2578 2579
		atomic_set(&bus->fcstate,
			   !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
2580 2581 2582 2583 2584 2585
		intstatus |= (newstatus & bus->hostintmask);
	}

	/* Handle host mailbox indication */
	if (intstatus & I_HMB_HOST_INT) {
		intstatus &= ~I_HMB_HOST_INT;
2586
		intstatus |= brcmf_sdio_hostmail(bus);
2587 2588
	}

2589
	sdio_release_host(bus->sdiodev->func[1]);
2590

2591 2592
	/* Generally don't ask for these, can get CRC errors... */
	if (intstatus & I_WR_OOSYNC) {
2593
		brcmf_err("Dongle reports WR_OOSYNC\n");
2594 2595 2596 2597
		intstatus &= ~I_WR_OOSYNC;
	}

	if (intstatus & I_RD_OOSYNC) {
2598
		brcmf_err("Dongle reports RD_OOSYNC\n");
2599 2600 2601 2602
		intstatus &= ~I_RD_OOSYNC;
	}

	if (intstatus & I_SBINT) {
2603
		brcmf_err("Dongle reports SBINT\n");
2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617
		intstatus &= ~I_SBINT;
	}

	/* Would be active due to wake-wlan in gSPI */
	if (intstatus & I_CHIPACTIVE) {
		brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
		intstatus &= ~I_CHIPACTIVE;
	}

	/* Ignore frame indications if rxskip is set */
	if (bus->rxskip)
		intstatus &= ~I_HMB_FRAME_IND;

	/* On frame indication, read available frames */
2618 2619
	if ((intstatus & I_HMB_FRAME_IND) && (bus->clkstate == CLK_AVAIL)) {
		brcmf_sdio_readframes(bus, bus->rxbound);
2620
		if (!bus->rxpending)
2621 2622 2623 2624
			intstatus &= ~I_HMB_FRAME_IND;
	}

	/* Keep still-pending events for next scheduling */
2625
	if (intstatus)
2626
		atomic_or(intstatus, &bus->intstatus);
2627

2628
	brcmf_sdio_clrintr(bus);
2629

2630
	if (bus->ctrl_frame_stat && (bus->clkstate == CLK_AVAIL) &&
2631 2632
	    data_ok(bus)) {
		sdio_claim_host(bus->sdiodev->func[1]);
2633 2634 2635 2636
		if (bus->ctrl_frame_stat) {
			err = brcmf_sdio_tx_ctrlframe(bus,  bus->ctrl_frame_buf,
						      bus->ctrl_frame_len);
			bus->ctrl_frame_err = err;
2637
			wmb();
2638 2639
			bus->ctrl_frame_stat = false;
		}
2640 2641
		sdio_release_host(bus->sdiodev->func[1]);
		brcmf_sdio_wait_event_wakeup(bus);
2642 2643
	}
	/* Send queued frames (limit 1 if rx may still be pending) */
2644 2645 2646
	if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
	    brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit &&
	    data_ok(bus)) {
2647 2648
		framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
					    txlimit;
2649
		brcmf_sdio_sendfromq(bus, framecnt);
2650 2651
	}

2652
	if ((bus->sdiodev->state != BRCMF_SDIOD_DATA) || (err != 0)) {
2653
		brcmf_err("failed backplane access over SDIO, halting operation\n");
2654
		atomic_set(&bus->intstatus, 0);
2655
		if (bus->ctrl_frame_stat) {
2656 2657 2658
			sdio_claim_host(bus->sdiodev->func[1]);
			if (bus->ctrl_frame_stat) {
				bus->ctrl_frame_err = -ENODEV;
2659
				wmb();
2660 2661 2662 2663
				bus->ctrl_frame_stat = false;
				brcmf_sdio_wait_event_wakeup(bus);
			}
			sdio_release_host(bus->sdiodev->func[1]);
2664
		}
2665 2666 2667 2668
	} else if (atomic_read(&bus->intstatus) ||
		   atomic_read(&bus->ipend) > 0 ||
		   (!atomic_read(&bus->fcstate) &&
		    brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
2669
		    data_ok(bus))) {
2670
		bus->dpc_triggered = true;
2671 2672 2673
	}
}

2674
static struct pktq *brcmf_sdio_bus_gettxq(struct device *dev)
2675 2676 2677 2678 2679 2680 2681 2682
{
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
	struct brcmf_sdio *bus = sdiodev->bus;

	return &bus->txq;
}

2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724
static bool brcmf_sdio_prec_enq(struct pktq *q, struct sk_buff *pkt, int prec)
{
	struct sk_buff *p;
	int eprec = -1;		/* precedence to evict from */

	/* Fast case, precedence queue is not full and we are also not
	 * exceeding total queue length
	 */
	if (!pktq_pfull(q, prec) && !pktq_full(q)) {
		brcmu_pktq_penq(q, prec, pkt);
		return true;
	}

	/* Determine precedence from which to evict packet, if any */
	if (pktq_pfull(q, prec)) {
		eprec = prec;
	} else if (pktq_full(q)) {
		p = brcmu_pktq_peek_tail(q, &eprec);
		if (eprec > prec)
			return false;
	}

	/* Evict if needed */
	if (eprec >= 0) {
		/* Detect queueing to unconfigured precedence */
		if (eprec == prec)
			return false;	/* refuse newer (incoming) packet */
		/* Evict packet according to discard policy */
		p = brcmu_pktq_pdeq_tail(q, eprec);
		if (p == NULL)
			brcmf_err("brcmu_pktq_pdeq_tail() failed\n");
		brcmu_pkt_buf_free_skb(p);
	}

	/* Enqueue */
	p = brcmu_pktq_penq(q, prec, pkt);
	if (p == NULL)
		brcmf_err("brcmu_pktq_penq() failed\n");

	return p != NULL;
}

2725
static int brcmf_sdio_bus_txdata(struct device *dev, struct sk_buff *pkt)
2726 2727
{
	int ret = -EBADE;
2728
	uint prec;
2729
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
2730
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
2731
	struct brcmf_sdio *bus = sdiodev->bus;
2732

2733
	brcmf_dbg(TRACE, "Enter: pkt: data %p len %d\n", pkt->data, pkt->len);
2734 2735
	if (sdiodev->state != BRCMF_SDIOD_DATA)
		return -EIO;
2736 2737

	/* Add space for the header */
2738
	skb_push(pkt, bus->tx_hdrlen);
2739 2740 2741 2742 2743 2744 2745
	/* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */

	prec = prio2prec((pkt->priority & PRIOMASK));

	/* Check for existing queue, current flow-control,
			 pending event, or pending clock */
	brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
2746
	bus->sdcnt.fcqueued++;
2747 2748

	/* Priority based enq */
2749
	spin_lock_bh(&bus->txq_lock);
2750 2751
	/* reset bus_flags in packet cb */
	*(u16 *)(pkt->cb) = 0;
2752
	if (!brcmf_sdio_prec_enq(&bus->txq, pkt, prec)) {
2753
		skb_pull(pkt, bus->tx_hdrlen);
2754
		brcmf_err("out of bus->txq !!!\n");
2755 2756 2757 2758 2759
		ret = -ENOSR;
	} else {
		ret = 0;
	}

2760
	if (pktq_len(&bus->txq) >= TXHI) {
2761
		bus->txoff = true;
2762
		brcmf_proto_bcdc_txflowblock(dev, true);
2763
	}
2764
	spin_unlock_bh(&bus->txq_lock);
2765

J
Joe Perches 已提交
2766
#ifdef DEBUG
2767 2768 2769
	if (pktq_plen(&bus->txq, prec) > qcount[prec])
		qcount[prec] = pktq_plen(&bus->txq, prec);
#endif
2770

2771
	brcmf_sdio_trigger_dpc(bus);
2772 2773 2774
	return ret;
}

J
Joe Perches 已提交
2775
#ifdef DEBUG
2776 2777
#define CONSOLE_LINE_MAX	192

2778
static int brcmf_sdio_readconsole(struct brcmf_sdio *bus)
2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790
{
	struct brcmf_console *c = &bus->console;
	u8 line[CONSOLE_LINE_MAX], ch;
	u32 n, idx, addr;
	int rv;

	/* Don't do anything until FWREADY updates console address */
	if (bus->console_addr == 0)
		return 0;

	/* Read console log struct */
	addr = bus->console_addr + offsetof(struct rte_console, log_le);
2791 2792
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&c->log_le,
			       sizeof(c->log_le));
2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816
	if (rv < 0)
		return rv;

	/* Allocate console buffer (one time only) */
	if (c->buf == NULL) {
		c->bufsize = le32_to_cpu(c->log_le.buf_size);
		c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
		if (c->buf == NULL)
			return -ENOMEM;
	}

	idx = le32_to_cpu(c->log_le.idx);

	/* Protect against corrupt value */
	if (idx > c->bufsize)
		return -EBADE;

	/* Skip reading the console buffer if the index pointer
	 has not moved */
	if (idx == c->last)
		return 0;

	/* Read the console buffer */
	addr = le32_to_cpu(c->log_le.buf);
2817
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, c->buf, c->bufsize);
2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845
	if (rv < 0)
		return rv;

	while (c->last != idx) {
		for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
			if (c->last == idx) {
				/* This would output a partial line.
				 * Instead, back up
				 * the buffer pointer and output this
				 * line next time around.
				 */
				if (c->last >= n)
					c->last -= n;
				else
					c->last = c->bufsize - n;
				goto break2;
			}
			ch = c->buf[c->last];
			c->last = (c->last + 1) % c->bufsize;
			if (ch == '\n')
				break;
			line[n] = ch;
		}

		if (n > 0) {
			if (line[n - 1] == '\r')
				n--;
			line[n] = 0;
2846
			pr_debug("CONSOLE: %s\n", line);
2847 2848 2849 2850 2851 2852
		}
	}
break2:

	return 0;
}
J
Joe Perches 已提交
2853
#endif				/* DEBUG */
2854

2855
static int
2856
brcmf_sdio_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
2857
{
2858
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
2859
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
2860
	struct brcmf_sdio *bus = sdiodev->bus;
2861
	int ret;
2862 2863

	brcmf_dbg(TRACE, "Enter\n");
2864 2865
	if (sdiodev->state != BRCMF_SDIOD_DATA)
		return -EIO;
2866

2867 2868 2869
	/* Send from dpc */
	bus->ctrl_frame_buf = msg;
	bus->ctrl_frame_len = msglen;
2870
	wmb();
2871 2872
	bus->ctrl_frame_stat = true;

2873
	brcmf_sdio_trigger_dpc(bus);
2874
	wait_event_interruptible_timeout(bus->ctrl_wait, !bus->ctrl_frame_stat,
2875
					 CTL_DONE_TIMEOUT);
2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886
	ret = 0;
	if (bus->ctrl_frame_stat) {
		sdio_claim_host(bus->sdiodev->func[1]);
		if (bus->ctrl_frame_stat) {
			brcmf_dbg(SDIO, "ctrl_frame timeout\n");
			bus->ctrl_frame_stat = false;
			ret = -ETIMEDOUT;
		}
		sdio_release_host(bus->sdiodev->func[1]);
	}
	if (!ret) {
2887 2888
		brcmf_dbg(SDIO, "ctrl_frame complete, err=%d\n",
			  bus->ctrl_frame_err);
2889
		rmb();
2890
		ret = bus->ctrl_frame_err;
2891 2892 2893
	}

	if (ret)
2894
		bus->sdcnt.tx_ctlerrs++;
2895
	else
2896
		bus->sdcnt.tx_ctlpkts++;
2897

2898
	return ret;
2899 2900
}

2901
#ifdef DEBUG
2902 2903
static int brcmf_sdio_dump_console(struct seq_file *seq, struct brcmf_sdio *bus,
				   struct sdpcm_shared *sh)
2904 2905 2906 2907 2908 2909 2910 2911
{
	u32 addr, console_ptr, console_size, console_index;
	char *conbuf = NULL;
	__le32 sh_val;
	int rv;

	/* obtain console information from device memory */
	addr = sh->console_addr + offsetof(struct rte_console, log_le);
2912 2913
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
			       (u8 *)&sh_val, sizeof(u32));
2914 2915 2916 2917 2918
	if (rv < 0)
		return rv;
	console_ptr = le32_to_cpu(sh_val);

	addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
2919 2920
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
			       (u8 *)&sh_val, sizeof(u32));
2921 2922 2923 2924 2925
	if (rv < 0)
		return rv;
	console_size = le32_to_cpu(sh_val);

	addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
2926 2927
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
			       (u8 *)&sh_val, sizeof(u32));
2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940
	if (rv < 0)
		return rv;
	console_index = le32_to_cpu(sh_val);

	/* allocate buffer for console data */
	if (console_size <= CONSOLE_BUFFER_MAX)
		conbuf = vzalloc(console_size+1);

	if (!conbuf)
		return -ENOMEM;

	/* obtain the console data from device */
	conbuf[console_size] = '\0';
2941 2942
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, console_ptr, (u8 *)conbuf,
			       console_size);
2943 2944 2945
	if (rv < 0)
		goto done;

2946 2947
	rv = seq_write(seq, conbuf + console_index,
		       console_size - console_index);
2948 2949 2950
	if (rv < 0)
		goto done;

2951 2952 2953
	if (console_index > 0)
		rv = seq_write(seq, conbuf, console_index - 1);

2954 2955 2956 2957 2958
done:
	vfree(conbuf);
	return rv;
}

2959 2960
static int brcmf_sdio_trap_info(struct seq_file *seq, struct brcmf_sdio *bus,
				struct sdpcm_shared *sh)
2961
{
2962
	int error;
2963 2964
	struct brcmf_trap_info tr;

2965 2966
	if ((sh->flags & SDPCM_SHARED_TRAP) == 0) {
		brcmf_dbg(INFO, "no trap in firmware\n");
2967
		return 0;
2968
	}
2969

2970 2971
	error = brcmf_sdiod_ramrw(bus->sdiodev, false, sh->trap_addr, (u8 *)&tr,
				  sizeof(struct brcmf_trap_info));
2972 2973 2974
	if (error < 0)
		return error;

2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990
	seq_printf(seq,
		   "dongle trap info: type 0x%x @ epc 0x%08x\n"
		   "  cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
		   "  lr   0x%08x pc   0x%08x offset 0x%x\n"
		   "  r0   0x%08x r1   0x%08x r2 0x%08x r3 0x%08x\n"
		   "  r4   0x%08x r5   0x%08x r6 0x%08x r7 0x%08x\n",
		   le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
		   le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
		   le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
		   le32_to_cpu(tr.pc), sh->trap_addr,
		   le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
		   le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
		   le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
		   le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));

	return 0;
2991 2992
}

2993 2994
static int brcmf_sdio_assert_info(struct seq_file *seq, struct brcmf_sdio *bus,
				  struct sdpcm_shared *sh)
2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007
{
	int error = 0;
	char file[80] = "?";
	char expr[80] = "<???>";

	if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
		brcmf_dbg(INFO, "firmware not built with -assert\n");
		return 0;
	} else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
		brcmf_dbg(INFO, "no assert in dongle\n");
		return 0;
	}

3008
	sdio_claim_host(bus->sdiodev->func[1]);
3009
	if (sh->assert_file_addr != 0) {
3010 3011
		error = brcmf_sdiod_ramrw(bus->sdiodev, false,
					  sh->assert_file_addr, (u8 *)file, 80);
3012 3013 3014 3015
		if (error < 0)
			return error;
	}
	if (sh->assert_exp_addr != 0) {
3016 3017
		error = brcmf_sdiod_ramrw(bus->sdiodev, false,
					  sh->assert_exp_addr, (u8 *)expr, 80);
3018 3019 3020
		if (error < 0)
			return error;
	}
3021
	sdio_release_host(bus->sdiodev->func[1]);
3022

3023 3024 3025
	seq_printf(seq, "dongle assert: %s:%d: assert(%s)\n",
		   file, sh->assert_line, expr);
	return 0;
3026 3027
}

3028
static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040
{
	int error;
	struct sdpcm_shared sh;

	error = brcmf_sdio_readshared(bus, &sh);

	if (error < 0)
		return error;

	if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
		brcmf_dbg(INFO, "firmware not built with -assert\n");
	else if (sh.flags & SDPCM_SHARED_ASSERT)
3041
		brcmf_err("assertion in dongle\n");
3042 3043

	if (sh.flags & SDPCM_SHARED_TRAP)
3044
		brcmf_err("firmware trap in dongle\n");
3045 3046 3047 3048

	return 0;
}

3049
static int brcmf_sdio_died_dump(struct seq_file *seq, struct brcmf_sdio *bus)
3050 3051 3052 3053 3054 3055 3056 3057
{
	int error = 0;
	struct sdpcm_shared sh;

	error = brcmf_sdio_readshared(bus, &sh);
	if (error < 0)
		goto done;

3058
	error = brcmf_sdio_assert_info(seq, bus, &sh);
3059 3060
	if (error < 0)
		goto done;
3061

3062
	error = brcmf_sdio_trap_info(seq, bus, &sh);
3063 3064
	if (error < 0)
		goto done;
3065

3066
	error = brcmf_sdio_dump_console(seq, bus, &sh);
3067 3068 3069 3070 3071

done:
	return error;
}

3072
static int brcmf_sdio_forensic_read(struct seq_file *seq, void *data)
3073
{
3074 3075
	struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
	struct brcmf_sdio *bus = bus_if->bus_priv.sdio->bus;
3076

3077 3078 3079
	return brcmf_sdio_died_dump(seq, bus);
}

3080
static int brcmf_debugfs_sdio_count_read(struct seq_file *seq, void *data)
3081
{
3082 3083 3084
	struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
	struct brcmf_sdio_count *sdcnt = &sdiodev->bus->sdcnt;
3085

3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117
	seq_printf(seq,
		   "intrcount:    %u\nlastintrs:    %u\n"
		   "pollcnt:      %u\nregfails:     %u\n"
		   "tx_sderrs:    %u\nfcqueued:     %u\n"
		   "rxrtx:        %u\nrx_toolong:   %u\n"
		   "rxc_errors:   %u\nrx_hdrfail:   %u\n"
		   "rx_badhdr:    %u\nrx_badseq:    %u\n"
		   "fc_rcvd:      %u\nfc_xoff:      %u\n"
		   "fc_xon:       %u\nrxglomfail:   %u\n"
		   "rxglomframes: %u\nrxglompkts:   %u\n"
		   "f2rxhdrs:     %u\nf2rxdata:     %u\n"
		   "f2txdata:     %u\nf1regdata:    %u\n"
		   "tickcnt:      %u\ntx_ctlerrs:   %lu\n"
		   "tx_ctlpkts:   %lu\nrx_ctlerrs:   %lu\n"
		   "rx_ctlpkts:   %lu\nrx_readahead: %lu\n",
		   sdcnt->intrcount, sdcnt->lastintrs,
		   sdcnt->pollcnt, sdcnt->regfails,
		   sdcnt->tx_sderrs, sdcnt->fcqueued,
		   sdcnt->rxrtx, sdcnt->rx_toolong,
		   sdcnt->rxc_errors, sdcnt->rx_hdrfail,
		   sdcnt->rx_badhdr, sdcnt->rx_badseq,
		   sdcnt->fc_rcvd, sdcnt->fc_xoff,
		   sdcnt->fc_xon, sdcnt->rxglomfail,
		   sdcnt->rxglomframes, sdcnt->rxglompkts,
		   sdcnt->f2rxhdrs, sdcnt->f2rxdata,
		   sdcnt->f2txdata, sdcnt->f1regdata,
		   sdcnt->tickcnt, sdcnt->tx_ctlerrs,
		   sdcnt->tx_ctlpkts, sdcnt->rx_ctlerrs,
		   sdcnt->rx_ctlpkts, sdcnt->rx_readahead_cnt);

	return 0;
}
3118

3119 3120 3121
static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
{
	struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
3122
	struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
3123

3124 3125 3126
	if (IS_ERR_OR_NULL(dentry))
		return;

3127 3128
	bus->console_interval = BRCMF_CONSOLE;

3129 3130 3131
	brcmf_debugfs_add_entry(drvr, "forensics", brcmf_sdio_forensic_read);
	brcmf_debugfs_add_entry(drvr, "counters",
				brcmf_debugfs_sdio_count_read);
3132 3133
	debugfs_create_u32("console_interval", 0644, dentry,
			   &bus->console_interval);
3134 3135
}
#else
3136
static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
3137 3138 3139 3140
{
	return 0;
}

3141 3142 3143 3144 3145
static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
{
}
#endif /* DEBUG */

3146
static int
3147
brcmf_sdio_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
3148 3149 3150 3151
{
	int timeleft;
	uint rxlen = 0;
	bool pending;
3152
	u8 *buf;
3153
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
3154
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
3155
	struct brcmf_sdio *bus = sdiodev->bus;
3156 3157

	brcmf_dbg(TRACE, "Enter\n");
3158 3159
	if (sdiodev->state != BRCMF_SDIOD_DATA)
		return -EIO;
3160 3161

	/* Wait until control frame is available */
3162
	timeleft = brcmf_sdio_dcmd_resp_wait(bus, &bus->rxlen, &pending);
3163

3164
	spin_lock_bh(&bus->rxctl_lock);
3165 3166
	rxlen = bus->rxlen;
	memcpy(msg, bus->rxctl, min(msglen, rxlen));
3167 3168 3169
	bus->rxctl = NULL;
	buf = bus->rxctl_orig;
	bus->rxctl_orig = NULL;
3170
	bus->rxlen = 0;
3171 3172
	spin_unlock_bh(&bus->rxctl_lock);
	vfree(buf);
3173 3174 3175 3176 3177

	if (rxlen) {
		brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
			  rxlen, msglen);
	} else if (timeleft == 0) {
3178
		brcmf_err("resumed on timeout\n");
3179
		brcmf_sdio_checkdied(bus);
3180
	} else if (pending) {
3181 3182 3183 3184
		brcmf_dbg(CTL, "cancelled\n");
		return -ERESTARTSYS;
	} else {
		brcmf_dbg(CTL, "resumed for unknown reason?\n");
3185
		brcmf_sdio_checkdied(bus);
3186 3187 3188
	}

	if (rxlen)
3189
		bus->sdcnt.rx_ctlpkts++;
3190
	else
3191
		bus->sdcnt.rx_ctlerrs++;
3192 3193 3194 3195

	return rxlen ? (int)rxlen : -ETIMEDOUT;
}

3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249
#ifdef DEBUG
static bool
brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
			u8 *ram_data, uint ram_sz)
{
	char *ram_cmp;
	int err;
	bool ret = true;
	int address;
	int offset;
	int len;

	/* read back and verify */
	brcmf_dbg(INFO, "Compare RAM dl & ul at 0x%08x; size=%d\n", ram_addr,
		  ram_sz);
	ram_cmp = kmalloc(MEMBLOCK, GFP_KERNEL);
	/* do not proceed while no memory but  */
	if (!ram_cmp)
		return true;

	address = ram_addr;
	offset = 0;
	while (offset < ram_sz) {
		len = ((offset + MEMBLOCK) < ram_sz) ? MEMBLOCK :
		      ram_sz - offset;
		err = brcmf_sdiod_ramrw(sdiodev, false, address, ram_cmp, len);
		if (err) {
			brcmf_err("error %d on reading %d membytes at 0x%08x\n",
				  err, len, address);
			ret = false;
			break;
		} else if (memcmp(ram_cmp, &ram_data[offset], len)) {
			brcmf_err("Downloaded RAM image is corrupted, block offset is %d, len is %d\n",
				  offset, len);
			ret = false;
			break;
		}
		offset += len;
		address += len;
	}

	kfree(ram_cmp);

	return ret;
}
#else	/* DEBUG */
static bool
brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
			u8 *ram_data, uint ram_sz)
{
	return true;
}
#endif	/* DEBUG */

3250 3251
static int brcmf_sdio_download_code_file(struct brcmf_sdio *bus,
					 const struct firmware *fw)
3252
{
3253 3254
	int err;

3255 3256
	brcmf_dbg(TRACE, "Enter\n");

3257 3258 3259 3260 3261 3262 3263 3264
	err = brcmf_sdiod_ramrw(bus->sdiodev, true, bus->ci->rambase,
				(u8 *)fw->data, fw->size);
	if (err)
		brcmf_err("error %d on writing %d membytes at 0x%08x\n",
			  err, (int)fw->size, bus->ci->rambase);
	else if (!brcmf_sdio_verifymemory(bus->sdiodev, bus->ci->rambase,
					  (u8 *)fw->data, fw->size))
		err = -EIO;
3265

3266
	return err;
3267 3268
}

3269
static int brcmf_sdio_download_nvram(struct brcmf_sdio *bus,
3270
				     void *vars, u32 varsz)
3271
{
3272 3273 3274 3275
	int address;
	int err;

	brcmf_dbg(TRACE, "Enter\n");
3276

3277 3278 3279 3280 3281 3282 3283 3284 3285
	address = bus->ci->ramsize - varsz + bus->ci->rambase;
	err = brcmf_sdiod_ramrw(bus->sdiodev, true, address, vars, varsz);
	if (err)
		brcmf_err("error %d on writing %d nvram bytes at 0x%08x\n",
			  err, varsz, address);
	else if (!brcmf_sdio_verifymemory(bus->sdiodev, address, vars, varsz))
		err = -EIO;

	return err;
3286 3287
}

3288 3289 3290
static int brcmf_sdio_download_firmware(struct brcmf_sdio *bus,
					const struct firmware *fw,
					void *nvram, u32 nvlen)
3291
{
3292
	int bcmerror;
3293
	u32 rstvec;
3294 3295 3296

	sdio_claim_host(bus->sdiodev->func[1]);
	brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
3297

3298 3299 3300 3301 3302 3303
	rstvec = get_unaligned_le32(fw->data);
	brcmf_dbg(SDIO, "firmware rstvec: %x\n", rstvec);

	bcmerror = brcmf_sdio_download_code_file(bus, fw);
	release_firmware(fw);
	if (bcmerror) {
3304
		brcmf_err("dongle image file download failed\n");
3305
		brcmf_fw_nvram_free(nvram);
3306 3307 3308
		goto err;
	}

3309 3310
	bcmerror = brcmf_sdio_download_nvram(bus, nvram, nvlen);
	brcmf_fw_nvram_free(nvram);
3311
	if (bcmerror) {
3312
		brcmf_err("dongle nvram file download failed\n");
3313 3314
		goto err;
	}
3315 3316

	/* Take arm out of reset */
3317
	if (!brcmf_chip_set_active(bus->ci, rstvec)) {
3318
		brcmf_err("error getting out of ARM core reset\n");
3319 3320 3321 3322
		goto err;
	}

err:
3323 3324
	brcmf_sdio_clkctl(bus, CLK_SDONLY, false);
	sdio_release_host(bus->sdiodev->func[1]);
3325 3326 3327
	return bcmerror;
}

3328
static void brcmf_sdio_sr_init(struct brcmf_sdio *bus)
3329 3330 3331 3332 3333 3334
{
	int err = 0;
	u8 val;

	brcmf_dbg(TRACE, "Enter\n");

3335
	val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, &err);
3336 3337 3338 3339 3340 3341
	if (err) {
		brcmf_err("error reading SBSDIO_FUNC1_WAKEUPCTRL\n");
		return;
	}

	val |= 1 << SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT;
3342
	brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, val, &err);
3343 3344 3345 3346 3347 3348
	if (err) {
		brcmf_err("error writing SBSDIO_FUNC1_WAKEUPCTRL\n");
		return;
	}

	/* Add CMD14 Support */
3349 3350 3351 3352
	brcmf_sdiod_regwb(bus->sdiodev, SDIO_CCCR_BRCM_CARDCAP,
			  (SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT |
			   SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT),
			  &err);
3353 3354 3355 3356 3357
	if (err) {
		brcmf_err("error writing SDIO_CCCR_BRCM_CARDCAP\n");
		return;
	}

3358 3359
	brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
			  SBSDIO_FORCE_HT, &err);
3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370
	if (err) {
		brcmf_err("error writing SBSDIO_FUNC1_CHIPCLKCSR\n");
		return;
	}

	/* set flag */
	bus->sr_enabled = true;
	brcmf_dbg(INFO, "SR enabled\n");
}

/* enable KSO bit */
3371
static int brcmf_sdio_kso_init(struct brcmf_sdio *bus)
3372 3373 3374 3375 3376 3377 3378
{
	u8 val;
	int err = 0;

	brcmf_dbg(TRACE, "Enter\n");

	/* KSO bit added in SDIO core rev 12 */
3379
	if (brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV)->rev < 12)
3380 3381
		return 0;

3382
	val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR, &err);
3383 3384 3385 3386 3387 3388 3389 3390
	if (err) {
		brcmf_err("error reading SBSDIO_FUNC1_SLEEPCSR\n");
		return err;
	}

	if (!(val & SBSDIO_FUNC1_SLEEPCSR_KSO_MASK)) {
		val |= (SBSDIO_FUNC1_SLEEPCSR_KSO_EN <<
			SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
3391 3392
		brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
				  val, &err);
3393 3394 3395 3396 3397 3398 3399 3400 3401 3402
		if (err) {
			brcmf_err("error writing SBSDIO_FUNC1_SLEEPCSR\n");
			return err;
		}
	}

	return 0;
}


3403
static int brcmf_sdio_bus_preinit(struct device *dev)
3404 3405 3406 3407
{
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
	struct brcmf_sdio *bus = sdiodev->bus;
3408
	uint pad_size;
3409 3410 3411
	u32 value;
	int err;

3412 3413 3414 3415
	/* the commands below use the terms tx and rx from
	 * a device perspective, ie. bus:txglom affects the
	 * bus transfers from device to host.
	 */
3416
	if (brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV)->rev < 12) {
3417 3418 3419 3420 3421 3422
		/* for sdio core rev < 12, disable txgloming */
		value = 0;
		err = brcmf_iovar_data_set(dev, "bus:txglom", &value,
					   sizeof(u32));
	} else {
		/* otherwise, set txglomalign */
3423
		value = sdiodev->settings->bus.sdio.sd_sgentry_align;
3424
		/* SDIO ADMA requires at least 32 bit alignment */
3425
		value = max_t(u32, value, ALIGNMENT);
3426 3427 3428
		err = brcmf_iovar_data_set(dev, "bus:txglomalign", &value,
					   sizeof(u32));
	}
3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450

	if (err < 0)
		goto done;

	bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
	if (sdiodev->sg_support) {
		bus->txglom = false;
		value = 1;
		pad_size = bus->sdiodev->func[2]->cur_blksize << 1;
		err = brcmf_iovar_data_set(bus->sdiodev->dev, "bus:rxglom",
					   &value, sizeof(u32));
		if (err < 0) {
			/* bus:rxglom is allowed to fail */
			err = 0;
		} else {
			bus->txglom = true;
			bus->tx_hdrlen += SDPCM_HWEXT_LEN;
		}
	}
	brcmf_bus_add_txhdrlen(bus->sdiodev->dev, bus->tx_hdrlen);

done:
3451 3452 3453
	return err;
}

3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498
static size_t brcmf_sdio_bus_get_ramsize(struct device *dev)
{
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
	struct brcmf_sdio *bus = sdiodev->bus;

	return bus->ci->ramsize - bus->ci->srsize;
}

static int brcmf_sdio_bus_get_memdump(struct device *dev, void *data,
				      size_t mem_size)
{
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
	struct brcmf_sdio *bus = sdiodev->bus;
	int err;
	int address;
	int offset;
	int len;

	brcmf_dbg(INFO, "dump at 0x%08x: size=%zu\n", bus->ci->rambase,
		  mem_size);

	address = bus->ci->rambase;
	offset = err = 0;
	sdio_claim_host(sdiodev->func[1]);
	while (offset < mem_size) {
		len = ((offset + MEMBLOCK) < mem_size) ? MEMBLOCK :
		      mem_size - offset;
		err = brcmf_sdiod_ramrw(sdiodev, false, address, data, len);
		if (err) {
			brcmf_err("error %d on reading %d membytes at 0x%08x\n",
				  err, len, address);
			goto done;
		}
		data += len;
		offset += len;
		address += len;
	}

done:
	sdio_release_host(sdiodev->func[1]);
	return err;
}

3499 3500
void brcmf_sdio_trigger_dpc(struct brcmf_sdio *bus)
{
3501 3502
	if (!bus->dpc_triggered) {
		bus->dpc_triggered = true;
3503 3504 3505 3506
		queue_work(bus->brcmf_wq, &bus->datawork);
	}
}

3507
void brcmf_sdio_isr(struct brcmf_sdio *bus)
3508 3509 3510 3511
{
	brcmf_dbg(TRACE, "Enter\n");

	if (!bus) {
3512
		brcmf_err("bus is null pointer, exiting\n");
3513 3514 3515 3516
		return;
	}

	/* Count the interrupt call */
3517
	bus->sdcnt.intrcount++;
3518 3519 3520 3521
	if (in_interrupt())
		atomic_set(&bus->ipend, 1);
	else
		if (brcmf_sdio_intr_rstatus(bus)) {
3522
			brcmf_err("failed backplane access\n");
3523
		}
3524 3525 3526

	/* Disable additional interrupts (is this needed now)? */
	if (!bus->intr)
3527
		brcmf_err("isr w/o interrupt configured!\n");
3528

3529
	bus->dpc_triggered = true;
3530
	queue_work(bus->brcmf_wq, &bus->datawork);
3531 3532
}

3533
static void brcmf_sdio_bus_watchdog(struct brcmf_sdio *bus)
3534 3535 3536 3537
{
	brcmf_dbg(TIMER, "Enter\n");

	/* Poll period: check device if appropriate. */
3538 3539
	if (!bus->sr_enabled &&
	    bus->poll && (++bus->polltick >= bus->pollrate)) {
3540 3541 3542 3543 3544 3545
		u32 intstatus = 0;

		/* Reset poll tick */
		bus->polltick = 0;

		/* Check device if no interrupts */
3546 3547
		if (!bus->intr ||
		    (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
3548

3549
			if (!bus->dpc_triggered) {
3550
				u8 devpend;
3551

3552
				sdio_claim_host(bus->sdiodev->func[1]);
3553 3554 3555
				devpend = brcmf_sdiod_regrb(bus->sdiodev,
							    SDIO_CCCR_INTx,
							    NULL);
3556
				sdio_release_host(bus->sdiodev->func[1]);
3557 3558
				intstatus = devpend & (INTR_STATUS_FUNC1 |
						       INTR_STATUS_FUNC2);
3559 3560 3561 3562 3563
			}

			/* If there is something, make like the ISR and
				 schedule the DPC */
			if (intstatus) {
3564
				bus->sdcnt.pollcnt++;
3565
				atomic_set(&bus->ipend, 1);
3566

3567
				bus->dpc_triggered = true;
3568
				queue_work(bus->brcmf_wq, &bus->datawork);
3569 3570 3571 3572
			}
		}

		/* Update interrupt tracking */
3573
		bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
3574
	}
J
Joe Perches 已提交
3575
#ifdef DEBUG
3576
	/* Poll for console output periodically */
3577
	if (bus->sdiodev->state == BRCMF_SDIOD_DATA && BRCMF_FWCON_ON() &&
3578
	    bus->console_interval != 0) {
3579
		bus->console.count += jiffies_to_msecs(BRCMF_WD_POLL);
3580 3581
		if (bus->console.count >= bus->console_interval) {
			bus->console.count -= bus->console_interval;
3582
			sdio_claim_host(bus->sdiodev->func[1]);
3583
			/* Make sure backplane clock is on */
3584 3585
			brcmf_sdio_bus_sleep(bus, false, false);
			if (brcmf_sdio_readconsole(bus) < 0)
3586 3587
				/* stop on error */
				bus->console_interval = 0;
3588
			sdio_release_host(bus->sdiodev->func[1]);
3589 3590
		}
	}
J
Joe Perches 已提交
3591
#endif				/* DEBUG */
3592 3593

	/* On idle timeout clear activity flag and/or turn off clock */
3594 3595 3596 3597 3598 3599 3600 3601
	if (!bus->dpc_triggered) {
		rmb();
		if ((!bus->dpc_running) && (bus->idletime > 0) &&
		    (bus->clkstate == CLK_AVAIL)) {
			bus->idlecount++;
			if (bus->idlecount > bus->idletime) {
				brcmf_dbg(SDIO, "idle\n");
				sdio_claim_host(bus->sdiodev->func[1]);
3602
				brcmf_sdio_wd_timer(bus, false);
3603 3604 3605 3606 3607
				bus->idlecount = 0;
				brcmf_sdio_bus_sleep(bus, true, false);
				sdio_release_host(bus->sdiodev->func[1]);
			}
		} else {
3608 3609
			bus->idlecount = 0;
		}
3610 3611
	} else {
		bus->idlecount = 0;
3612 3613 3614
	}
}

3615 3616 3617 3618 3619
static void brcmf_sdio_dataworker(struct work_struct *work)
{
	struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
					      datawork);

3620 3621 3622 3623
	bus->dpc_running = true;
	wmb();
	while (ACCESS_ONCE(bus->dpc_triggered)) {
		bus->dpc_triggered = false;
3624
		brcmf_sdio_dpc(bus);
3625
		bus->idlecount = 0;
3626
	}
3627
	bus->dpc_running = false;
3628 3629 3630 3631 3632
	if (brcmf_sdiod_freezing(bus->sdiodev)) {
		brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DOWN);
		brcmf_sdiod_try_freeze(bus->sdiodev);
		brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DATA);
	}
3633 3634
}

3635 3636
static void
brcmf_sdio_drivestrengthinit(struct brcmf_sdio_dev *sdiodev,
3637
			     struct brcmf_chip *ci, u32 drivestrength)
3638 3639 3640 3641 3642 3643 3644 3645 3646
{
	const struct sdiod_drive_str *str_tab = NULL;
	u32 str_mask;
	u32 str_shift;
	u32 i;
	u32 drivestrength_sel = 0;
	u32 cc_data_temp;
	u32 addr;

3647
	if (!(ci->cc_caps & CC_CAP_PMU))
3648 3649 3650
		return;

	switch (SDIOD_DRVSTR_KEY(ci->chip, ci->pmurev)) {
3651
	case SDIOD_DRVSTR_KEY(BRCM_CC_4330_CHIP_ID, 12):
3652 3653 3654 3655
		str_tab = sdiod_drvstr_tab1_1v8;
		str_mask = 0x00003800;
		str_shift = 11;
		break;
3656
	case SDIOD_DRVSTR_KEY(BRCM_CC_4334_CHIP_ID, 17):
3657 3658 3659 3660
		str_tab = sdiod_drvstr_tab6_1v8;
		str_mask = 0x00001800;
		str_shift = 11;
		break;
3661
	case SDIOD_DRVSTR_KEY(BRCM_CC_43143_CHIP_ID, 17):
3662 3663 3664 3665 3666 3667 3668 3669
		/* note: 43143 does not support tristate */
		i = ARRAY_SIZE(sdiod_drvstr_tab2_3v3) - 1;
		if (drivestrength >= sdiod_drvstr_tab2_3v3[i].strength) {
			str_tab = sdiod_drvstr_tab2_3v3;
			str_mask = 0x00000007;
			str_shift = 0;
		} else
			brcmf_err("Invalid SDIO Drive strength for chip %s, strength=%d\n",
3670
				  ci->name, drivestrength);
3671
		break;
3672
	case SDIOD_DRVSTR_KEY(BRCM_CC_43362_CHIP_ID, 13):
3673 3674 3675 3676 3677
		str_tab = sdiod_drive_strength_tab5_1v8;
		str_mask = 0x00003800;
		str_shift = 11;
		break;
	default:
3678
		brcmf_dbg(INFO, "No SDIO driver strength init needed for chip %s rev %d pmurev %d\n",
3679
			  ci->name, ci->chiprev, ci->pmurev);
3680 3681 3682 3683
		break;
	}

	if (str_tab != NULL) {
3684 3685
		struct brcmf_core *pmu = brcmf_chip_get_pmu(ci);

3686 3687 3688 3689 3690 3691
		for (i = 0; str_tab[i].strength != 0; i++) {
			if (drivestrength >= str_tab[i].strength) {
				drivestrength_sel = str_tab[i].sel;
				break;
			}
		}
3692
		addr = CORE_CC_REG(pmu->base, chipcontrol_addr);
3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704
		brcmf_sdiod_regwl(sdiodev, addr, 1, NULL);
		cc_data_temp = brcmf_sdiod_regrl(sdiodev, addr, NULL);
		cc_data_temp &= ~str_mask;
		drivestrength_sel <<= str_shift;
		cc_data_temp |= drivestrength_sel;
		brcmf_sdiod_regwl(sdiodev, addr, cc_data_temp, NULL);

		brcmf_dbg(INFO, "SDIO: %d mA (req=%d mA) drive strength selected, set to 0x%08x\n",
			  str_tab[i].strength, drivestrength, cc_data_temp);
	}
}

3705
static int brcmf_sdio_buscoreprep(void *ctx)
3706
{
3707
	struct brcmf_sdio_dev *sdiodev = ctx;
3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749
	int err = 0;
	u8 clkval, clkset;

	/* Try forcing SDIO core to do ALPAvail request only */
	clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_ALP_AVAIL_REQ;
	brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
	if (err) {
		brcmf_err("error writing for HT off\n");
		return err;
	}

	/* If register supported, wait for ALPAvail and then force ALP */
	/* This may take up to 15 milliseconds */
	clkval = brcmf_sdiod_regrb(sdiodev,
				   SBSDIO_FUNC1_CHIPCLKCSR, NULL);

	if ((clkval & ~SBSDIO_AVBITS) != clkset) {
		brcmf_err("ChipClkCSR access: wrote 0x%02x read 0x%02x\n",
			  clkset, clkval);
		return -EACCES;
	}

	SPINWAIT(((clkval = brcmf_sdiod_regrb(sdiodev,
					      SBSDIO_FUNC1_CHIPCLKCSR, NULL)),
			!SBSDIO_ALPAV(clkval)),
			PMU_MAX_TRANSITION_DLY);
	if (!SBSDIO_ALPAV(clkval)) {
		brcmf_err("timeout on ALPAV wait, clkval 0x%02x\n",
			  clkval);
		return -EBUSY;
	}

	clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_FORCE_ALP;
	brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
	udelay(65);

	/* Also, disable the extra SDIO pull-ups */
	brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_SDIOPULLUP, 0, NULL);

	return 0;
}

3750 3751
static void brcmf_sdio_buscore_activate(void *ctx, struct brcmf_chip *chip,
					u32 rstvec)
3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773
{
	struct brcmf_sdio_dev *sdiodev = ctx;
	struct brcmf_core *core;
	u32 reg_addr;

	/* clear all interrupts */
	core = brcmf_chip_get_core(chip, BCMA_CORE_SDIO_DEV);
	reg_addr = core->base + offsetof(struct sdpcmd_regs, intstatus);
	brcmf_sdiod_regwl(sdiodev, reg_addr, 0xFFFFFFFF, NULL);

	if (rstvec)
		/* Write reset vector to address 0 */
		brcmf_sdiod_ramrw(sdiodev, true, 0, (void *)&rstvec,
				  sizeof(rstvec));
}

static u32 brcmf_sdio_buscore_read32(void *ctx, u32 addr)
{
	struct brcmf_sdio_dev *sdiodev = ctx;
	u32 val, rev;

	val = brcmf_sdiod_regrl(sdiodev, addr, NULL);
3774 3775
	if ((sdiodev->func[0]->device == SDIO_DEVICE_ID_BROADCOM_4335_4339 ||
	     sdiodev->func[0]->device == SDIO_DEVICE_ID_BROADCOM_4339) &&
3776 3777 3778 3779
	    addr == CORE_CC_REG(SI_ENUM_BASE, chipid)) {
		rev = (val & CID_REV_MASK) >> CID_REV_SHIFT;
		if (rev >= 2) {
			val &= ~CID_ID_MASK;
3780
			val |= BRCM_CC_4339_CHIP_ID;
3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794
		}
	}
	return val;
}

static void brcmf_sdio_buscore_write32(void *ctx, u32 addr, u32 val)
{
	struct brcmf_sdio_dev *sdiodev = ctx;

	brcmf_sdiod_regwl(sdiodev, addr, val, NULL);
}

static const struct brcmf_buscore_ops brcmf_sdio_buscore_ops = {
	.prepare = brcmf_sdio_buscoreprep,
3795
	.activate = brcmf_sdio_buscore_activate,
3796 3797 3798 3799
	.read32 = brcmf_sdio_buscore_read32,
	.write32 = brcmf_sdio_buscore_write32,
};

3800
static bool
3801
brcmf_sdio_probe_attach(struct brcmf_sdio *bus)
3802
{
3803
	struct brcmf_sdio_dev *sdiodev;
3804 3805 3806 3807
	u8 clkctl = 0;
	int err = 0;
	int reg_addr;
	u32 reg_val;
3808
	u32 drivestrength;
3809

3810 3811
	sdiodev = bus->sdiodev;
	sdio_claim_host(sdiodev->func[1]);
3812

3813
	pr_debug("F1 signature read @0x18000000=0x%4x\n",
3814
		 brcmf_sdiod_regrl(sdiodev, SI_ENUM_BASE, NULL));
3815 3816

	/*
3817
	 * Force PLL off until brcmf_chip_attach()
3818 3819 3820
	 * programs PLL control regs
	 */

3821
	brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
3822
			  BRCMF_INIT_CLKCTL1, &err);
3823
	if (!err)
3824
		clkctl = brcmf_sdiod_regrb(sdiodev,
3825
					   SBSDIO_FUNC1_CHIPCLKCSR, &err);
3826 3827

	if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
3828
		brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
3829 3830 3831 3832
			  err, BRCMF_INIT_CLKCTL1, clkctl);
		goto fail;
	}

3833
	bus->ci = brcmf_chip_attach(sdiodev, &brcmf_sdio_buscore_ops);
3834 3835 3836
	if (IS_ERR(bus->ci)) {
		brcmf_err("brcmf_chip_attach failed!\n");
		bus->ci = NULL;
3837 3838
		goto fail;
	}
3839
	sdiodev->settings = brcmf_get_module_param(sdiodev->dev,
3840 3841 3842
						   BRCMF_BUSTYPE_SDIO,
						   bus->ci->chip,
						   bus->ci->chiprev);
3843 3844 3845 3846
	if (!sdiodev->settings) {
		brcmf_err("Failed to get device parameters\n");
		goto fail;
	}
3847 3848 3849 3850 3851
	/* platform specific configuration:
	 *   alignments must be at least 4 bytes for ADMA
	 */
	bus->head_align = ALIGNMENT;
	bus->sgentry_align = ALIGNMENT;
3852 3853 3854 3855 3856 3857
	if (sdiodev->settings->bus.sdio.sd_head_align > ALIGNMENT)
		bus->head_align = sdiodev->settings->bus.sdio.sd_head_align;
	if (sdiodev->settings->bus.sdio.sd_sgentry_align > ALIGNMENT)
		bus->sgentry_align =
				sdiodev->settings->bus.sdio.sd_sgentry_align;

3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868
	/* allocate scatter-gather table. sg support
	 * will be disabled upon allocation failure.
	 */
	brcmf_sdiod_sgtable_alloc(sdiodev);

#ifdef CONFIG_PM_SLEEP
	/* wowl can be supported when KEEP_POWER is true and (WAKE_SDIO_IRQ
	 * is true or when platform data OOB irq is true).
	 */
	if ((sdio_get_host_pm_caps(sdiodev->func[1]) & MMC_PM_KEEP_POWER) &&
	    ((sdio_get_host_pm_caps(sdiodev->func[1]) & MMC_PM_WAKE_SDIO_IRQ) ||
3869
	     (sdiodev->settings->bus.sdio.oob_irq_supported)))
3870 3871
		sdiodev->bus_if->wowl_supported = true;
#endif
3872

3873
	if (brcmf_sdio_kso_init(bus)) {
3874 3875 3876 3877
		brcmf_err("error enabling KSO\n");
		goto fail;
	}

3878 3879
	if (sdiodev->settings->bus.sdio.drive_strength)
		drivestrength = sdiodev->settings->bus.sdio.drive_strength;
3880 3881
	else
		drivestrength = DEFAULT_SDIO_DRIVE_STRENGTH;
3882
	brcmf_sdio_drivestrengthinit(sdiodev, bus->ci, drivestrength);
3883

3884
	/* Set card control so an SDIO card reset does a WLAN backplane reset */
3885
	reg_val = brcmf_sdiod_regrb(sdiodev, SDIO_CCCR_BRCM_CARDCTRL, &err);
3886 3887 3888 3889 3890
	if (err)
		goto fail;

	reg_val |= SDIO_CCCR_BRCM_CARDCTRL_WLANRESET;

3891
	brcmf_sdiod_regwb(sdiodev, SDIO_CCCR_BRCM_CARDCTRL, reg_val, &err);
3892 3893 3894 3895
	if (err)
		goto fail;

	/* set PMUControl so a backplane reset does PMU state reload */
3896
	reg_addr = CORE_CC_REG(brcmf_chip_get_pmu(bus->ci)->base, pmucontrol);
3897
	reg_val = brcmf_sdiod_regrl(sdiodev, reg_addr, &err);
3898 3899 3900 3901 3902
	if (err)
		goto fail;

	reg_val |= (BCMA_CC_PMU_CTL_RES_RELOAD << BCMA_CC_PMU_CTL_RES_SHIFT);

3903
	brcmf_sdiod_regwl(sdiodev, reg_addr, reg_val, &err);
3904 3905 3906
	if (err)
		goto fail;

3907
	sdio_release_host(sdiodev->func[1]);
3908

3909 3910
	brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);

3911 3912 3913 3914
	/* allocate header buffer */
	bus->hdrbuf = kzalloc(MAX_HDR_READ + bus->head_align, GFP_KERNEL);
	if (!bus->hdrbuf)
		return false;
3915 3916
	/* Locate an appropriately-aligned portion of hdrbuf */
	bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
3917
				    bus->head_align);
3918 3919 3920 3921 3922 3923 3924 3925 3926 3927

	/* Set the poll and/or interrupt flags */
	bus->intr = true;
	bus->poll = false;
	if (bus->poll)
		bus->pollrate = 1;

	return true;

fail:
3928
	sdio_release_host(sdiodev->func[1]);
3929 3930 3931 3932
	return false;
}

static int
3933
brcmf_sdio_watchdog_thread(void *data)
3934
{
3935
	struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
3936
	int wait;
3937 3938 3939

	allow_signal(SIGTERM);
	/* Run until signal received */
3940
	brcmf_sdiod_freezer_count(bus->sdiodev);
3941 3942 3943
	while (1) {
		if (kthread_should_stop())
			break;
3944 3945 3946 3947 3948
		brcmf_sdiod_freezer_uncount(bus->sdiodev);
		wait = wait_for_completion_interruptible(&bus->watchdog_wait);
		brcmf_sdiod_freezer_count(bus->sdiodev);
		brcmf_sdiod_try_freeze(bus->sdiodev);
		if (!wait) {
3949
			brcmf_sdio_bus_watchdog(bus);
3950
			/* Count the tick for reference */
3951
			bus->sdcnt.tickcnt++;
3952
			reinit_completion(&bus->watchdog_wait);
3953 3954 3955 3956 3957 3958 3959
		} else
			break;
	}
	return 0;
}

static void
3960
brcmf_sdio_watchdog(unsigned long data)
3961
{
3962
	struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
3963 3964 3965 3966

	if (bus->watchdog_tsk) {
		complete(&bus->watchdog_wait);
		/* Reschedule the watchdog */
3967
		if (bus->wd_active)
3968
			mod_timer(&bus->timer,
3969
				  jiffies + BRCMF_WD_POLL);
3970 3971 3972
	}
}

3973
static const struct brcmf_bus_ops brcmf_sdio_bus_ops = {
3974 3975 3976 3977 3978 3979
	.stop = brcmf_sdio_bus_stop,
	.preinit = brcmf_sdio_bus_preinit,
	.txdata = brcmf_sdio_bus_txdata,
	.txctl = brcmf_sdio_bus_txctl,
	.rxctl = brcmf_sdio_bus_rxctl,
	.gettxq = brcmf_sdio_bus_gettxq,
3980 3981 3982
	.wowl_config = brcmf_sdio_wowl_config,
	.get_ramsize = brcmf_sdio_bus_get_ramsize,
	.get_memdump = brcmf_sdio_bus_get_memdump,
A
Arend van Spriel 已提交
3983 3984
};

3985
static void brcmf_sdio_firmware_callback(struct device *dev, int err,
3986 3987 3988
					 const struct firmware *code,
					 void *nvram, u32 nvram_len)
{
3989 3990 3991
	struct brcmf_bus *bus_if;
	struct brcmf_sdio_dev *sdiodev;
	struct brcmf_sdio *bus;
3992 3993
	u8 saveclk;

3994 3995 3996
	brcmf_dbg(TRACE, "Enter: dev=%s, err=%d\n", dev_name(dev), err);
	if (err)
		goto fail;
3997

3998
	bus_if = dev_get_drvdata(dev);
3999 4000 4001
	if (!bus_if->drvr)
		return;

4002 4003 4004
	sdiodev = bus_if->bus_priv.sdio;
	bus = sdiodev->bus;

4005 4006 4007 4008 4009 4010 4011
	/* try to download image and nvram to the dongle */
	bus->alp_only = true;
	err = brcmf_sdio_download_firmware(bus, code, nvram, nvram_len);
	if (err)
		goto fail;
	bus->alp_only = false;

4012 4013
	/* Start the watchdog timer */
	bus->sdcnt.tickcnt = 0;
4014
	brcmf_sdio_wd_timer(bus, true);
4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064

	sdio_claim_host(sdiodev->func[1]);

	/* Make sure backplane clock is on, needed to generate F2 interrupt */
	brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
	if (bus->clkstate != CLK_AVAIL)
		goto release;

	/* Force clocks on backplane to be sure F2 interrupt propagates */
	saveclk = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, &err);
	if (!err) {
		brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
				  (saveclk | SBSDIO_FORCE_HT), &err);
	}
	if (err) {
		brcmf_err("Failed to force clock for F2: err %d\n", err);
		goto release;
	}

	/* Enable function 2 (frame transfers) */
	w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
		  offsetof(struct sdpcmd_regs, tosbmailboxdata));
	err = sdio_enable_func(sdiodev->func[SDIO_FUNC_2]);


	brcmf_dbg(INFO, "enable F2: err=%d\n", err);

	/* If F2 successfully enabled, set core and enable interrupts */
	if (!err) {
		/* Set up the interrupt mask and enable interrupts */
		bus->hostintmask = HOSTINTMASK;
		w_sdreg32(bus, bus->hostintmask,
			  offsetof(struct sdpcmd_regs, hostintmask));

		brcmf_sdiod_regwb(sdiodev, SBSDIO_WATERMARK, 8, &err);
	} else {
		/* Disable F2 again */
		sdio_disable_func(sdiodev->func[SDIO_FUNC_2]);
		goto release;
	}

	if (brcmf_chip_sr_capable(bus->ci)) {
		brcmf_sdio_sr_init(bus);
	} else {
		/* Restore previous clock setting */
		brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
				  saveclk, &err);
	}

	if (err == 0) {
4065 4066 4067
		/* Allow full data communication using DPC from now on. */
		brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DATA);

4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078
		err = brcmf_sdiod_intr_register(sdiodev);
		if (err != 0)
			brcmf_err("intr register failed:%d\n", err);
	}

	/* If we didn't come up, turn off backplane clock */
	if (err != 0)
		brcmf_sdio_clkctl(bus, CLK_NONE, false);

	sdio_release_host(sdiodev->func[1]);

4079
	err = brcmf_bus_started(dev);
4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092
	if (err != 0) {
		brcmf_err("dongle is not responding\n");
		goto fail;
	}
	return;

release:
	sdio_release_host(sdiodev->func[1]);
fail:
	brcmf_dbg(TRACE, "failed: dev=%s, err=%d\n", dev_name(dev), err);
	device_release_driver(dev);
}

4093
struct brcmf_sdio *brcmf_sdio_probe(struct brcmf_sdio_dev *sdiodev)
4094 4095
{
	int ret;
4096
	struct brcmf_sdio *bus;
4097
	struct workqueue_struct *wq;
4098 4099 4100 4101

	brcmf_dbg(TRACE, "Enter\n");

	/* Allocate private bus interface state */
4102
	bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
4103 4104 4105 4106 4107
	if (!bus)
		goto fail;

	bus->sdiodev = sdiodev;
	sdiodev->bus = bus;
4108
	skb_queue_head_init(&bus->glom);
4109 4110 4111
	bus->txbound = BRCMF_TXBOUND;
	bus->rxbound = BRCMF_RXBOUND;
	bus->txminmax = BRCMF_TXMINMAX;
4112
	bus->tx_seq = SDPCM_SEQ_WRAP - 1;
4113

4114 4115 4116 4117
	/* single-threaded workqueue */
	wq = alloc_ordered_workqueue("brcmf_wq/%s", WQ_MEM_RECLAIM,
				     dev_name(&sdiodev->func[1]->dev));
	if (!wq) {
4118
		brcmf_err("insufficient memory to create txworkqueue\n");
4119 4120
		goto fail;
	}
4121 4122 4123
	brcmf_sdiod_freezer_count(sdiodev);
	INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
	bus->brcmf_wq = wq;
4124

4125
	/* attempt to attach to the dongle */
4126 4127
	if (!(brcmf_sdio_probe_attach(bus))) {
		brcmf_err("brcmf_sdio_probe_attach failed\n");
4128 4129 4130
		goto fail;
	}

4131
	spin_lock_init(&bus->rxctl_lock);
4132
	spin_lock_init(&bus->txq_lock);
4133 4134 4135 4136 4137 4138
	init_waitqueue_head(&bus->ctrl_wait);
	init_waitqueue_head(&bus->dcmd_resp_wait);

	/* Set up the watchdog timer */
	init_timer(&bus->timer);
	bus->timer.data = (unsigned long)bus;
4139
	bus->timer.function = brcmf_sdio_watchdog;
4140 4141 4142

	/* Initialize watchdog thread */
	init_completion(&bus->watchdog_wait);
4143
	bus->watchdog_tsk = kthread_run(brcmf_sdio_watchdog_thread,
4144 4145
					bus, "brcmf_wdog/%s",
					dev_name(&sdiodev->func[1]->dev));
4146
	if (IS_ERR(bus->watchdog_tsk)) {
4147
		pr_warn("brcmf_watchdog thread failed to start\n");
4148 4149 4150
		bus->watchdog_tsk = NULL;
	}
	/* Initialize DPC thread */
4151 4152
	bus->dpc_triggered = false;
	bus->dpc_running = false;
4153

4154
	/* Assign bus interface call back */
A
Arend van Spriel 已提交
4155 4156
	bus->sdiodev->bus_if->dev = bus->sdiodev->dev;
	bus->sdiodev->bus_if->ops = &brcmf_sdio_bus_ops;
4157 4158
	bus->sdiodev->bus_if->chip = bus->ci->chip;
	bus->sdiodev->bus_if->chiprev = bus->ci->chiprev;
A
Arend van Spriel 已提交
4159

4160 4161 4162 4163
	/* default sdio bus header length for tx packet */
	bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;

	/* Attach to the common layer, reserve hdr space */
4164
	ret = brcmf_attach(bus->sdiodev->dev, bus->sdiodev->settings);
4165
	if (ret != 0) {
4166
		brcmf_err("brcmf_attach failed\n");
4167 4168 4169
		goto fail;
	}

4170 4171 4172 4173 4174
	/* allocate scatter-gather table. sg support
	 * will be disabled upon allocation failure.
	 */
	brcmf_sdiod_sgtable_alloc(bus->sdiodev);

4175 4176 4177 4178
	/* Query the F2 block size, set roundup accordingly */
	bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
	bus->roundup = min(max_roundup, bus->blocksize);

4179
	/* Allocate buffers */
4180
	if (bus->sdiodev->bus_if->maxctl) {
4181
		bus->sdiodev->bus_if->maxctl += bus->roundup;
4182 4183 4184 4185 4186 4187 4188 4189
		bus->rxblen =
		    roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
			    ALIGNMENT) + bus->head_align;
		bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
		if (!(bus->rxbuf)) {
			brcmf_err("rxbuf allocation failed\n");
			goto fail;
		}
4190 4191
	}

4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210
	sdio_claim_host(bus->sdiodev->func[1]);

	/* Disable F2 to clear any intermediate frame state on the dongle */
	sdio_disable_func(bus->sdiodev->func[SDIO_FUNC_2]);

	bus->rxflow = false;

	/* Done with backplane-dependent accesses, can drop clock... */
	brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);

	sdio_release_host(bus->sdiodev->func[1]);

	/* ...and initialize clock/power states */
	bus->clkstate = CLK_SDONLY;
	bus->idletime = BRCMF_IDLE_INTERVAL;
	bus->idleclock = BRCMF_IDLE_ACTIVE;

	/* SR state */
	bus->sr_enabled = false;
4211

4212
	brcmf_sdio_debugfs_create(bus);
4213 4214
	brcmf_dbg(INFO, "completed!!\n");

4215 4216 4217 4218
	ret = brcmf_fw_map_chip_to_name(bus->ci->chip, bus->ci->chiprev,
					brcmf_sdio_fwnames,
					ARRAY_SIZE(brcmf_sdio_fwnames),
					sdiodev->fw_name, sdiodev->nvram_name);
4219 4220 4221
	if (ret)
		goto fail;

4222
	ret = brcmf_fw_get_firmwares(sdiodev->dev, BRCMF_FW_REQUEST_NVRAM,
4223
				     sdiodev->fw_name, sdiodev->nvram_name,
4224
				     brcmf_sdio_firmware_callback);
4225
	if (ret != 0) {
4226
		brcmf_err("async firmware request failed: %d\n", ret);
4227
		goto fail;
4228
	}
4229

4230 4231 4232
	return bus;

fail:
4233
	brcmf_sdio_remove(bus);
4234 4235 4236
	return NULL;
}

4237 4238
/* Detach and free everything */
void brcmf_sdio_remove(struct brcmf_sdio *bus)
4239 4240 4241
{
	brcmf_dbg(TRACE, "Enter\n");

4242 4243 4244 4245
	if (bus) {
		/* De-register interrupt handler */
		brcmf_sdiod_intr_unregister(bus->sdiodev);

4246
		brcmf_detach(bus->sdiodev->dev);
4247

4248 4249 4250 4251
		cancel_work_sync(&bus->datawork);
		if (bus->brcmf_wq)
			destroy_workqueue(bus->brcmf_wq);

4252
		if (bus->ci) {
4253
			if (bus->sdiodev->state != BRCMF_SDIOD_NOMEDIUM) {
4254
				sdio_claim_host(bus->sdiodev->func[1]);
4255
				brcmf_sdio_wd_timer(bus, false);
4256 4257
				brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
				/* Leave the device in state where it is
4258 4259
				 * 'passive'. This is done by resetting all
				 * necessary cores.
4260 4261
				 */
				msleep(20);
4262
				brcmf_chip_set_passive(bus->ci);
4263 4264 4265
				brcmf_sdio_clkctl(bus, CLK_NONE, false);
				sdio_release_host(bus->sdiodev->func[1]);
			}
4266
			brcmf_chip_detach(bus->ci);
4267
		}
4268 4269
		if (bus->sdiodev->settings)
			brcmf_release_module_param(bus->sdiodev->settings);
4270

4271
		kfree(bus->rxbuf);
4272 4273 4274
		kfree(bus->hdrbuf);
		kfree(bus);
	}
4275 4276 4277 4278

	brcmf_dbg(TRACE, "Disconnected\n");
}

4279
void brcmf_sdio_wd_timer(struct brcmf_sdio *bus, bool active)
4280 4281
{
	/* Totally stop the timer */
4282
	if (!active && bus->wd_active) {
4283
		del_timer_sync(&bus->timer);
4284
		bus->wd_active = false;
4285 4286 4287
		return;
	}

4288
	/* don't start the wd until fw is loaded */
4289
	if (bus->sdiodev->state != BRCMF_SDIOD_DATA)
4290 4291
		return;

4292 4293
	if (active) {
		if (!bus->wd_active) {
4294 4295 4296
			/* Create timer again when watchdog period is
			   dynamically changed or in the first instance
			 */
4297
			bus->timer.expires = jiffies + BRCMF_WD_POLL;
4298
			add_timer(&bus->timer);
4299
			bus->wd_active = true;
4300 4301
		} else {
			/* Re arm the timer, at last watchdog period */
4302
			mod_timer(&bus->timer, jiffies + BRCMF_WD_POLL);
4303 4304 4305
		}
	}
}
4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317

int brcmf_sdio_sleep(struct brcmf_sdio *bus, bool sleep)
{
	int ret;

	sdio_claim_host(bus->sdiodev->func[1]);
	ret = brcmf_sdio_bus_sleep(bus, sleep, false);
	sdio_release_host(bus->sdiodev->func[1]);

	return ret;
}