sata_sil24.c 38.5 KB
Newer Older
T
Tejun Heo 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
 *
 * Copyright 2005  Tejun Heo
 *
 * Based on preview driver from Silicon Image.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License as published by the
 * Free Software Foundation; either version 2, or (at your option) any
 * later version.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * General Public License for more details.
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
#include <linux/dma-mapping.h>
27
#include <linux/device.h>
T
Tejun Heo 已提交
28
#include <scsi/scsi_host.h>
29
#include <scsi/scsi_cmnd.h>
T
Tejun Heo 已提交
30 31 32
#include <linux/libata.h>

#define DRV_NAME	"sata_sil24"
T
Tejun Heo 已提交
33
#define DRV_VERSION	"1.1"
T
Tejun Heo 已提交
34 35 36 37 38

/*
 * Port request block (PRB) 32 bytes
 */
struct sil24_prb {
39 40 41
	__le16	ctrl;
	__le16	prot;
	__le32	rx_cnt;
T
Tejun Heo 已提交
42 43 44 45 46 47 48
	u8	fis[6 * 4];
};

/*
 * Scatter gather entry (SGE) 16 bytes
 */
struct sil24_sge {
49 50 51
	__le64	addr;
	__le32	cnt;
	__le32	flags;
T
Tejun Heo 已提交
52 53 54 55 56 57
};

/*
 * Port multiplier
 */
struct sil24_port_multiplier {
58 59
	__le32	diag;
	__le32	sactive;
T
Tejun Heo 已提交
60 61 62
};

enum {
T
Tejun Heo 已提交
63 64 65
	SIL24_HOST_BAR		= 0,
	SIL24_PORT_BAR		= 2,

T
Tejun Heo 已提交
66 67 68 69 70 71 72 73 74 75 76 77 78 79 80
	/* sil24 fetches in chunks of 64bytes.  The first block
	 * contains the PRB and two SGEs.  From the second block, it's
	 * consisted of four SGEs and called SGT.  Calculate the
	 * number of SGTs that fit into one page.
	 */
	SIL24_PRB_SZ		= sizeof(struct sil24_prb)
				  + 2 * sizeof(struct sil24_sge),
	SIL24_MAX_SGT		= (PAGE_SIZE - SIL24_PRB_SZ)
				  / (4 * sizeof(struct sil24_sge)),

	/* This will give us one unused SGEs for ATA.  This extra SGE
	 * will be used to store CDB for ATAPI devices.
	 */
	SIL24_MAX_SGE		= 4 * SIL24_MAX_SGT + 1,

T
Tejun Heo 已提交
81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105
	/*
	 * Global controller registers (128 bytes @ BAR0)
	 */
		/* 32 bit regs */
	HOST_SLOT_STAT		= 0x00, /* 32 bit slot stat * 4 */
	HOST_CTRL		= 0x40,
	HOST_IRQ_STAT		= 0x44,
	HOST_PHY_CFG		= 0x48,
	HOST_BIST_CTRL		= 0x50,
	HOST_BIST_PTRN		= 0x54,
	HOST_BIST_STAT		= 0x58,
	HOST_MEM_BIST_STAT	= 0x5c,
	HOST_FLASH_CMD		= 0x70,
		/* 8 bit regs */
	HOST_FLASH_DATA		= 0x74,
	HOST_TRANSITION_DETECT	= 0x75,
	HOST_GPIO_CTRL		= 0x76,
	HOST_I2C_ADDR		= 0x78, /* 32 bit */
	HOST_I2C_DATA		= 0x7c,
	HOST_I2C_XFER_CNT	= 0x7e,
	HOST_I2C_CTRL		= 0x7f,

	/* HOST_SLOT_STAT bits */
	HOST_SSTAT_ATTN		= (1 << 31),

106 107 108 109 110 111
	/* HOST_CTRL bits */
	HOST_CTRL_M66EN		= (1 << 16), /* M66EN PCI bus signal */
	HOST_CTRL_TRDY		= (1 << 17), /* latched PCI TRDY */
	HOST_CTRL_STOP		= (1 << 18), /* latched PCI STOP */
	HOST_CTRL_DEVSEL	= (1 << 19), /* latched PCI DEVSEL */
	HOST_CTRL_REQ64		= (1 << 20), /* latched PCI REQ64 */
112
	HOST_CTRL_GLOBAL_RST	= (1 << 31), /* global reset */
113

T
Tejun Heo 已提交
114 115 116 117 118
	/*
	 * Port registers
	 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
	 */
	PORT_REGS_SIZE		= 0x2000,
119

120
	PORT_LRAM		= 0x0000, /* 31 LRAM slots and PMP regs */
121
	PORT_LRAM_SLOT_SZ	= 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
T
Tejun Heo 已提交
122

123
	PORT_PMP		= 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
124 125 126 127
	PORT_PMP_STATUS		= 0x0000, /* port device status offset */
	PORT_PMP_QACTIVE	= 0x0004, /* port device QActive offset */
	PORT_PMP_SIZE		= 0x0008, /* 8 bytes per PMP */

T
Tejun Heo 已提交
128
		/* 32 bit regs */
129 130 131 132 133
	PORT_CTRL_STAT		= 0x1000, /* write: ctrl-set, read: stat */
	PORT_CTRL_CLR		= 0x1004, /* write: ctrl-clear */
	PORT_IRQ_STAT		= 0x1008, /* high: status, low: interrupt */
	PORT_IRQ_ENABLE_SET	= 0x1010, /* write: enable-set */
	PORT_IRQ_ENABLE_CLR	= 0x1014, /* write: enable-clear */
T
Tejun Heo 已提交
134
	PORT_ACTIVATE_UPPER_ADDR= 0x101c,
135 136
	PORT_EXEC_FIFO		= 0x1020, /* command execution fifo */
	PORT_CMD_ERR		= 0x1024, /* command error number */
T
Tejun Heo 已提交
137 138 139 140 141 142 143 144 145 146 147 148 149
	PORT_FIS_CFG		= 0x1028,
	PORT_FIFO_THRES		= 0x102c,
		/* 16 bit regs */
	PORT_DECODE_ERR_CNT	= 0x1040,
	PORT_DECODE_ERR_THRESH	= 0x1042,
	PORT_CRC_ERR_CNT	= 0x1044,
	PORT_CRC_ERR_THRESH	= 0x1046,
	PORT_HSHK_ERR_CNT	= 0x1048,
	PORT_HSHK_ERR_THRESH	= 0x104a,
		/* 32 bit regs */
	PORT_PHY_CFG		= 0x1050,
	PORT_SLOT_STAT		= 0x1800,
	PORT_CMD_ACTIVATE	= 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
150
	PORT_CONTEXT		= 0x1e04,
T
Tejun Heo 已提交
151 152 153 154 155 156 157 158 159 160 161 162
	PORT_EXEC_DIAG		= 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
	PORT_PSD_DIAG		= 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
	PORT_SCONTROL		= 0x1f00,
	PORT_SSTATUS		= 0x1f04,
	PORT_SERROR		= 0x1f08,
	PORT_SACTIVE		= 0x1f0c,

	/* PORT_CTRL_STAT bits */
	PORT_CS_PORT_RST	= (1 << 0), /* port reset */
	PORT_CS_DEV_RST		= (1 << 1), /* device reset */
	PORT_CS_INIT		= (1 << 2), /* port initialize */
	PORT_CS_IRQ_WOC		= (1 << 3), /* interrupt write one to clear */
T
Tejun Heo 已提交
163
	PORT_CS_CDB16		= (1 << 5), /* 0=12b cdb, 1=16b cdb */
164
	PORT_CS_PMP_RESUME	= (1 << 6), /* PMP resume */
165
	PORT_CS_32BIT_ACTV	= (1 << 10), /* 32-bit activation */
166
	PORT_CS_PMP_EN		= (1 << 13), /* port multiplier enable */
167
	PORT_CS_RDY		= (1 << 31), /* port ready to accept commands */
T
Tejun Heo 已提交
168 169 170 171 172 173 174 175 176

	/* PORT_IRQ_STAT/ENABLE_SET/CLR */
	/* bits[11:0] are masked */
	PORT_IRQ_COMPLETE	= (1 << 0), /* command(s) completed */
	PORT_IRQ_ERROR		= (1 << 1), /* command execution error */
	PORT_IRQ_PORTRDY_CHG	= (1 << 2), /* port ready change */
	PORT_IRQ_PWR_CHG	= (1 << 3), /* power management change */
	PORT_IRQ_PHYRDY_CHG	= (1 << 4), /* PHY ready change */
	PORT_IRQ_COMWAKE	= (1 << 5), /* COMWAKE received */
177 178 179 180 181
	PORT_IRQ_UNK_FIS	= (1 << 6), /* unknown FIS received */
	PORT_IRQ_DEV_XCHG	= (1 << 7), /* device exchanged */
	PORT_IRQ_8B10B		= (1 << 8), /* 8b/10b decode error threshold */
	PORT_IRQ_CRC		= (1 << 9), /* CRC error threshold */
	PORT_IRQ_HANDSHAKE	= (1 << 10), /* handshake error threshold */
182
	PORT_IRQ_SDB_NOTIFY	= (1 << 11), /* SDB notify received */
T
Tejun Heo 已提交
183

184
	DEF_PORT_IRQ		= PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
185
				  PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
T
Tejun Heo 已提交
186
				  PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
187

T
Tejun Heo 已提交
188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216
	/* bits[27:16] are unmasked (raw) */
	PORT_IRQ_RAW_SHIFT	= 16,
	PORT_IRQ_MASKED_MASK	= 0x7ff,
	PORT_IRQ_RAW_MASK	= (0x7ff << PORT_IRQ_RAW_SHIFT),

	/* ENABLE_SET/CLR specific, intr steering - 2 bit field */
	PORT_IRQ_STEER_SHIFT	= 30,
	PORT_IRQ_STEER_MASK	= (3 << PORT_IRQ_STEER_SHIFT),

	/* PORT_CMD_ERR constants */
	PORT_CERR_DEV		= 1, /* Error bit in D2H Register FIS */
	PORT_CERR_SDB		= 2, /* Error bit in SDB FIS */
	PORT_CERR_DATA		= 3, /* Error in data FIS not detected by dev */
	PORT_CERR_SEND		= 4, /* Initial cmd FIS transmission failure */
	PORT_CERR_INCONSISTENT	= 5, /* Protocol mismatch */
	PORT_CERR_DIRECTION	= 6, /* Data direction mismatch */
	PORT_CERR_UNDERRUN	= 7, /* Ran out of SGEs while writing */
	PORT_CERR_OVERRUN	= 8, /* Ran out of SGEs while reading */
	PORT_CERR_PKT_PROT	= 11, /* DIR invalid in 1st PIO setup of ATAPI */
	PORT_CERR_SGT_BOUNDARY	= 16, /* PLD ecode 00 - SGT not on qword boundary */
	PORT_CERR_SGT_TGTABRT	= 17, /* PLD ecode 01 - target abort */
	PORT_CERR_SGT_MSTABRT	= 18, /* PLD ecode 10 - master abort */
	PORT_CERR_SGT_PCIPERR	= 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
	PORT_CERR_CMD_BOUNDARY	= 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
	PORT_CERR_CMD_TGTABRT	= 25, /* ctrl[15:13] 010 - target abort */
	PORT_CERR_CMD_MSTABRT	= 26, /* ctrl[15:13] 100 - master abort */
	PORT_CERR_CMD_PCIPERR	= 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
	PORT_CERR_XFR_UNDEF	= 32, /* PSD ecode 00 - undefined */
	PORT_CERR_XFR_TGTABRT	= 33, /* PSD ecode 01 - target abort */
T
Tejun Heo 已提交
217
	PORT_CERR_XFR_MSTABRT	= 34, /* PSD ecode 10 - master abort */
T
Tejun Heo 已提交
218
	PORT_CERR_XFR_PCIPERR	= 35, /* PSD ecode 11 - PCI prity err during transfer */
219
	PORT_CERR_SENDSERVICE	= 36, /* FIS received while sending service */
T
Tejun Heo 已提交
220

T
Tejun Heo 已提交
221 222 223 224 225 226 227 228 229 230 231 232 233 234 235
	/* bits of PRB control field */
	PRB_CTRL_PROTOCOL	= (1 << 0), /* override def. ATA protocol */
	PRB_CTRL_PACKET_READ	= (1 << 4), /* PACKET cmd read */
	PRB_CTRL_PACKET_WRITE	= (1 << 5), /* PACKET cmd write */
	PRB_CTRL_NIEN		= (1 << 6), /* Mask completion irq */
	PRB_CTRL_SRST		= (1 << 7), /* Soft reset request (ign BSY?) */

	/* PRB protocol field */
	PRB_PROT_PACKET		= (1 << 0),
	PRB_PROT_TCQ		= (1 << 1),
	PRB_PROT_NCQ		= (1 << 2),
	PRB_PROT_READ		= (1 << 3),
	PRB_PROT_WRITE		= (1 << 4),
	PRB_PROT_TRANSPARENT	= (1 << 5),

T
Tejun Heo 已提交
236 237 238 239
	/*
	 * Other constants
	 */
	SGE_TRM			= (1 << 31), /* Last SGE in chain */
T
Tejun Heo 已提交
240 241 242 243
	SGE_LNK			= (1 << 30), /* linked list
						Points to SGT, not SGE */
	SGE_DRD			= (1 << 29), /* discard data read (/dev/null)
						data address ignored */
T
Tejun Heo 已提交
244

245 246
	SIL24_MAX_CMDS		= 31,

T
Tejun Heo 已提交
247 248 249
	/* board id */
	BID_SIL3124		= 0,
	BID_SIL3132		= 1,
250
	BID_SIL3131		= 2,
T
Tejun Heo 已提交
251

252 253
	/* host flags */
	SIL24_COMMON_FLAGS	= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
254
				  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
T
Tejun Heo 已提交
255
				  ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
T
Tejun Heo 已提交
256
				  ATA_FLAG_AN | ATA_FLAG_PMP,
257
	SIL24_FLAG_PCIX_IRQ_WOC	= (1 << 24), /* IRQ loss errata on PCI-X */
258

T
Tejun Heo 已提交
259 260 261
	IRQ_STAT_4PORTS		= 0xf,
};

T
Tejun Heo 已提交
262
struct sil24_ata_block {
T
Tejun Heo 已提交
263
	struct sil24_prb prb;
T
Tejun Heo 已提交
264
	struct sil24_sge sge[SIL24_MAX_SGE];
T
Tejun Heo 已提交
265 266
};

T
Tejun Heo 已提交
267 268 269
struct sil24_atapi_block {
	struct sil24_prb prb;
	u8 cdb[16];
T
Tejun Heo 已提交
270
	struct sil24_sge sge[SIL24_MAX_SGE];
T
Tejun Heo 已提交
271 272 273 274 275 276 277
};

union sil24_cmd_block {
	struct sil24_ata_block ata;
	struct sil24_atapi_block atapi;
};

278 279 280 281
static struct sil24_cerr_info {
	unsigned int err_mask, action;
	const char *desc;
} sil24_cerr_db[] = {
282
	[0]			= { AC_ERR_DEV, 0,
283
				    "device error" },
284
	[PORT_CERR_DEV]		= { AC_ERR_DEV, 0,
285
				    "device error via D2H FIS" },
286
	[PORT_CERR_SDB]		= { AC_ERR_DEV, 0,
287
				    "device error via SDB FIS" },
T
Tejun Heo 已提交
288
	[PORT_CERR_DATA]	= { AC_ERR_ATA_BUS, ATA_EH_RESET,
289
				    "error in data FIS" },
T
Tejun Heo 已提交
290
	[PORT_CERR_SEND]	= { AC_ERR_ATA_BUS, ATA_EH_RESET,
291
				    "failed to transmit command FIS" },
T
Tejun Heo 已提交
292
	[PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET,
293
				     "protocol mismatch" },
T
Tejun Heo 已提交
294
	[PORT_CERR_DIRECTION]	= { AC_ERR_HSM, ATA_EH_RESET,
295
				    "data directon mismatch" },
T
Tejun Heo 已提交
296
	[PORT_CERR_UNDERRUN]	= { AC_ERR_HSM, ATA_EH_RESET,
297
				    "ran out of SGEs while writing" },
T
Tejun Heo 已提交
298
	[PORT_CERR_OVERRUN]	= { AC_ERR_HSM, ATA_EH_RESET,
299
				    "ran out of SGEs while reading" },
T
Tejun Heo 已提交
300
	[PORT_CERR_PKT_PROT]	= { AC_ERR_HSM, ATA_EH_RESET,
301
				    "invalid data directon for ATAPI CDB" },
T
Tejun Heo 已提交
302
	[PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
T
Tejun Heo 已提交
303
				     "SGT not on qword boundary" },
T
Tejun Heo 已提交
304
	[PORT_CERR_SGT_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
305
				    "PCI target abort while fetching SGT" },
T
Tejun Heo 已提交
306
	[PORT_CERR_SGT_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
307
				    "PCI master abort while fetching SGT" },
T
Tejun Heo 已提交
308
	[PORT_CERR_SGT_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
309
				    "PCI parity error while fetching SGT" },
T
Tejun Heo 已提交
310
	[PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
311
				     "PRB not on qword boundary" },
T
Tejun Heo 已提交
312
	[PORT_CERR_CMD_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
313
				    "PCI target abort while fetching PRB" },
T
Tejun Heo 已提交
314
	[PORT_CERR_CMD_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
315
				    "PCI master abort while fetching PRB" },
T
Tejun Heo 已提交
316
	[PORT_CERR_CMD_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
317
				    "PCI parity error while fetching PRB" },
T
Tejun Heo 已提交
318
	[PORT_CERR_XFR_UNDEF]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
319
				    "undefined error while transferring data" },
T
Tejun Heo 已提交
320
	[PORT_CERR_XFR_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
321
				    "PCI target abort while transferring data" },
T
Tejun Heo 已提交
322
	[PORT_CERR_XFR_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
323
				    "PCI master abort while transferring data" },
T
Tejun Heo 已提交
324
	[PORT_CERR_XFR_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
325
				    "PCI parity error while transferring data" },
T
Tejun Heo 已提交
326
	[PORT_CERR_SENDSERVICE]	= { AC_ERR_HSM, ATA_EH_RESET,
327 328 329
				    "FIS received while sending service FIS" },
};

T
Tejun Heo 已提交
330 331 332 333 334 335 336
/*
 * ap->private_data
 *
 * The preview driver always returned 0 for status.  We emulate it
 * here from the previous interrupt.
 */
struct sil24_port_priv {
T
Tejun Heo 已提交
337
	union sil24_cmd_block *cmd_block;	/* 32 cmd blocks */
T
Tejun Heo 已提交
338
	dma_addr_t cmd_block_dma;		/* DMA base addr for them */
339
	struct ata_taskfile tf;			/* Cached taskfile registers */
T
Tejun Heo 已提交
340
	int do_port_rst;
T
Tejun Heo 已提交
341 342
};

343
static void sil24_dev_config(struct ata_device *dev);
T
Tejun Heo 已提交
344
static u8 sil24_check_status(struct ata_port *ap);
345 346
static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val);
static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
347
static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
T
Tejun Heo 已提交
348
static int sil24_qc_defer(struct ata_queued_cmd *qc);
T
Tejun Heo 已提交
349
static void sil24_qc_prep(struct ata_queued_cmd *qc);
350
static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
T
Tejun Heo 已提交
351 352
static void sil24_pmp_attach(struct ata_port *ap);
static void sil24_pmp_detach(struct ata_port *ap);
353 354 355 356
static void sil24_freeze(struct ata_port *ap);
static void sil24_thaw(struct ata_port *ap);
static void sil24_error_handler(struct ata_port *ap);
static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
T
Tejun Heo 已提交
357 358
static int sil24_port_start(struct ata_port *ap);
static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
359
#ifdef CONFIG_PM
360
static int sil24_pci_device_resume(struct pci_dev *pdev);
T
Tejun Heo 已提交
361
static int sil24_port_resume(struct ata_port *ap);
362
#endif
T
Tejun Heo 已提交
363

364
static const struct pci_device_id sil24_pci_tbl[] = {
365 366 367
	{ PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
	{ PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
	{ PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
368
	{ PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
369 370 371
	{ PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
	{ PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },

T
Tejun Heo 已提交
372
	{ } /* terminate list */
T
Tejun Heo 已提交
373 374 375 376 377 378
};

static struct pci_driver sil24_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= sil24_pci_tbl,
	.probe			= sil24_init_one,
379
	.remove			= ata_pci_remove_one,
380
#ifdef CONFIG_PM
381 382
	.suspend		= ata_pci_device_suspend,
	.resume			= sil24_pci_device_resume,
383
#endif
T
Tejun Heo 已提交
384 385
};

386
static struct scsi_host_template sil24_sht = {
T
Tejun Heo 已提交
387 388 389 390
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
391 392
	.change_queue_depth	= ata_scsi_change_queue_depth,
	.can_queue		= SIL24_MAX_CMDS,
T
Tejun Heo 已提交
393
	.this_id		= ATA_SHT_THIS_ID,
T
Tejun Heo 已提交
394
	.sg_tablesize		= SIL24_MAX_SGE,
T
Tejun Heo 已提交
395 396 397 398 399 400
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
	.use_clustering		= ATA_SHT_USE_CLUSTERING,
	.proc_name		= DRV_NAME,
	.dma_boundary		= ATA_DMA_BOUNDARY,
	.slave_configure	= ata_scsi_slave_config,
T
Tejun Heo 已提交
401
	.slave_destroy		= ata_scsi_slave_destroy,
T
Tejun Heo 已提交
402 403 404
	.bios_param		= ata_std_bios_param,
};

J
Jeff Garzik 已提交
405
static const struct ata_port_operations sil24_ops = {
T
Tejun Heo 已提交
406 407
	.dev_config		= sil24_dev_config,

T
Tejun Heo 已提交
408 409 410 411
	.check_status		= sil24_check_status,
	.check_altstatus	= sil24_check_status,
	.dev_select		= ata_noop_dev_select,

412 413
	.tf_read		= sil24_tf_read,

T
Tejun Heo 已提交
414
	.qc_defer		= sil24_qc_defer,
T
Tejun Heo 已提交
415 416 417
	.qc_prep		= sil24_qc_prep,
	.qc_issue		= sil24_qc_issue,

418
	.irq_clear		= ata_noop_irq_clear,
T
Tejun Heo 已提交
419 420 421 422

	.scr_read		= sil24_scr_read,
	.scr_write		= sil24_scr_write,

T
Tejun Heo 已提交
423 424 425
	.pmp_attach		= sil24_pmp_attach,
	.pmp_detach		= sil24_pmp_detach,

426 427 428 429 430
	.freeze			= sil24_freeze,
	.thaw			= sil24_thaw,
	.error_handler		= sil24_error_handler,
	.post_internal_cmd	= sil24_post_internal_cmd,

T
Tejun Heo 已提交
431
	.port_start		= sil24_port_start,
T
Tejun Heo 已提交
432 433 434 435

#ifdef CONFIG_PM
	.port_resume		= sil24_port_resume,
#endif
T
Tejun Heo 已提交
436 437
};

438
/*
J
Jeff Garzik 已提交
439
 * Use bits 30-31 of port_flags to encode available port numbers.
440 441 442 443 444
 * Current maxium is 4.
 */
#define SIL24_NPORTS2FLAG(nports)	((((unsigned)(nports) - 1) & 0x3) << 30)
#define SIL24_FLAG2NPORTS(flag)		((((flag) >> 30) & 0x3) + 1)

445
static const struct ata_port_info sil24_port_info[] = {
T
Tejun Heo 已提交
446 447
	/* sil_3124 */
	{
J
Jeff Garzik 已提交
448
		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
449
				  SIL24_FLAG_PCIX_IRQ_WOC,
T
Tejun Heo 已提交
450 451
		.pio_mask	= 0x1f,			/* pio0-4 */
		.mwdma_mask	= 0x07,			/* mwdma0-2 */
452
		.udma_mask	= ATA_UDMA5,		/* udma0-5 */
T
Tejun Heo 已提交
453 454
		.port_ops	= &sil24_ops,
	},
455
	/* sil_3132 */
T
Tejun Heo 已提交
456
	{
J
Jeff Garzik 已提交
457
		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
458 459
		.pio_mask	= 0x1f,			/* pio0-4 */
		.mwdma_mask	= 0x07,			/* mwdma0-2 */
460
		.udma_mask	= ATA_UDMA5,		/* udma0-5 */
461 462 463 464
		.port_ops	= &sil24_ops,
	},
	/* sil_3131/sil_3531 */
	{
J
Jeff Garzik 已提交
465
		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
T
Tejun Heo 已提交
466 467
		.pio_mask	= 0x1f,			/* pio0-4 */
		.mwdma_mask	= 0x07,			/* mwdma0-2 */
468
		.udma_mask	= ATA_UDMA5,		/* udma0-5 */
T
Tejun Heo 已提交
469 470 471 472
		.port_ops	= &sil24_ops,
	},
};

473 474 475 476 477 478 479
static int sil24_tag(int tag)
{
	if (unlikely(ata_tag_internal(tag)))
		return 0;
	return tag;
}

480
static void sil24_dev_config(struct ata_device *dev)
T
Tejun Heo 已提交
481
{
T
Tejun Heo 已提交
482
	void __iomem *port = dev->link->ap->ioaddr.cmd_addr;
T
Tejun Heo 已提交
483

484
	if (dev->cdb_len == 16)
T
Tejun Heo 已提交
485 486 487 488 489
		writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
	else
		writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
}

490
static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
491
{
T
Tejun Heo 已提交
492
	void __iomem *port = ap->ioaddr.cmd_addr;
493
	struct sil24_prb __iomem *prb;
494
	u8 fis[6 * 4];
495

496 497 498
	prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
	memcpy_fromio(fis, prb->fis, sizeof(fis));
	ata_tf_from_fis(fis, tf);
499 500
}

T
Tejun Heo 已提交
501 502
static u8 sil24_check_status(struct ata_port *ap)
{
503 504
	struct sil24_port_priv *pp = ap->private_data;
	return pp->tf.command;
T
Tejun Heo 已提交
505 506 507 508 509 510 511 512 513
}

static int sil24_scr_map[] = {
	[SCR_CONTROL]	= 0,
	[SCR_STATUS]	= 1,
	[SCR_ERROR]	= 2,
	[SCR_ACTIVE]	= 3,
};

514
static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val)
T
Tejun Heo 已提交
515
{
T
Tejun Heo 已提交
516
	void __iomem *scr_addr = ap->ioaddr.scr_addr;
517

T
Tejun Heo 已提交
518
	if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
519
		void __iomem *addr;
T
Tejun Heo 已提交
520
		addr = scr_addr + sil24_scr_map[sc_reg] * 4;
521 522
		*val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
		return 0;
T
Tejun Heo 已提交
523
	}
524
	return -EINVAL;
T
Tejun Heo 已提交
525 526
}

527
static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
T
Tejun Heo 已提交
528
{
T
Tejun Heo 已提交
529
	void __iomem *scr_addr = ap->ioaddr.scr_addr;
530

T
Tejun Heo 已提交
531
	if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
532
		void __iomem *addr;
T
Tejun Heo 已提交
533 534
		addr = scr_addr + sil24_scr_map[sc_reg] * 4;
		writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
535
		return 0;
T
Tejun Heo 已提交
536
	}
537
	return -EINVAL;
T
Tejun Heo 已提交
538 539
}

540 541 542 543 544 545
static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
{
	struct sil24_port_priv *pp = ap->private_data;
	*tf = pp->tf;
}

T
Tejun Heo 已提交
546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570
static void sil24_config_port(struct ata_port *ap)
{
	void __iomem *port = ap->ioaddr.cmd_addr;

	/* configure IRQ WoC */
	if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
		writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
	else
		writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);

	/* zero error counters. */
	writel(0x8000, port + PORT_DECODE_ERR_THRESH);
	writel(0x8000, port + PORT_CRC_ERR_THRESH);
	writel(0x8000, port + PORT_HSHK_ERR_THRESH);
	writel(0x0000, port + PORT_DECODE_ERR_CNT);
	writel(0x0000, port + PORT_CRC_ERR_CNT);
	writel(0x0000, port + PORT_HSHK_ERR_CNT);

	/* always use 64bit activation */
	writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);

	/* clear port multiplier enable and resume bits */
	writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
}

T
Tejun Heo 已提交
571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595
static void sil24_config_pmp(struct ata_port *ap, int attached)
{
	void __iomem *port = ap->ioaddr.cmd_addr;

	if (attached)
		writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
	else
		writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
}

static void sil24_clear_pmp(struct ata_port *ap)
{
	void __iomem *port = ap->ioaddr.cmd_addr;
	int i;

	writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);

	for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
		void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;

		writel(0, pmp_base + PORT_PMP_STATUS);
		writel(0, pmp_base + PORT_PMP_QACTIVE);
	}
}

596 597
static int sil24_init_port(struct ata_port *ap)
{
T
Tejun Heo 已提交
598
	void __iomem *port = ap->ioaddr.cmd_addr;
T
Tejun Heo 已提交
599
	struct sil24_port_priv *pp = ap->private_data;
600 601
	u32 tmp;

T
Tejun Heo 已提交
602 603 604 605
	/* clear PMP error status */
	if (ap->nr_pmp_links)
		sil24_clear_pmp(ap);

606 607 608 609 610 611
	writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
	ata_wait_register(port + PORT_CTRL_STAT,
			  PORT_CS_INIT, PORT_CS_INIT, 10, 100);
	tmp = ata_wait_register(port + PORT_CTRL_STAT,
				PORT_CS_RDY, 0, 10, 100);

T
Tejun Heo 已提交
612 613
	if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
		pp->do_port_rst = 1;
T
Tejun Heo 已提交
614
		ap->link.eh_context.i.action |= ATA_EH_RESET;
615
		return -EIO;
T
Tejun Heo 已提交
616 617
	}

618 619 620
	return 0;
}

621 622 623 624
static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
				 const struct ata_taskfile *tf,
				 int is_cmd, u32 ctrl,
				 unsigned long timeout_msec)
T
Tejun Heo 已提交
625
{
T
Tejun Heo 已提交
626
	void __iomem *port = ap->ioaddr.cmd_addr;
T
Tejun Heo 已提交
627
	struct sil24_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
628
	struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
T
Tejun Heo 已提交
629
	dma_addr_t paddr = pp->cmd_block_dma;
630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667
	u32 irq_enabled, irq_mask, irq_stat;
	int rc;

	prb->ctrl = cpu_to_le16(ctrl);
	ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);

	/* temporarily plug completion and error interrupts */
	irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
	writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);

	writel((u32)paddr, port + PORT_CMD_ACTIVATE);
	writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);

	irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
	irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0,
				     10, timeout_msec);

	writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
	irq_stat >>= PORT_IRQ_RAW_SHIFT;

	if (irq_stat & PORT_IRQ_COMPLETE)
		rc = 0;
	else {
		/* force port into known state */
		sil24_init_port(ap);

		if (irq_stat & PORT_IRQ_ERROR)
			rc = -EIO;
		else
			rc = -EBUSY;
	}

	/* restore IRQ enabled */
	writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);

	return rc;
}

T
Tejun Heo 已提交
668
static int sil24_do_softreset(struct ata_link *link, unsigned int *class,
669
			      int pmp, unsigned long deadline)
670
{
T
Tejun Heo 已提交
671
	struct ata_port *ap = link->ap;
672
	unsigned long timeout_msec = 0;
673
	struct ata_taskfile tf;
674
	const char *reason;
675
	int rc;
T
Tejun Heo 已提交
676

677 678
	DPRINTK("ENTER\n");

T
Tejun Heo 已提交
679
	if (ata_link_offline(link)) {
680 681 682 683 684
		DPRINTK("PHY reports no device\n");
		*class = ATA_DEV_NONE;
		goto out;
	}

685 686
	/* put the port into known state */
	if (sil24_init_port(ap)) {
687
		reason = "port not ready";
688 689 690
		goto err;
	}

691
	/* do SRST */
692 693
	if (time_after(deadline, jiffies))
		timeout_msec = jiffies_to_msecs(deadline - jiffies);
T
Tejun Heo 已提交
694

T
Tejun Heo 已提交
695
	ata_tf_init(link->device, &tf);	/* doesn't really matter */
696 697
	rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
				   timeout_msec);
698 699 700 701 702
	if (rc == -EBUSY) {
		reason = "timeout";
		goto err;
	} else if (rc) {
		reason = "SRST command error";
703
		goto err;
704
	}
705

706 707
	sil24_read_tf(ap, 0, &tf);
	*class = ata_dev_classify(&tf);
708

709 710
	if (*class == ATA_DEV_UNKNOWN)
		*class = ATA_DEV_NONE;
T
Tejun Heo 已提交
711

712
 out:
713
	DPRINTK("EXIT, class=%u\n", *class);
T
Tejun Heo 已提交
714
	return 0;
715 716

 err:
T
Tejun Heo 已提交
717
	ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
718
	return -EIO;
T
Tejun Heo 已提交
719 720
}

T
Tejun Heo 已提交
721
static int sil24_softreset(struct ata_link *link, unsigned int *class,
722 723
			   unsigned long deadline)
{
T
Tejun Heo 已提交
724
	return sil24_do_softreset(link, class, SATA_PMP_CTRL_PORT, deadline);
725 726
}

T
Tejun Heo 已提交
727
static int sil24_hardreset(struct ata_link *link, unsigned int *class,
728
			   unsigned long deadline)
T
Tejun Heo 已提交
729
{
T
Tejun Heo 已提交
730
	struct ata_port *ap = link->ap;
T
Tejun Heo 已提交
731
	void __iomem *port = ap->ioaddr.cmd_addr;
T
Tejun Heo 已提交
732 733
	struct sil24_port_priv *pp = ap->private_data;
	int did_port_rst = 0;
734
	const char *reason;
735
	int tout_msec, rc;
736 737
	u32 tmp;

T
Tejun Heo 已提交
738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759
 retry:
	/* Sometimes, DEV_RST is not enough to recover the controller.
	 * This happens often after PM DMA CS errata.
	 */
	if (pp->do_port_rst) {
		ata_port_printk(ap, KERN_WARNING, "controller in dubious "
				"state, performing PORT_RST\n");

		writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
		msleep(10);
		writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
		ata_wait_register(port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
				  10, 5000);

		/* restore port configuration */
		sil24_config_port(ap);
		sil24_config_pmp(ap, ap->nr_pmp_links);

		pp->do_port_rst = 0;
		did_port_rst = 1;
	}

760
	/* sil24 does the right thing(tm) without any protection */
T
Tejun Heo 已提交
761
	sata_set_spd(link);
762 763

	tout_msec = 100;
T
Tejun Heo 已提交
764
	if (ata_link_online(link))
765 766 767 768
		tout_msec = 5000;

	writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
	tmp = ata_wait_register(port + PORT_CTRL_STAT,
769 770
				PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10,
				tout_msec);
771

772 773
	/* SStatus oscillates between zero and valid status after
	 * DEV_RST, debounce it.
774
	 */
T
Tejun Heo 已提交
775
	rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
776 777 778 779
	if (rc) {
		reason = "PHY debouncing failed";
		goto err;
	}
780 781

	if (tmp & PORT_CS_DEV_RST) {
T
Tejun Heo 已提交
782
		if (ata_link_offline(link))
783 784 785 786 787
			return 0;
		reason = "link not ready";
		goto err;
	}

788 789 790 791 792
	/* Sil24 doesn't store signature FIS after hardreset, so we
	 * can't wait for BSY to clear.  Some devices take a long time
	 * to get ready and those devices will choke if we don't wait
	 * for BSY clearance here.  Tell libata to perform follow-up
	 * softreset.
793
	 */
794
	return -EAGAIN;
795 796

 err:
T
Tejun Heo 已提交
797 798 799 800 801
	if (!did_port_rst) {
		pp->do_port_rst = 1;
		goto retry;
	}

T
Tejun Heo 已提交
802
	ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason);
803
	return -EIO;
T
Tejun Heo 已提交
804 805
}

T
Tejun Heo 已提交
806
static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
T
Tejun Heo 已提交
807
				 struct sil24_sge *sge)
T
Tejun Heo 已提交
808
{
809
	struct scatterlist *sg;
J
Jeff Garzik 已提交
810
	struct sil24_sge *last_sge = NULL;
T
Tejun Heo 已提交
811
	unsigned int si;
T
Tejun Heo 已提交
812

T
Tejun Heo 已提交
813
	for_each_sg(qc->sg, sg, qc->n_elem, si) {
T
Tejun Heo 已提交
814 815
		sge->addr = cpu_to_le64(sg_dma_address(sg));
		sge->cnt = cpu_to_le32(sg_dma_len(sg));
J
Jeff Garzik 已提交
816 817 818
		sge->flags = 0;

		last_sge = sge;
819
		sge++;
T
Tejun Heo 已提交
820
	}
J
Jeff Garzik 已提交
821

T
Tejun Heo 已提交
822
	last_sge->flags = cpu_to_le32(SGE_TRM);
T
Tejun Heo 已提交
823 824
}

T
Tejun Heo 已提交
825 826 827 828 829
static int sil24_qc_defer(struct ata_queued_cmd *qc)
{
	struct ata_link *link = qc->dev->link;
	struct ata_port *ap = link->ap;
	u8 prot = qc->tf.protocol;
830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849

	/*
	 * There is a bug in the chip:
	 * Port LRAM Causes the PRB/SGT Data to be Corrupted
	 * If the host issues a read request for LRAM and SActive registers
	 * while active commands are available in the port, PRB/SGT data in
	 * the LRAM can become corrupted. This issue applies only when
	 * reading from, but not writing to, the LRAM.
	 *
	 * Therefore, reading LRAM when there is no particular error [and
	 * other commands may be outstanding] is prohibited.
	 *
	 * To avoid this bug there are two situations where a command must run
	 * exclusive of any other commands on the port:
	 *
	 * - ATAPI commands which check the sense data
	 * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF
	 *   set.
	 *
 	 */
T
Tejun Heo 已提交
850
	int is_excl = (ata_is_atapi(prot) ||
851 852
		       (qc->flags & ATA_QCFLAG_RESULT_TF));

T
Tejun Heo 已提交
853 854 855 856 857 858 859
	if (unlikely(ap->excl_link)) {
		if (link == ap->excl_link) {
			if (ap->nr_active_links)
				return ATA_DEFER_PORT;
			qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
		} else
			return ATA_DEFER_PORT;
860
	} else if (unlikely(is_excl)) {
T
Tejun Heo 已提交
861 862 863 864 865 866 867 868 869
		ap->excl_link = link;
		if (ap->nr_active_links)
			return ATA_DEFER_PORT;
		qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
	}

	return ata_std_qc_defer(qc);
}

T
Tejun Heo 已提交
870 871 872 873
static void sil24_qc_prep(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct sil24_port_priv *pp = ap->private_data;
874
	union sil24_cmd_block *cb;
T
Tejun Heo 已提交
875 876
	struct sil24_prb *prb;
	struct sil24_sge *sge;
877
	u16 ctrl = 0;
T
Tejun Heo 已提交
878

879 880
	cb = &pp->cmd_block[sil24_tag(qc->tag)];

T
Tejun Heo 已提交
881
	if (!ata_is_atapi(qc->tf.protocol)) {
T
Tejun Heo 已提交
882 883
		prb = &cb->ata.prb;
		sge = cb->ata.sge;
T
Tejun Heo 已提交
884
	} else {
T
Tejun Heo 已提交
885 886 887
		prb = &cb->atapi.prb;
		sge = cb->atapi.sge;
		memset(cb->atapi.cdb, 0, 32);
888
		memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
T
Tejun Heo 已提交
889

T
Tejun Heo 已提交
890
		if (ata_is_data(qc->tf.protocol)) {
T
Tejun Heo 已提交
891
			if (qc->tf.flags & ATA_TFLAG_WRITE)
892
				ctrl = PRB_CTRL_PACKET_WRITE;
T
Tejun Heo 已提交
893
			else
894 895
				ctrl = PRB_CTRL_PACKET_READ;
		}
T
Tejun Heo 已提交
896 897
	}

898
	prb->ctrl = cpu_to_le16(ctrl);
T
Tejun Heo 已提交
899
	ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
T
Tejun Heo 已提交
900 901

	if (qc->flags & ATA_QCFLAG_DMAMAP)
T
Tejun Heo 已提交
902
		sil24_fill_sg(qc, sge);
T
Tejun Heo 已提交
903 904
}

905
static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
T
Tejun Heo 已提交
906 907 908
{
	struct ata_port *ap = qc->ap;
	struct sil24_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
909
	void __iomem *port = ap->ioaddr.cmd_addr;
910 911 912
	unsigned int tag = sil24_tag(qc->tag);
	dma_addr_t paddr;
	void __iomem *activate;
T
Tejun Heo 已提交
913

914 915 916 917 918
	paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
	activate = port + PORT_CMD_ACTIVATE + tag * 8;

	writel((u32)paddr, activate);
	writel((u64)paddr >> 32, activate + 4);
T
Tejun Heo 已提交
919

T
Tejun Heo 已提交
920 921 922
	return 0;
}

T
Tejun Heo 已提交
923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955
static void sil24_pmp_attach(struct ata_port *ap)
{
	sil24_config_pmp(ap, 1);
	sil24_init_port(ap);
}

static void sil24_pmp_detach(struct ata_port *ap)
{
	sil24_init_port(ap);
	sil24_config_pmp(ap, 0);
}

static int sil24_pmp_softreset(struct ata_link *link, unsigned int *class,
			       unsigned long deadline)
{
	return sil24_do_softreset(link, class, link->pmp, deadline);
}

static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
			       unsigned long deadline)
{
	int rc;

	rc = sil24_init_port(link->ap);
	if (rc) {
		ata_link_printk(link, KERN_ERR,
				"hardreset failed (port not ready)\n");
		return rc;
	}

	return sata_pmp_std_hardreset(link, class, deadline);
}

956
static void sil24_freeze(struct ata_port *ap)
957
{
T
Tejun Heo 已提交
958
	void __iomem *port = ap->ioaddr.cmd_addr;
959

960 961 962 963
	/* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
	 * PORT_IRQ_ENABLE instead.
	 */
	writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
964 965
}

966
static void sil24_thaw(struct ata_port *ap)
T
Tejun Heo 已提交
967
{
T
Tejun Heo 已提交
968
	void __iomem *port = ap->ioaddr.cmd_addr;
T
Tejun Heo 已提交
969 970
	u32 tmp;

971 972 973
	/* clear IRQ */
	tmp = readl(port + PORT_IRQ_STAT);
	writel(tmp, port + PORT_IRQ_STAT);
T
Tejun Heo 已提交
974

975 976
	/* turn IRQ back on */
	writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
T
Tejun Heo 已提交
977 978
}

979
static void sil24_error_intr(struct ata_port *ap)
980
{
T
Tejun Heo 已提交
981
	void __iomem *port = ap->ioaddr.cmd_addr;
982
	struct sil24_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
983 984 985 986
	struct ata_queued_cmd *qc = NULL;
	struct ata_link *link;
	struct ata_eh_info *ehi;
	int abort = 0, freeze = 0;
987
	u32 irq_stat;
988

989
	/* on error, we need to clear IRQ explicitly */
990
	irq_stat = readl(port + PORT_IRQ_STAT);
991
	writel(irq_stat, port + PORT_IRQ_STAT);
992

993
	/* first, analyze and record host port events */
T
Tejun Heo 已提交
994 995
	link = &ap->link;
	ehi = &link->eh_info;
996
	ata_ehi_clear_desc(ehi);
997

998
	ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
999

T
Tejun Heo 已提交
1000 1001
	if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
		ata_ehi_push_desc(ehi, "SDB notify");
1002
		sata_async_notification(ap);
T
Tejun Heo 已提交
1003 1004
	}

1005 1006
	if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
		ata_ehi_hotplugged(ehi);
T
Tejun Heo 已提交
1007 1008 1009
		ata_ehi_push_desc(ehi, "%s",
				  irq_stat & PORT_IRQ_PHYRDY_CHG ?
				  "PHY RDY changed" : "device exchanged");
1010
		freeze = 1;
1011 1012
	}

1013 1014
	if (irq_stat & PORT_IRQ_UNK_FIS) {
		ehi->err_mask |= AC_ERR_HSM;
T
Tejun Heo 已提交
1015
		ehi->action |= ATA_EH_RESET;
T
Tejun Heo 已提交
1016
		ata_ehi_push_desc(ehi, "unknown FIS");
1017 1018 1019 1020 1021 1022 1023
		freeze = 1;
	}

	/* deal with command error */
	if (irq_stat & PORT_IRQ_ERROR) {
		struct sil24_cerr_info *ci = NULL;
		unsigned int err_mask = 0, action = 0;
T
Tejun Heo 已提交
1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
		u32 context, cerr;
		int pmp;

		abort = 1;

		/* DMA Context Switch Failure in Port Multiplier Mode
		 * errata.  If we have active commands to 3 or more
		 * devices, any error condition on active devices can
		 * corrupt DMA context switching.
		 */
		if (ap->nr_active_links >= 3) {
			ehi->err_mask |= AC_ERR_OTHER;
T
Tejun Heo 已提交
1036
			ehi->action |= ATA_EH_RESET;
T
Tejun Heo 已提交
1037
			ata_ehi_push_desc(ehi, "PMP DMA CS errata");
T
Tejun Heo 已提交
1038
			pp->do_port_rst = 1;
T
Tejun Heo 已提交
1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056
			freeze = 1;
		}

		/* find out the offending link and qc */
		if (ap->nr_pmp_links) {
			context = readl(port + PORT_CONTEXT);
			pmp = (context >> 5) & 0xf;

			if (pmp < ap->nr_pmp_links) {
				link = &ap->pmp_link[pmp];
				ehi = &link->eh_info;
				qc = ata_qc_from_tag(ap, link->active_tag);

				ata_ehi_clear_desc(ehi);
				ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
						  irq_stat);
			} else {
				err_mask |= AC_ERR_HSM;
T
Tejun Heo 已提交
1057
				action |= ATA_EH_RESET;
T
Tejun Heo 已提交
1058 1059 1060 1061
				freeze = 1;
			}
		} else
			qc = ata_qc_from_tag(ap, link->active_tag);
1062 1063 1064 1065 1066 1067 1068 1069 1070

		/* analyze CMD_ERR */
		cerr = readl(port + PORT_CMD_ERR);
		if (cerr < ARRAY_SIZE(sil24_cerr_db))
			ci = &sil24_cerr_db[cerr];

		if (ci && ci->desc) {
			err_mask |= ci->err_mask;
			action |= ci->action;
T
Tejun Heo 已提交
1071
			if (action & ATA_EH_RESET)
1072
				freeze = 1;
T
Tejun Heo 已提交
1073
			ata_ehi_push_desc(ehi, "%s", ci->desc);
1074 1075
		} else {
			err_mask |= AC_ERR_OTHER;
T
Tejun Heo 已提交
1076
			action |= ATA_EH_RESET;
1077
			freeze = 1;
T
Tejun Heo 已提交
1078
			ata_ehi_push_desc(ehi, "unknown command error %d",
1079 1080 1081 1082 1083
					  cerr);
		}

		/* record error info */
		if (qc) {
1084
			sil24_read_tf(ap, qc->tag, &pp->tf);
1085 1086 1087 1088 1089
			qc->err_mask |= err_mask;
		} else
			ehi->err_mask |= err_mask;

		ehi->action |= action;
T
Tejun Heo 已提交
1090 1091 1092 1093

		/* if PMP, resume */
		if (ap->nr_pmp_links)
			writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
1094
	}
1095 1096 1097 1098

	/* freeze or abort */
	if (freeze)
		ata_port_freeze(ap);
T
Tejun Heo 已提交
1099 1100 1101 1102 1103 1104
	else if (abort) {
		if (qc)
			ata_link_abort(qc->dev->link);
		else
			ata_port_abort(ap);
	}
1105 1106
}

1107 1108
static void sil24_finish_qc(struct ata_queued_cmd *qc)
{
1109 1110 1111
	struct ata_port *ap = qc->ap;
	struct sil24_port_priv *pp = ap->private_data;

1112
	if (qc->flags & ATA_QCFLAG_RESULT_TF)
1113
		sil24_read_tf(ap, qc->tag, &pp->tf);
1114 1115
}

T
Tejun Heo 已提交
1116 1117
static inline void sil24_host_intr(struct ata_port *ap)
{
T
Tejun Heo 已提交
1118
	void __iomem *port = ap->ioaddr.cmd_addr;
1119 1120
	u32 slot_stat, qc_active;
	int rc;
T
Tejun Heo 已提交
1121

1122 1123 1124 1125 1126 1127 1128 1129 1130 1131
	/* If PCIX_IRQ_WOC, there's an inherent race window between
	 * clearing IRQ pending status and reading PORT_SLOT_STAT
	 * which may cause spurious interrupts afterwards.  This is
	 * unavoidable and much better than losing interrupts which
	 * happens if IRQ pending is cleared after reading
	 * PORT_SLOT_STAT.
	 */
	if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
		writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);

T
Tejun Heo 已提交
1132
	slot_stat = readl(port + PORT_SLOT_STAT);
1133

1134 1135 1136 1137 1138
	if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
		sil24_error_intr(ap);
		return;
	}

1139 1140 1141 1142 1143
	qc_active = slot_stat & ~HOST_SSTAT_ATTN;
	rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
	if (rc > 0)
		return;
	if (rc < 0) {
T
Tejun Heo 已提交
1144
		struct ata_eh_info *ehi = &ap->link.eh_info;
1145
		ehi->err_mask |= AC_ERR_HSM;
T
Tejun Heo 已提交
1146
		ehi->action |= ATA_EH_RESET;
1147
		ata_port_freeze(ap);
1148 1149 1150
		return;
	}

1151 1152
	/* spurious interrupts are expected if PCIX_IRQ_WOC */
	if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
1153
		ata_port_printk(ap, KERN_INFO, "spurious interrupt "
1154
			"(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
T
Tejun Heo 已提交
1155
			slot_stat, ap->link.active_tag, ap->link.sactive);
T
Tejun Heo 已提交
1156 1157
}

1158
static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
T
Tejun Heo 已提交
1159
{
J
Jeff Garzik 已提交
1160
	struct ata_host *host = dev_instance;
T
Tejun Heo 已提交
1161
	void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
T
Tejun Heo 已提交
1162 1163 1164 1165
	unsigned handled = 0;
	u32 status;
	int i;

T
Tejun Heo 已提交
1166
	status = readl(host_base + HOST_IRQ_STAT);
T
Tejun Heo 已提交
1167

1168 1169 1170 1171 1172 1173
	if (status == 0xffffffff) {
		printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
		       "PCI fault or device removal?\n");
		goto out;
	}

T
Tejun Heo 已提交
1174 1175 1176
	if (!(status & IRQ_STAT_4PORTS))
		goto out;

J
Jeff Garzik 已提交
1177
	spin_lock(&host->lock);
T
Tejun Heo 已提交
1178

J
Jeff Garzik 已提交
1179
	for (i = 0; i < host->n_ports; i++)
T
Tejun Heo 已提交
1180
		if (status & (1 << i)) {
J
Jeff Garzik 已提交
1181
			struct ata_port *ap = host->ports[i];
1182
			if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
1183
				sil24_host_intr(ap);
1184 1185 1186 1187
				handled++;
			} else
				printk(KERN_ERR DRV_NAME
				       ": interrupt from disabled port %d\n", i);
T
Tejun Heo 已提交
1188 1189
		}

J
Jeff Garzik 已提交
1190
	spin_unlock(&host->lock);
T
Tejun Heo 已提交
1191 1192 1193 1194
 out:
	return IRQ_RETVAL(handled);
}

1195 1196
static void sil24_error_handler(struct ata_port *ap)
{
T
Tejun Heo 已提交
1197 1198
	struct sil24_port_priv *pp = ap->private_data;

T
Tejun Heo 已提交
1199
	if (sil24_init_port(ap))
1200 1201 1202
		ata_eh_freeze_port(ap);

	/* perform recovery */
T
Tejun Heo 已提交
1203 1204 1205 1206
	sata_pmp_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset,
		       ata_std_postreset, sata_pmp_std_prereset,
		       sil24_pmp_softreset, sil24_pmp_hardreset,
		       sata_pmp_std_postreset);
T
Tejun Heo 已提交
1207 1208

	pp->do_port_rst = 0;
1209 1210 1211 1212 1213 1214 1215
}

static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;

	/* make DMA engine forget about the failed command */
T
Tejun Heo 已提交
1216 1217
	if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
		ata_eh_freeze_port(ap);
1218 1219
}

T
Tejun Heo 已提交
1220 1221
static int sil24_port_start(struct ata_port *ap)
{
J
Jeff Garzik 已提交
1222
	struct device *dev = ap->host->dev;
T
Tejun Heo 已提交
1223
	struct sil24_port_priv *pp;
T
Tejun Heo 已提交
1224
	union sil24_cmd_block *cb;
1225
	size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
T
Tejun Heo 已提交
1226 1227
	dma_addr_t cb_dma;

1228
	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
T
Tejun Heo 已提交
1229
	if (!pp)
1230
		return -ENOMEM;
T
Tejun Heo 已提交
1231

1232 1233
	pp->tf.command = ATA_DRDY;

1234
	cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
1235
	if (!cb)
1236
		return -ENOMEM;
T
Tejun Heo 已提交
1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
	memset(cb, 0, cb_size);

	pp->cmd_block = cb;
	pp->cmd_block_dma = cb_dma;

	ap->private_data = pp;

	return 0;
}

1247
static void sil24_init_controller(struct ata_host *host)
1248
{
1249
	void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
1250 1251 1252 1253 1254 1255 1256 1257 1258 1259
	u32 tmp;
	int i;

	/* GPIO off */
	writel(0, host_base + HOST_FLASH_CMD);

	/* clear global reset & mask interrupts during initialization */
	writel(0, host_base + HOST_CTRL);

	/* init ports */
1260
	for (i = 0; i < host->n_ports; i++) {
T
Tejun Heo 已提交
1261 1262
		struct ata_port *ap = host->ports[i];
		void __iomem *port = ap->ioaddr.cmd_addr;
1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274

		/* Initial PHY setting */
		writel(0x20c, port + PORT_PHY_CFG);

		/* Clear port RST */
		tmp = readl(port + PORT_CTRL_STAT);
		if (tmp & PORT_CS_PORT_RST) {
			writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
			tmp = ata_wait_register(port + PORT_CTRL_STAT,
						PORT_CS_PORT_RST,
						PORT_CS_PORT_RST, 10, 100);
			if (tmp & PORT_CS_PORT_RST)
1275
				dev_printk(KERN_ERR, host->dev,
1276
					   "failed to clear port RST\n");
1277 1278
		}

T
Tejun Heo 已提交
1279 1280
		/* configure port */
		sil24_config_port(ap);
1281 1282 1283 1284 1285 1286
	}

	/* Turn on interrupts */
	writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
}

T
Tejun Heo 已提交
1287 1288
static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
{
T
Tejun Heo 已提交
1289
	extern int __MARKER__sil24_cmd_block_is_sized_wrongly;
1290
	static int printed_version;
1291 1292 1293 1294
	struct ata_port_info pi = sil24_port_info[ent->driver_data];
	const struct ata_port_info *ppi[] = { &pi, NULL };
	void __iomem * const *iomap;
	struct ata_host *host;
T
Tejun Heo 已提交
1295
	int i, rc;
1296
	u32 tmp;
T
Tejun Heo 已提交
1297

T
Tejun Heo 已提交
1298 1299 1300 1301
	/* cause link error if sil24_cmd_block is sized wrongly */
	if (sizeof(union sil24_cmd_block) != PAGE_SIZE)
		__MARKER__sil24_cmd_block_is_sized_wrongly = 1;

T
Tejun Heo 已提交
1302
	if (!printed_version++)
1303
		dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
T
Tejun Heo 已提交
1304

1305
	/* acquire resources */
1306
	rc = pcim_enable_device(pdev);
T
Tejun Heo 已提交
1307 1308 1309
	if (rc)
		return rc;

T
Tejun Heo 已提交
1310 1311 1312
	rc = pcim_iomap_regions(pdev,
				(1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
				DRV_NAME);
T
Tejun Heo 已提交
1313
	if (rc)
1314
		return rc;
1315
	iomap = pcim_iomap_table(pdev);
T
Tejun Heo 已提交
1316

1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
	/* apply workaround for completion IRQ loss on PCI-X errata */
	if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
		tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
		if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
			dev_printk(KERN_INFO, &pdev->dev,
				   "Applying completion IRQ loss on PCI-X "
				   "errata fix\n");
		else
			pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
	}
T
Tejun Heo 已提交
1327

1328 1329 1330 1331 1332 1333
	/* allocate and fill host */
	host = ata_host_alloc_pinfo(&pdev->dev, ppi,
				    SIL24_FLAG2NPORTS(ppi[0]->flags));
	if (!host)
		return -ENOMEM;
	host->iomap = iomap;
T
Tejun Heo 已提交
1334

1335
	for (i = 0; i < host->n_ports; i++) {
1336 1337 1338
		struct ata_port *ap = host->ports[i];
		size_t offset = ap->port_no * PORT_REGS_SIZE;
		void __iomem *port = iomap[SIL24_PORT_BAR] + offset;
T
Tejun Heo 已提交
1339

1340 1341
		host->ports[i]->ioaddr.cmd_addr = port;
		host->ports[i]->ioaddr.scr_addr = port + PORT_SCONTROL;
T
Tejun Heo 已提交
1342

1343 1344
		ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
		ata_port_pbar_desc(ap, SIL24_PORT_BAR, offset, "port");
1345
	}
T
Tejun Heo 已提交
1346

1347
	/* configure and activate the device */
T
Tejun Heo 已提交
1348 1349 1350 1351 1352 1353 1354
	if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (rc) {
			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
			if (rc) {
				dev_printk(KERN_ERR, &pdev->dev,
					   "64-bit DMA enable failed\n");
1355
				return rc;
T
Tejun Heo 已提交
1356 1357 1358 1359 1360 1361 1362
			}
		}
	} else {
		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit DMA enable failed\n");
1363
			return rc;
T
Tejun Heo 已提交
1364 1365 1366 1367 1368
		}
		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit consistent DMA enable failed\n");
1369
			return rc;
T
Tejun Heo 已提交
1370
		}
T
Tejun Heo 已提交
1371 1372
	}

1373
	sil24_init_controller(host);
T
Tejun Heo 已提交
1374 1375

	pci_set_master(pdev);
1376 1377
	return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
				 &sil24_sht);
T
Tejun Heo 已提交
1378 1379
}

1380
#ifdef CONFIG_PM
1381 1382
static int sil24_pci_device_resume(struct pci_dev *pdev)
{
J
Jeff Garzik 已提交
1383
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
T
Tejun Heo 已提交
1384
	void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
1385
	int rc;
1386

1387 1388 1389
	rc = ata_pci_device_do_resume(pdev);
	if (rc)
		return rc;
1390 1391

	if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
T
Tejun Heo 已提交
1392
		writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
1393

1394
	sil24_init_controller(host);
1395

J
Jeff Garzik 已提交
1396
	ata_host_resume(host);
1397 1398 1399

	return 0;
}
T
Tejun Heo 已提交
1400 1401 1402 1403 1404 1405

static int sil24_port_resume(struct ata_port *ap)
{
	sil24_config_pmp(ap, ap->nr_pmp_links);
	return 0;
}
1406
#endif
1407

T
Tejun Heo 已提交
1408 1409
static int __init sil24_init(void)
{
1410
	return pci_register_driver(&sil24_pci_driver);
T
Tejun Heo 已提交
1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424
}

static void __exit sil24_exit(void)
{
	pci_unregister_driver(&sil24_pci_driver);
}

MODULE_AUTHOR("Tejun Heo");
MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);

module_init(sil24_init);
module_exit(sil24_exit);