dmar.h 6.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright (c) 2006, Intel Corporation.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
 * Place - Suite 330, Boston, MA 02111-1307 USA.
 *
 * Copyright (C) Ashok Raj <ashok.raj@intel.com>
 * Copyright (C) Shaohua Li <shaohua.li@intel.com>
 */

#ifndef __DMAR_H__
#define __DMAR_H__

#include <linux/acpi.h>
#include <linux/types.h>
26
#include <linux/msi.h>
27
#include <linux/irqreturn.h>
28
#include <linux/rwsem.h>
29
#include <linux/rcupdate.h>
30

31 32
struct acpi_dmar_header;

33 34 35 36 37 38
#ifdef	CONFIG_X86
# define	DMAR_UNITS_SUPPORTED	MAX_IO_APICS
#else
# define	DMAR_UNITS_SUPPORTED	64
#endif

39 40 41 42
/* DMAR Flags */
#define DMAR_INTR_REMAP		0x1
#define DMAR_X2APIC_OPT_OUT	0x2

43
struct intel_iommu;
44

45 46 47 48 49 50
struct dmar_dev_scope {
	struct device __rcu *dev;
	u8 bus;
	u8 devfn;
};

51
#ifdef CONFIG_DMAR_TABLE
52
extern struct acpi_table_header *dmar_tbl;
53 54 55 56
struct dmar_drhd_unit {
	struct list_head list;		/* list of drhd units	*/
	struct  acpi_dmar_header *hdr;	/* ACPI header		*/
	u64	reg_base_addr;		/* register base address*/
57
	struct	dmar_dev_scope *devices;/* target device array	*/
58
	int	devices_cnt;		/* target device count	*/
59
	u16	segment;		/* PCI domain		*/
60 61 62 63 64
	u8	ignored:1; 		/* ignore drhd		*/
	u8	include_all:1;
	struct intel_iommu *iommu;
};

65 66 67 68 69 70
struct dmar_pci_path {
	u8 bus;
	u8 device;
	u8 function;
};

71 72 73 74 75 76
struct dmar_pci_notify_info {
	struct pci_dev			*dev;
	unsigned long			event;
	int				bus;
	u16				seg;
	u16				level;
77
	struct dmar_pci_path		path[];
78 79
}  __attribute__((packed));

80
extern struct rw_semaphore dmar_global_lock;
81 82 83
extern struct list_head dmar_drhd_units;

#define for_each_drhd_unit(drhd) \
84
	list_for_each_entry_rcu(drhd, &dmar_drhd_units, list)
85

86
#define for_each_active_drhd_unit(drhd)					\
87
	list_for_each_entry_rcu(drhd, &dmar_drhd_units, list)		\
88 89
		if (drhd->ignored) {} else

90
#define for_each_active_iommu(i, drhd)					\
91
	list_for_each_entry_rcu(drhd, &dmar_drhd_units, list)		\
92 93 94
		if (i=drhd->iommu, drhd->ignored) {} else

#define for_each_iommu(i, drhd)						\
95
	list_for_each_entry_rcu(drhd, &dmar_drhd_units, list)		\
96 97
		if (i=drhd->iommu, 0) {} else 

98 99 100 101 102 103 104 105
static inline bool dmar_rcu_check(void)
{
	return rwsem_is_locked(&dmar_global_lock) ||
	       system_state == SYSTEM_BOOTING;
}

#define	dmar_rcu_dereference(p)	rcu_dereference_check((p), dmar_rcu_check())

106
#define	for_each_dev_scope(a, c, p, d)	\
107
	for ((p) = 0; ((d) = (p) < (c) ? dmar_rcu_dereference((a)[(p)].dev) : \
108
			NULL, (p) < (c)); (p)++)
109 110 111 112

#define	for_each_active_dev_scope(a, c, p, d)	\
	for_each_dev_scope((a), (c), (p), (d))	if (!(d)) { continue; } else

113 114
extern int dmar_table_init(void);
extern int dmar_dev_scope_init(void);
115
extern int dmar_parse_dev_scope(void *start, void *end, int *cnt,
116
				struct dmar_dev_scope **devices, u16 segment);
117
extern void *dmar_alloc_dev_scope(void *start, void *end, int *cnt);
118
extern void dmar_free_dev_scope(struct dmar_dev_scope **devices, int *cnt);
119 120
extern int dmar_insert_dev_scope(struct dmar_pci_notify_info *info,
				 void *start, void*end, u16 segment,
121
				 struct dmar_dev_scope *devices,
122 123
				 int devices_cnt);
extern int dmar_remove_dev_scope(struct dmar_pci_notify_info *info,
124
				 u16 segment, struct dmar_dev_scope *devices,
125
				 int count);
126
/* Intel IOMMU detection */
127
extern int detect_intel_iommu(void);
128
extern int enable_drhd_fault_handling(void);
129 130
extern int dmar_device_add(acpi_handle handle);
extern int dmar_device_remove(acpi_handle handle);
131

132 133 134 135 136
static inline int dmar_res_noop(struct acpi_dmar_header *hdr, void *arg)
{
	return 0;
}

137 138 139
#ifdef CONFIG_INTEL_IOMMU
extern int iommu_detected, no_iommu;
extern int intel_iommu_init(void);
140 141
extern int dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg);
extern int dmar_parse_one_atsr(struct acpi_dmar_header *header, void *arg);
142 143 144
extern int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg);
extern int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg);
extern int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert);
145 146 147
extern int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info);
#else /* !CONFIG_INTEL_IOMMU: */
static inline int intel_iommu_init(void) { return -ENODEV; }
148

149 150
#define	dmar_parse_one_rmrr		dmar_res_noop
#define	dmar_parse_one_atsr		dmar_res_noop
151 152 153
#define	dmar_check_one_atsr		dmar_res_noop
#define	dmar_release_one_atsr		dmar_res_noop

154
static inline int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
155
{
156
	return 0;
157
}
158 159 160 161 162

static inline int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
{
	return 0;
}
163 164
#endif /* CONFIG_INTEL_IOMMU */

165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183
#ifdef CONFIG_IRQ_REMAP
extern int dmar_ir_hotplug(struct dmar_drhd_unit *dmaru, bool insert);
#else  /* CONFIG_IRQ_REMAP */
static inline int dmar_ir_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
{ return 0; }
#endif /* CONFIG_IRQ_REMAP */

#else /* CONFIG_DMAR_TABLE */

static inline int dmar_device_add(void *handle)
{
	return 0;
}

static inline int dmar_device_remove(void *handle)
{
	return 0;
}

184
#endif /* CONFIG_DMAR_TABLE */
185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213

struct irte {
	union {
		struct {
			__u64	present 	: 1,
				fpd		: 1,
				dst_mode	: 1,
				redir_hint	: 1,
				trigger_mode	: 1,
				dlvry_mode	: 3,
				avail		: 4,
				__reserved_1	: 4,
				vector		: 8,
				__reserved_2	: 8,
				dest_id		: 32;
		};
		__u64 low;
	};

	union {
		struct {
			__u64	sid		: 16,
				sq		: 2,
				svt		: 2,
				__reserved_3	: 44;
		};
		__u64 high;
	};
};
214

215 216 217 218 219
enum {
	IRQ_REMAP_XAPIC_MODE,
	IRQ_REMAP_X2APIC_MODE,
};

220 221 222
/* Can't use the common MSI interrupt functions
 * since DMAR is not a pci device
 */
223 224 225
struct irq_data;
extern void dmar_msi_unmask(struct irq_data *data);
extern void dmar_msi_mask(struct irq_data *data);
226 227 228
extern void dmar_msi_read(int irq, struct msi_msg *msg);
extern void dmar_msi_write(int irq, struct msi_msg *msg);
extern int dmar_set_interrupt(struct intel_iommu *iommu);
229
extern irqreturn_t dmar_fault(int irq, void *dev_id);
230 231
extern int arch_setup_dmar_msi(unsigned int irq);

232
#endif /* __DMAR_H__ */