atmel-mci.c 64.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11
/*
 * Atmel MultiMedia Card Interface driver
 *
 * Copyright (C) 2004-2008 Atmel Corporation
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/blkdev.h>
#include <linux/clk.h>
H
Haavard Skinnemoen 已提交
12
#include <linux/debugfs.h>
13
#include <linux/device.h>
14 15
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
B
Ben Nizette 已提交
16
#include <linux/err.h>
D
David Brownell 已提交
17
#include <linux/gpio.h>
18 19 20 21 22 23
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/ioport.h>
#include <linux/module.h>
#include <linux/platform_device.h>
#include <linux/scatterlist.h>
H
Haavard Skinnemoen 已提交
24
#include <linux/seq_file.h>
25
#include <linux/slab.h>
H
Haavard Skinnemoen 已提交
26
#include <linux/stat.h>
27
#include <linux/types.h>
28 29

#include <linux/mmc/host.h>
30
#include <linux/mmc/sdio.h>
31 32

#include <mach/atmel-mci.h>
33
#include <linux/atmel-mci.h>
34
#include <linux/atmel_pdc.h>
35 36 37 38

#include <asm/io.h>
#include <asm/unaligned.h>

39
#include <mach/cpu.h>
40
#include <mach/board.h>
41 42 43

#include "atmel-mci-regs.h"

44
#define ATMCI_DATA_ERROR_FLAGS	(ATMCI_DCRCE | ATMCI_DTOE | ATMCI_OVRE | ATMCI_UNRE)
45
#define ATMCI_DMA_THRESHOLD	16
46 47

enum {
48
	EVENT_CMD_RDY = 0,
49
	EVENT_XFER_COMPLETE,
50
	EVENT_NOTBUSY,
51 52 53 54
	EVENT_DATA_ERROR,
};

enum atmel_mci_state {
55 56
	STATE_IDLE = 0,
	STATE_SENDING_CMD,
57 58
	STATE_DATA_XFER,
	STATE_WAITING_NOTBUSY,
59
	STATE_SENDING_STOP,
60
	STATE_END_REQUEST,
61 62
};

63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
enum atmci_xfer_dir {
	XFER_RECEIVE = 0,
	XFER_TRANSMIT,
};

enum atmci_pdc_buf {
	PDC_FIRST_BUF = 0,
	PDC_SECOND_BUF,
};

struct atmel_mci_caps {
	bool    has_dma;
	bool    has_pdc;
	bool    has_cfg_reg;
	bool    has_cstor_reg;
	bool    has_highspeed;
	bool    has_rwproof;
80
	bool	has_odd_clk_div;
81 82 83
	bool	has_bad_data_ordering;
	bool	need_reset_after_xfer;
	bool	need_blksz_mul_4;
84 85
};

86 87 88 89 90
struct atmel_mci_dma {
	struct dma_chan			*chan;
	struct dma_async_tx_descriptor	*data_desc;
};

91 92 93 94
/**
 * struct atmel_mci - MMC controller state shared between all slots
 * @lock: Spinlock protecting the queue and associated data.
 * @regs: Pointer to MMIO registers.
95
 * @sg: Scatterlist entry currently being processed by PIO or PDC code.
96
 * @pio_offset: Offset into the current scatterlist entry.
97 98 99 100 101
 * @buffer: Buffer used if we don't have the r/w proof capability. We
 *      don't have the time to switch pdc buffers so we have to use only
 *      one buffer for the full transaction.
 * @buf_size: size of the buffer.
 * @phys_buf_addr: buffer address needed for pdc.
102 103 104 105 106 107
 * @cur_slot: The slot which is currently using the controller.
 * @mrq: The request currently being processed on @cur_slot,
 *	or NULL if the controller is idle.
 * @cmd: The command currently being sent to the card, or NULL.
 * @data: The data currently being transferred, or NULL if no data
 *	transfer is in progress.
108
 * @data_size: just data->blocks * data->blksz.
109 110
 * @dma: DMA client state.
 * @data_chan: DMA channel being used for the current data transfer.
111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
 * @cmd_status: Snapshot of SR taken upon completion of the current
 *	command. Only valid when EVENT_CMD_COMPLETE is pending.
 * @data_status: Snapshot of SR taken upon completion of the current
 *	data transfer. Only valid when EVENT_DATA_COMPLETE or
 *	EVENT_DATA_ERROR is pending.
 * @stop_cmdr: Value to be loaded into CMDR when the stop command is
 *	to be sent.
 * @tasklet: Tasklet running the request state machine.
 * @pending_events: Bitmask of events flagged by the interrupt handler
 *	to be processed by the tasklet.
 * @completed_events: Bitmask of events which the state machine has
 *	processed.
 * @state: Tasklet state.
 * @queue: List of slots waiting for access to the controller.
 * @need_clock_update: Update the clock rate before the next request.
 * @need_reset: Reset controller before next request.
127
 * @timer: Timer to balance the data timeout error flag which cannot rise.
128
 * @mode_reg: Value of the MR register.
129
 * @cfg_reg: Value of the CFG register.
130 131 132 133 134 135
 * @bus_hz: The rate of @mck in Hz. This forms the basis for MMC bus
 *	rate and timeout calculations.
 * @mapbase: Physical address of the MMIO registers.
 * @mck: The peripheral bus clock hooked up to the MMC controller.
 * @pdev: Platform device associated with the MMC controller.
 * @slot: Slots sharing this MMC controller.
136 137 138 139 140 141 142
 * @caps: MCI capabilities depending on MCI version.
 * @prepare_data: function to setup MCI before data transfer which
 * depends on MCI capabilities.
 * @submit_data: function to start data transfer which depends on MCI
 * capabilities.
 * @stop_transfer: function to stop data transfer which depends on MCI
 * capabilities.
143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166
 *
 * Locking
 * =======
 *
 * @lock is a softirq-safe spinlock protecting @queue as well as
 * @cur_slot, @mrq and @state. These must always be updated
 * at the same time while holding @lock.
 *
 * @lock also protects mode_reg and need_clock_update since these are
 * used to synchronize mode register updates with the queue
 * processing.
 *
 * The @mrq field of struct atmel_mci_slot is also protected by @lock,
 * and must always be written at the same time as the slot is added to
 * @queue.
 *
 * @pending_events and @completed_events are accessed using atomic bit
 * operations, so they don't need any locking.
 *
 * None of the fields touched by the interrupt handler need any
 * locking. However, ordering is important: Before EVENT_DATA_ERROR or
 * EVENT_DATA_COMPLETE is set in @pending_events, all data-related
 * interrupts must be disabled and @data_status updated with a
 * snapshot of SR. Similarly, before EVENT_CMD_COMPLETE is set, the
L
Lucas De Marchi 已提交
167
 * CMDRDY interrupt must be disabled and @cmd_status updated with a
168 169 170 171
 * snapshot of SR, and before EVENT_XFER_COMPLETE can be set, the
 * bytes_xfered field of @data must be written. This is ensured by
 * using barriers.
 */
172
struct atmel_mci {
173
	spinlock_t		lock;
174 175 176 177
	void __iomem		*regs;

	struct scatterlist	*sg;
	unsigned int		pio_offset;
178 179 180
	unsigned int		*buffer;
	unsigned int		buf_size;
	dma_addr_t		buf_phys_addr;
181

182
	struct atmel_mci_slot	*cur_slot;
183 184 185
	struct mmc_request	*mrq;
	struct mmc_command	*cmd;
	struct mmc_data		*data;
186
	unsigned int		data_size;
187

188 189
	struct atmel_mci_dma	dma;
	struct dma_chan		*data_chan;
190
	struct dma_slave_config	dma_conf;
191

192 193 194 195 196 197 198
	u32			cmd_status;
	u32			data_status;
	u32			stop_cmdr;

	struct tasklet_struct	tasklet;
	unsigned long		pending_events;
	unsigned long		completed_events;
199
	enum atmel_mci_state	state;
200
	struct list_head	queue;
201

202 203
	bool			need_clock_update;
	bool			need_reset;
204
	struct timer_list	timer;
205
	u32			mode_reg;
206
	u32			cfg_reg;
207 208 209 210
	unsigned long		bus_hz;
	unsigned long		mapbase;
	struct clk		*mck;
	struct platform_device	*pdev;
211

212
	struct atmel_mci_slot	*slot[ATMCI_MAX_NR_SLOTS];
213 214 215 216 217 218

	struct atmel_mci_caps   caps;

	u32 (*prepare_data)(struct atmel_mci *host, struct mmc_data *data);
	void (*submit_data)(struct atmel_mci *host, struct mmc_data *data);
	void (*stop_transfer)(struct atmel_mci *host);
219 220 221 222 223 224 225
};

/**
 * struct atmel_mci_slot - MMC slot state
 * @mmc: The mmc_host representing this slot.
 * @host: The MMC controller this slot is using.
 * @sdc_reg: Value of SDCR to be written before using this slot.
226
 * @sdio_irq: SDIO irq mask for this slot.
227 228 229 230 231 232 233 234 235 236
 * @mrq: mmc_request currently being processed or waiting to be
 *	processed, or NULL when the slot is idle.
 * @queue_node: List node for placing this node in the @queue list of
 *	&struct atmel_mci.
 * @clock: Clock rate configured by set_ios(). Protected by host->lock.
 * @flags: Random state bits associated with the slot.
 * @detect_pin: GPIO pin used for card detection, or negative if not
 *	available.
 * @wp_pin: GPIO pin used for card write protect sending, or negative
 *	if not available.
237
 * @detect_is_active_high: The state of the detect pin when it is active.
238 239 240 241 242 243 244
 * @detect_timer: Timer used for debouncing @detect_pin interrupts.
 */
struct atmel_mci_slot {
	struct mmc_host		*mmc;
	struct atmel_mci	*host;

	u32			sdc_reg;
245
	u32			sdio_irq;
246 247 248 249 250 251 252 253 254

	struct mmc_request	*mrq;
	struct list_head	queue_node;

	unsigned int		clock;
	unsigned long		flags;
#define ATMCI_CARD_PRESENT	0
#define ATMCI_CARD_NEED_INIT	1
#define ATMCI_SHUTDOWN		2
255
#define ATMCI_SUSPENDED		3
256 257 258

	int			detect_pin;
	int			wp_pin;
259
	bool			detect_is_active_high;
260 261

	struct timer_list	detect_timer;
262 263 264 265 266 267 268 269 270
};

#define atmci_test_and_clear_pending(host, event)		\
	test_and_clear_bit(event, &host->pending_events)
#define atmci_set_completed(host, event)			\
	set_bit(event, &host->completed_events)
#define atmci_set_pending(host, event)				\
	set_bit(event, &host->pending_events)

H
Haavard Skinnemoen 已提交
271 272 273 274 275 276
/*
 * The debugfs stuff below is mostly optimized away when
 * CONFIG_DEBUG_FS is not set.
 */
static int atmci_req_show(struct seq_file *s, void *v)
{
277 278
	struct atmel_mci_slot	*slot = s->private;
	struct mmc_request	*mrq;
H
Haavard Skinnemoen 已提交
279 280 281 282 283
	struct mmc_command	*cmd;
	struct mmc_command	*stop;
	struct mmc_data		*data;

	/* Make sure we get a consistent snapshot */
284 285
	spin_lock_bh(&slot->host->lock);
	mrq = slot->mrq;
H
Haavard Skinnemoen 已提交
286 287 288 289 290 291 292 293 294 295 296

	if (mrq) {
		cmd = mrq->cmd;
		data = mrq->data;
		stop = mrq->stop;

		if (cmd)
			seq_printf(s,
				"CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
				cmd->opcode, cmd->arg, cmd->flags,
				cmd->resp[0], cmd->resp[1], cmd->resp[2],
297
				cmd->resp[3], cmd->error);
H
Haavard Skinnemoen 已提交
298 299 300 301 302 303 304 305 306
		if (data)
			seq_printf(s, "DATA %u / %u * %u flg %x err %d\n",
				data->bytes_xfered, data->blocks,
				data->blksz, data->flags, data->error);
		if (stop)
			seq_printf(s,
				"CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
				stop->opcode, stop->arg, stop->flags,
				stop->resp[0], stop->resp[1], stop->resp[2],
307
				stop->resp[3], stop->error);
H
Haavard Skinnemoen 已提交
308 309
	}

310
	spin_unlock_bh(&slot->host->lock);
H
Haavard Skinnemoen 已提交
311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337

	return 0;
}

static int atmci_req_open(struct inode *inode, struct file *file)
{
	return single_open(file, atmci_req_show, inode->i_private);
}

static const struct file_operations atmci_req_fops = {
	.owner		= THIS_MODULE,
	.open		= atmci_req_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

static void atmci_show_status_reg(struct seq_file *s,
		const char *regname, u32 value)
{
	static const char	*sr_bit[] = {
		[0]	= "CMDRDY",
		[1]	= "RXRDY",
		[2]	= "TXRDY",
		[3]	= "BLKE",
		[4]	= "DTIP",
		[5]	= "NOTBUSY",
338 339
		[6]	= "ENDRX",
		[7]	= "ENDTX",
H
Haavard Skinnemoen 已提交
340 341
		[8]	= "SDIOIRQA",
		[9]	= "SDIOIRQB",
342 343 344
		[12]	= "SDIOWAIT",
		[14]	= "RXBUFF",
		[15]	= "TXBUFE",
H
Haavard Skinnemoen 已提交
345 346 347 348 349 350 351
		[16]	= "RINDE",
		[17]	= "RDIRE",
		[18]	= "RCRCE",
		[19]	= "RENDE",
		[20]	= "RTOE",
		[21]	= "DCRCE",
		[22]	= "DTOE",
352 353 354 355 356
		[23]	= "CSTOE",
		[24]	= "BLKOVRE",
		[25]	= "DMADONE",
		[26]	= "FIFOEMPTY",
		[27]	= "XFRDONE",
H
Haavard Skinnemoen 已提交
357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378
		[30]	= "OVRE",
		[31]	= "UNRE",
	};
	unsigned int		i;

	seq_printf(s, "%s:\t0x%08x", regname, value);
	for (i = 0; i < ARRAY_SIZE(sr_bit); i++) {
		if (value & (1 << i)) {
			if (sr_bit[i])
				seq_printf(s, " %s", sr_bit[i]);
			else
				seq_puts(s, " UNKNOWN");
		}
	}
	seq_putc(s, '\n');
}

static int atmci_regs_show(struct seq_file *s, void *v)
{
	struct atmel_mci	*host = s->private;
	u32			*buf;

379
	buf = kmalloc(ATMCI_REGS_SIZE, GFP_KERNEL);
H
Haavard Skinnemoen 已提交
380 381 382
	if (!buf)
		return -ENOMEM;

383 384 385 386 387 388
	/*
	 * Grab a more or less consistent snapshot. Note that we're
	 * not disabling interrupts, so IMR and SR may not be
	 * consistent.
	 */
	spin_lock_bh(&host->lock);
389
	clk_enable(host->mck);
390
	memcpy_fromio(buf, host->regs, ATMCI_REGS_SIZE);
391
	clk_disable(host->mck);
392
	spin_unlock_bh(&host->lock);
H
Haavard Skinnemoen 已提交
393 394

	seq_printf(s, "MR:\t0x%08x%s%s CLKDIV=%u\n",
395 396 397 398 399 400 401
			buf[ATMCI_MR / 4],
			buf[ATMCI_MR / 4] & ATMCI_MR_RDPROOF ? " RDPROOF" : "",
			buf[ATMCI_MR / 4] & ATMCI_MR_WRPROOF ? " WRPROOF" : "",
			buf[ATMCI_MR / 4] & 0xff);
	seq_printf(s, "DTOR:\t0x%08x\n", buf[ATMCI_DTOR / 4]);
	seq_printf(s, "SDCR:\t0x%08x\n", buf[ATMCI_SDCR / 4]);
	seq_printf(s, "ARGR:\t0x%08x\n", buf[ATMCI_ARGR / 4]);
H
Haavard Skinnemoen 已提交
402
	seq_printf(s, "BLKR:\t0x%08x BCNT=%u BLKLEN=%u\n",
403 404 405
			buf[ATMCI_BLKR / 4],
			buf[ATMCI_BLKR / 4] & 0xffff,
			(buf[ATMCI_BLKR / 4] >> 16) & 0xffff);
406
	if (host->caps.has_cstor_reg)
407
		seq_printf(s, "CSTOR:\t0x%08x\n", buf[ATMCI_CSTOR / 4]);
H
Haavard Skinnemoen 已提交
408 409 410

	/* Don't read RSPR and RDR; it will consume the data there */

411 412
	atmci_show_status_reg(s, "SR", buf[ATMCI_SR / 4]);
	atmci_show_status_reg(s, "IMR", buf[ATMCI_IMR / 4]);
H
Haavard Skinnemoen 已提交
413

414
	if (host->caps.has_dma) {
415 416
		u32 val;

417
		val = buf[ATMCI_DMA / 4];
418 419 420 421
		seq_printf(s, "DMA:\t0x%08x OFFSET=%u CHKSIZE=%u%s\n",
				val, val & 3,
				((val >> 4) & 3) ?
					1 << (((val >> 4) & 3) + 1) : 1,
422
				val & ATMCI_DMAEN ? " DMAEN" : "");
423 424 425
	}
	if (host->caps.has_cfg_reg) {
		u32 val;
426

427
		val = buf[ATMCI_CFG / 4];
428 429
		seq_printf(s, "CFG:\t0x%08x%s%s%s%s\n",
				val,
430 431 432 433
				val & ATMCI_CFG_FIFOMODE_1DATA ? " FIFOMODE_ONE_DATA" : "",
				val & ATMCI_CFG_FERRCTRL_COR ? " FERRCTRL_CLEAR_ON_READ" : "",
				val & ATMCI_CFG_HSMODE ? " HSMODE" : "",
				val & ATMCI_CFG_LSYNC ? " LSYNC" : "");
434 435
	}

436 437
	kfree(buf);

H
Haavard Skinnemoen 已提交
438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453
	return 0;
}

static int atmci_regs_open(struct inode *inode, struct file *file)
{
	return single_open(file, atmci_regs_show, inode->i_private);
}

static const struct file_operations atmci_regs_fops = {
	.owner		= THIS_MODULE,
	.open		= atmci_regs_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

454
static void atmci_init_debugfs(struct atmel_mci_slot *slot)
H
Haavard Skinnemoen 已提交
455
{
456 457 458 459
	struct mmc_host		*mmc = slot->mmc;
	struct atmel_mci	*host = slot->host;
	struct dentry		*root;
	struct dentry		*node;
H
Haavard Skinnemoen 已提交
460 461 462 463 464 465 466 467 468 469 470 471

	root = mmc->debugfs_root;
	if (!root)
		return;

	node = debugfs_create_file("regs", S_IRUSR, root, host,
			&atmci_regs_fops);
	if (IS_ERR(node))
		return;
	if (!node)
		goto err;

472
	node = debugfs_create_file("req", S_IRUSR, root, slot, &atmci_req_fops);
H
Haavard Skinnemoen 已提交
473 474 475
	if (!node)
		goto err;

476 477 478 479
	node = debugfs_create_u32("state", S_IRUSR, root, (u32 *)&host->state);
	if (!node)
		goto err;

H
Haavard Skinnemoen 已提交
480 481 482 483 484 485 486 487 488 489 490 491 492
	node = debugfs_create_x32("pending_events", S_IRUSR, root,
				     (u32 *)&host->pending_events);
	if (!node)
		goto err;

	node = debugfs_create_x32("completed_events", S_IRUSR, root,
				     (u32 *)&host->completed_events);
	if (!node)
		goto err;

	return;

err:
493
	dev_err(&mmc->class_dev, "failed to initialize debugfs for slot\n");
H
Haavard Skinnemoen 已提交
494
}
495

496 497 498 499 500
static inline unsigned int atmci_get_version(struct atmel_mci *host)
{
	return atmci_readl(host, ATMCI_VERSION) & 0x00000fff;
}

501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521
static void atmci_timeout_timer(unsigned long data)
{
	struct atmel_mci *host;

	host = (struct atmel_mci *)data;

	dev_dbg(&host->pdev->dev, "software timeout\n");

	if (host->mrq->cmd->data) {
		host->mrq->cmd->data->error = -ETIMEDOUT;
		host->data = NULL;
	} else {
		host->mrq->cmd->error = -ETIMEDOUT;
		host->cmd = NULL;
	}
	host->need_reset = 1;
	host->state = STATE_END_REQUEST;
	smp_wmb();
	tasklet_schedule(&host->tasklet);
}

522
static inline unsigned int atmci_ns_to_clocks(struct atmel_mci *host,
523 524
					unsigned int ns)
{
525 526 527 528 529 530 531 532
	/*
	 * It is easier here to use us instead of ns for the timeout,
	 * it prevents from overflows during calculation.
	 */
	unsigned int us = DIV_ROUND_UP(ns, 1000);

	/* Maximum clock frequency is host->bus_hz/2 */
	return us * (DIV_ROUND_UP(host->bus_hz, 2000000));
533 534 535
}

static void atmci_set_timeout(struct atmel_mci *host,
536
		struct atmel_mci_slot *slot, struct mmc_data *data)
537 538 539 540 541 542 543 544
{
	static unsigned	dtomul_to_shift[] = {
		0, 4, 7, 8, 10, 12, 16, 20
	};
	unsigned	timeout;
	unsigned	dtocyc;
	unsigned	dtomul;

545 546
	timeout = atmci_ns_to_clocks(host, data->timeout_ns)
		+ data->timeout_clks;
547 548 549 550 551 552 553 554 555 556 557 558 559

	for (dtomul = 0; dtomul < 8; dtomul++) {
		unsigned shift = dtomul_to_shift[dtomul];
		dtocyc = (timeout + (1 << shift) - 1) >> shift;
		if (dtocyc < 15)
			break;
	}

	if (dtomul >= 8) {
		dtomul = 7;
		dtocyc = 15;
	}

560
	dev_vdbg(&slot->mmc->class_dev, "setting timeout to %u cycles\n",
561
			dtocyc << dtomul_to_shift[dtomul]);
562
	atmci_writel(host, ATMCI_DTOR, (ATMCI_DTOMUL(dtomul) | ATMCI_DTOCYC(dtocyc)));
563 564 565 566 567 568 569 570 571 572 573 574 575
}

/*
 * Return mask with command flags to be enabled for this command.
 */
static u32 atmci_prepare_command(struct mmc_host *mmc,
				 struct mmc_command *cmd)
{
	struct mmc_data	*data;
	u32		cmdr;

	cmd->error = -EINPROGRESS;

576
	cmdr = ATMCI_CMDR_CMDNB(cmd->opcode);
577 578 579

	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136)
580
			cmdr |= ATMCI_CMDR_RSPTYP_136BIT;
581
		else
582
			cmdr |= ATMCI_CMDR_RSPTYP_48BIT;
583 584 585 586 587 588 589
	}

	/*
	 * This should really be MAXLAT_5 for CMD2 and ACMD41, but
	 * it's too difficult to determine whether this is an ACMD or
	 * not. Better make it 64.
	 */
590
	cmdr |= ATMCI_CMDR_MAXLAT_64CYC;
591 592

	if (mmc->ios.bus_mode == MMC_BUSMODE_OPENDRAIN)
593
		cmdr |= ATMCI_CMDR_OPDCMD;
594 595 596

	data = cmd->data;
	if (data) {
597
		cmdr |= ATMCI_CMDR_START_XFER;
598 599

		if (cmd->opcode == SD_IO_RW_EXTENDED) {
600
			cmdr |= ATMCI_CMDR_SDIO_BLOCK;
601 602
		} else {
			if (data->flags & MMC_DATA_STREAM)
603
				cmdr |= ATMCI_CMDR_STREAM;
604
			else if (data->blocks > 1)
605
				cmdr |= ATMCI_CMDR_MULTI_BLOCK;
606
			else
607
				cmdr |= ATMCI_CMDR_BLOCK;
608
		}
609 610

		if (data->flags & MMC_DATA_READ)
611
			cmdr |= ATMCI_CMDR_TRDIR_READ;
612 613 614 615 616
	}

	return cmdr;
}

617
static void atmci_send_command(struct atmel_mci *host,
618
		struct mmc_command *cmd, u32 cmd_flags)
619 620 621 622
{
	WARN_ON(host->cmd);
	host->cmd = cmd;

623
	dev_vdbg(&host->pdev->dev,
624 625 626
			"start command: ARGR=0x%08x CMDR=0x%08x\n",
			cmd->arg, cmd_flags);

627 628
	atmci_writel(host, ATMCI_ARGR, cmd->arg);
	atmci_writel(host, ATMCI_CMDR, cmd_flags);
629 630
}

631
static void atmci_send_stop_cmd(struct atmel_mci *host, struct mmc_data *data)
632
{
633
	dev_dbg(&host->pdev->dev, "send stop command\n");
634
	atmci_send_command(host, data->stop, host->stop_cmdr);
635
	atmci_writel(host, ATMCI_IER, ATMCI_CMDRDY);
636 637
}

638 639 640 641 642 643 644 645
/*
 * Configure given PDC buffer taking care of alignement issues.
 * Update host->data_size and host->sg.
 */
static void atmci_pdc_set_single_buf(struct atmel_mci *host,
	enum atmci_xfer_dir dir, enum atmci_pdc_buf buf_nb)
{
	u32 pointer_reg, counter_reg;
646
	unsigned int buf_size;
647 648 649 650 651 652 653 654 655 656

	if (dir == XFER_RECEIVE) {
		pointer_reg = ATMEL_PDC_RPR;
		counter_reg = ATMEL_PDC_RCR;
	} else {
		pointer_reg = ATMEL_PDC_TPR;
		counter_reg = ATMEL_PDC_TCR;
	}

	if (buf_nb == PDC_SECOND_BUF) {
657 658
		pointer_reg += ATMEL_PDC_SCND_BUF_OFF;
		counter_reg += ATMEL_PDC_SCND_BUF_OFF;
659 660
	}

661 662 663 664 665 666 667 668 669
	if (!host->caps.has_rwproof) {
		buf_size = host->buf_size;
		atmci_writel(host, pointer_reg, host->buf_phys_addr);
	} else {
		buf_size = sg_dma_len(host->sg);
		atmci_writel(host, pointer_reg, sg_dma_address(host->sg));
	}

	if (host->data_size <= buf_size) {
670 671 672 673 674 675 676 677 678 679 680
		if (host->data_size & 0x3) {
			/* If size is different from modulo 4, transfer bytes */
			atmci_writel(host, counter_reg, host->data_size);
			atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCFBYTE);
		} else {
			/* Else transfer 32-bits words */
			atmci_writel(host, counter_reg, host->data_size / 4);
		}
		host->data_size = 0;
	} else {
		/* We assume the size of a page is 32-bits aligned */
681 682
		atmci_writel(host, counter_reg, sg_dma_len(host->sg) / 4);
		host->data_size -= sg_dma_len(host->sg);
683 684 685 686 687 688 689 690 691 692 693
		if (host->data_size)
			host->sg = sg_next(host->sg);
	}
}

/*
 * Configure PDC buffer according to the data size ie configuring one or two
 * buffers. Don't use this function if you want to configure only the second
 * buffer. In this case, use atmci_pdc_set_single_buf.
 */
static void atmci_pdc_set_both_buf(struct atmel_mci *host, int dir)
694
{
695 696 697 698 699 700 701 702 703 704 705
	atmci_pdc_set_single_buf(host, dir, PDC_FIRST_BUF);
	if (host->data_size)
		atmci_pdc_set_single_buf(host, dir, PDC_SECOND_BUF);
}

/*
 * Unmap sg lists, called when transfer is finished.
 */
static void atmci_pdc_cleanup(struct atmel_mci *host)
{
	struct mmc_data         *data = host->data;
706

707
	if (data)
708 709 710 711
		dma_unmap_sg(&host->pdev->dev,
				data->sg, data->sg_len,
				((data->flags & MMC_DATA_WRITE)
				 ? DMA_TO_DEVICE : DMA_FROM_DEVICE));
712 713
}

714 715 716 717 718 719
/*
 * Disable PDC transfers. Update pending flags to EVENT_XFER_COMPLETE after
 * having received ATMCI_TXBUFE or ATMCI_RXBUFF interrupt. Enable ATMCI_NOTBUSY
 * interrupt needed for both transfer directions.
 */
static void atmci_pdc_complete(struct atmel_mci *host)
720
{
721
	int transfer_size = host->data->blocks * host->data->blksz;
722
	int i;
723

724
	atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
725 726

	if ((!host->caps.has_rwproof)
727 728 729 730
	    && (host->data->flags & MMC_DATA_READ)) {
		if (host->caps.has_bad_data_ordering)
			for (i = 0; i < transfer_size; i++)
				host->buffer[i] = swab32(host->buffer[i]);
731 732
		sg_copy_from_buffer(host->data->sg, host->data->sg_len,
		                    host->buffer, transfer_size);
733
	}
734

735
	atmci_pdc_cleanup(host);
736

737 738 739 740 741
	/*
	 * If the card was removed, data will be NULL. No point trying
	 * to send the stop command or waiting for NBUSY in this case.
	 */
	if (host->data) {
742 743
		dev_dbg(&host->pdev->dev,
		        "(%s) set pending xfer complete\n", __func__);
744
		atmci_set_pending(host, EVENT_XFER_COMPLETE);
745
		tasklet_schedule(&host->tasklet);
746 747 748
	}
}

749 750 751 752 753 754 755 756 757 758 759 760 761 762
static void atmci_dma_cleanup(struct atmel_mci *host)
{
	struct mmc_data                 *data = host->data;

	if (data)
		dma_unmap_sg(host->dma.chan->device->dev,
				data->sg, data->sg_len,
				((data->flags & MMC_DATA_WRITE)
				 ? DMA_TO_DEVICE : DMA_FROM_DEVICE));
}

/*
 * This function is called by the DMA driver from tasklet context.
 */
763 764 765 766 767 768 769
static void atmci_dma_complete(void *arg)
{
	struct atmel_mci	*host = arg;
	struct mmc_data		*data = host->data;

	dev_vdbg(&host->pdev->dev, "DMA complete\n");

770
	if (host->caps.has_dma)
771
		/* Disable DMA hardware handshaking on MCI */
772
		atmci_writel(host, ATMCI_DMA, atmci_readl(host, ATMCI_DMA) & ~ATMCI_DMAEN);
773

774 775 776 777 778 779 780
	atmci_dma_cleanup(host);

	/*
	 * If the card was removed, data will be NULL. No point trying
	 * to send the stop command or waiting for NBUSY in this case.
	 */
	if (data) {
781 782
		dev_dbg(&host->pdev->dev,
		        "(%s) set pending xfer complete\n", __func__);
783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805
		atmci_set_pending(host, EVENT_XFER_COMPLETE);
		tasklet_schedule(&host->tasklet);

		/*
		 * Regardless of what the documentation says, we have
		 * to wait for NOTBUSY even after block read
		 * operations.
		 *
		 * When the DMA transfer is complete, the controller
		 * may still be reading the CRC from the card, i.e.
		 * the data transfer is still in progress and we
		 * haven't seen all the potential error bits yet.
		 *
		 * The interrupt handler will schedule a different
		 * tasklet to finish things up when the data transfer
		 * is completely done.
		 *
		 * We may not complete the mmc request here anyway
		 * because the mmc layer may call back and cause us to
		 * violate the "don't submit new operations from the
		 * completion callback" rule of the dma engine
		 * framework.
		 */
806
		atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
807 808 809
	}
}

810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857
/*
 * Returns a mask of interrupt flags to be enabled after the whole
 * request has been prepared.
 */
static u32 atmci_prepare_data(struct atmel_mci *host, struct mmc_data *data)
{
	u32 iflags;

	data->error = -EINPROGRESS;

	host->sg = data->sg;
	host->data = data;
	host->data_chan = NULL;

	iflags = ATMCI_DATA_ERROR_FLAGS;

	/*
	 * Errata: MMC data write operation with less than 12
	 * bytes is impossible.
	 *
	 * Errata: MCI Transmit Data Register (TDR) FIFO
	 * corruption when length is not multiple of 4.
	 */
	if (data->blocks * data->blksz < 12
			|| (data->blocks * data->blksz) & 3)
		host->need_reset = true;

	host->pio_offset = 0;
	if (data->flags & MMC_DATA_READ)
		iflags |= ATMCI_RXRDY;
	else
		iflags |= ATMCI_TXRDY;

	return iflags;
}

/*
 * Set interrupt flags and set block length into the MCI mode register even
 * if this value is also accessible in the MCI block register. It seems to be
 * necessary before the High Speed MCI version. It also map sg and configure
 * PDC registers.
 */
static u32
atmci_prepare_data_pdc(struct atmel_mci *host, struct mmc_data *data)
{
	u32 iflags, tmp;
	unsigned int sg_len;
	enum dma_data_direction dir;
858
	int i;
859 860 861 862 863 864 865 866 867 868 869 870 871 872 873

	data->error = -EINPROGRESS;

	host->data = data;
	host->sg = data->sg;
	iflags = ATMCI_DATA_ERROR_FLAGS;

	/* Enable pdc mode */
	atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCMODE);

	if (data->flags & MMC_DATA_READ) {
		dir = DMA_FROM_DEVICE;
		iflags |= ATMCI_ENDRX | ATMCI_RXBUFF;
	} else {
		dir = DMA_TO_DEVICE;
874
		iflags |= ATMCI_ENDTX | ATMCI_TXBUFE | ATMCI_BLKE;
875 876 877 878 879 880 881 882 883 884 885
	}

	/* Set BLKLEN */
	tmp = atmci_readl(host, ATMCI_MR);
	tmp &= 0x0000ffff;
	tmp |= ATMCI_BLKLEN(data->blksz);
	atmci_writel(host, ATMCI_MR, tmp);

	/* Configure PDC */
	host->data_size = data->blocks * data->blksz;
	sg_len = dma_map_sg(&host->pdev->dev, data->sg, data->sg_len, dir);
886 887

	if ((!host->caps.has_rwproof)
888
	    && (host->data->flags & MMC_DATA_WRITE)) {
889 890
		sg_copy_to_buffer(host->data->sg, host->data->sg_len,
		                  host->buffer, host->data_size);
891 892 893 894
		if (host->caps.has_bad_data_ordering)
			for (i = 0; i < host->data_size; i++)
				host->buffer[i] = swab32(host->buffer[i]);
	}
895

896 897 898 899 900 901 902 903
	if (host->data_size)
		atmci_pdc_set_both_buf(host,
			((dir == DMA_FROM_DEVICE) ? XFER_RECEIVE : XFER_TRANSMIT));

	return iflags;
}

static u32
904
atmci_prepare_data_dma(struct atmel_mci *host, struct mmc_data *data)
905 906 907 908 909 910
{
	struct dma_chan			*chan;
	struct dma_async_tx_descriptor	*desc;
	struct scatterlist		*sg;
	unsigned int			i;
	enum dma_data_direction		direction;
911
	enum dma_transfer_direction	slave_dirn;
912
	unsigned int			sglen;
913
	u32				maxburst;
914 915 916 917 918 919 920 921 922
	u32 iflags;

	data->error = -EINPROGRESS;

	WARN_ON(host->data);
	host->sg = NULL;
	host->data = data;

	iflags = ATMCI_DATA_ERROR_FLAGS;
923 924 925 926 927 928

	/*
	 * We don't do DMA on "complex" transfers, i.e. with
	 * non-word-aligned buffers or lengths. Also, we don't bother
	 * with all the DMA setup overhead for short transfers.
	 */
929 930
	if (data->blocks * data->blksz < ATMCI_DMA_THRESHOLD)
		return atmci_prepare_data(host, data);
931
	if (data->blksz & 3)
932
		return atmci_prepare_data(host, data);
933 934 935

	for_each_sg(data->sg, sg, data->sg_len, i) {
		if (sg->offset & 3 || sg->length & 3)
936
			return atmci_prepare_data(host, data);
937 938 939 940
	}

	/* If we don't have a channel, we can't do DMA */
	chan = host->dma.chan;
941
	if (chan)
942 943 944 945 946
		host->data_chan = chan;

	if (!chan)
		return -ENODEV;

947
	if (data->flags & MMC_DATA_READ) {
948
		direction = DMA_FROM_DEVICE;
949
		host->dma_conf.direction = slave_dirn = DMA_DEV_TO_MEM;
950
		maxburst = atmci_convert_chksize(host->dma_conf.src_maxburst);
951
	} else {
952
		direction = DMA_TO_DEVICE;
953
		host->dma_conf.direction = slave_dirn = DMA_MEM_TO_DEV;
954
		maxburst = atmci_convert_chksize(host->dma_conf.dst_maxburst);
955
	}
956

957 958
	atmci_writel(host, ATMCI_DMA, ATMCI_DMA_CHKSIZE(maxburst) | ATMCI_DMAEN);

959
	sglen = dma_map_sg(chan->device->dev, data->sg,
960
			data->sg_len, direction);
961

962
	dmaengine_slave_config(chan, &host->dma_conf);
963
	desc = dmaengine_prep_slave_sg(chan,
964
			data->sg, sglen, slave_dirn,
965 966
			DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc)
967
		goto unmap_exit;
968 969 970 971 972

	host->dma.data_desc = desc;
	desc->callback = atmci_dma_complete;
	desc->callback_param = host;

973
	return iflags;
974
unmap_exit:
975
	dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, direction);
976
	return -ENOMEM;
977 978
}

979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998
static void
atmci_submit_data(struct atmel_mci *host, struct mmc_data *data)
{
	return;
}

/*
 * Start PDC according to transfer direction.
 */
static void
atmci_submit_data_pdc(struct atmel_mci *host, struct mmc_data *data)
{
	if (data->flags & MMC_DATA_READ)
		atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTEN);
	else
		atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_TXTEN);
}

static void
atmci_submit_data_dma(struct atmel_mci *host, struct mmc_data *data)
999 1000 1001 1002 1003
{
	struct dma_chan			*chan = host->data_chan;
	struct dma_async_tx_descriptor	*desc = host->dma.data_desc;

	if (chan) {
1004 1005
		dmaengine_submit(desc);
		dma_async_issue_pending(chan);
1006 1007 1008
	}
}

1009
static void atmci_stop_transfer(struct atmel_mci *host)
1010
{
1011 1012
	dev_dbg(&host->pdev->dev,
	        "(%s) set pending xfer complete\n", __func__);
1013
	atmci_set_pending(host, EVENT_XFER_COMPLETE);
1014
	atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1015 1016
}

1017
/*
1018
 * Stop data transfer because error(s) occured.
1019
 */
1020
static void atmci_stop_transfer_pdc(struct atmel_mci *host)
1021
{
1022
	atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
1023
}
1024

1025 1026 1027
static void atmci_stop_transfer_dma(struct atmel_mci *host)
{
	struct dma_chan *chan = host->data_chan;
1028

1029 1030 1031 1032 1033
	if (chan) {
		dmaengine_terminate_all(chan);
		atmci_dma_cleanup(host);
	} else {
		/* Data transfer was stopped by the interrupt handler */
1034 1035
		dev_dbg(&host->pdev->dev,
		        "(%s) set pending xfer complete\n", __func__);
1036 1037
		atmci_set_pending(host, EVENT_XFER_COMPLETE);
		atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1038
	}
1039 1040
}

1041 1042 1043 1044
/*
 * Start a request: prepare data if needed, prepare the command and activate
 * interrupts.
 */
1045 1046
static void atmci_start_request(struct atmel_mci *host,
		struct atmel_mci_slot *slot)
1047
{
1048
	struct mmc_request	*mrq;
1049
	struct mmc_command	*cmd;
1050
	struct mmc_data		*data;
1051
	u32			iflags;
1052
	u32			cmdflags;
1053

1054 1055
	mrq = slot->mrq;
	host->cur_slot = slot;
1056
	host->mrq = mrq;
1057

1058 1059
	host->pending_events = 0;
	host->completed_events = 0;
1060
	host->cmd_status = 0;
1061
	host->data_status = 0;
1062

1063 1064
	dev_dbg(&host->pdev->dev, "start request: cmd %u\n", mrq->cmd->opcode);

1065
	if (host->need_reset || host->caps.need_reset_after_xfer) {
1066 1067
		iflags = atmci_readl(host, ATMCI_IMR);
		iflags &= (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB);
1068 1069 1070
		atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
		atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
		atmci_writel(host, ATMCI_MR, host->mode_reg);
1071
		if (host->caps.has_cfg_reg)
1072
			atmci_writel(host, ATMCI_CFG, host->cfg_reg);
1073
		atmci_writel(host, ATMCI_IER, iflags);
1074 1075
		host->need_reset = false;
	}
1076
	atmci_writel(host, ATMCI_SDCR, slot->sdc_reg);
1077

1078
	iflags = atmci_readl(host, ATMCI_IMR);
1079
	if (iflags & ~(ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
1080
		dev_dbg(&slot->mmc->class_dev, "WARNING: IMR=0x%08x\n",
1081 1082 1083 1084
				iflags);

	if (unlikely(test_and_clear_bit(ATMCI_CARD_NEED_INIT, &slot->flags))) {
		/* Send init sequence (74 clock cycles) */
1085 1086
		atmci_writel(host, ATMCI_CMDR, ATMCI_CMDR_SPCMD_INIT);
		while (!(atmci_readl(host, ATMCI_SR) & ATMCI_CMDRDY))
1087 1088
			cpu_relax();
	}
1089
	iflags = 0;
1090 1091
	data = mrq->data;
	if (data) {
1092
		atmci_set_timeout(host, slot, data);
1093 1094

		/* Must set block count/size before sending command */
1095
		atmci_writel(host, ATMCI_BLKR, ATMCI_BCNT(data->blocks)
1096
				| ATMCI_BLKLEN(data->blksz));
1097
		dev_vdbg(&slot->mmc->class_dev, "BLKR=0x%08x\n",
1098
			ATMCI_BCNT(data->blocks) | ATMCI_BLKLEN(data->blksz));
1099

1100
		iflags |= host->prepare_data(host, data);
1101 1102
	}

1103
	iflags |= ATMCI_CMDRDY;
1104
	cmd = mrq->cmd;
1105
	cmdflags = atmci_prepare_command(slot->mmc, cmd);
1106
	atmci_send_command(host, cmd, cmdflags);
1107 1108

	if (data)
1109
		host->submit_data(host, data);
1110 1111

	if (mrq->stop) {
1112
		host->stop_cmdr = atmci_prepare_command(slot->mmc, mrq->stop);
1113
		host->stop_cmdr |= ATMCI_CMDR_STOP_XFER;
1114
		if (!(data->flags & MMC_DATA_WRITE))
1115
			host->stop_cmdr |= ATMCI_CMDR_TRDIR_READ;
1116
		if (data->flags & MMC_DATA_STREAM)
1117
			host->stop_cmdr |= ATMCI_CMDR_STREAM;
1118
		else
1119
			host->stop_cmdr |= ATMCI_CMDR_MULTI_BLOCK;
1120 1121 1122 1123 1124 1125 1126 1127
	}

	/*
	 * We could have enabled interrupts earlier, but I suspect
	 * that would open up a nice can of interesting race
	 * conditions (e.g. command and data complete, but stop not
	 * prepared yet.)
	 */
1128
	atmci_writel(host, ATMCI_IER, iflags);
1129 1130

	mod_timer(&host->timer, jiffies +  msecs_to_jiffies(2000));
1131
}
1132

1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144
static void atmci_queue_request(struct atmel_mci *host,
		struct atmel_mci_slot *slot, struct mmc_request *mrq)
{
	dev_vdbg(&slot->mmc->class_dev, "queue request: state=%d\n",
			host->state);

	spin_lock_bh(&host->lock);
	slot->mrq = mrq;
	if (host->state == STATE_IDLE) {
		host->state = STATE_SENDING_CMD;
		atmci_start_request(host, slot);
	} else {
1145
		dev_dbg(&host->pdev->dev, "queue request\n");
1146 1147 1148 1149
		list_add_tail(&slot->queue_node, &host->queue);
	}
	spin_unlock_bh(&host->lock);
}
1150

1151 1152 1153 1154 1155 1156 1157
static void atmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct atmel_mci_slot	*slot = mmc_priv(mmc);
	struct atmel_mci	*host = slot->host;
	struct mmc_data		*data;

	WARN_ON(slot->mrq);
1158
	dev_dbg(&host->pdev->dev, "MRQ: cmd %u\n", mrq->cmd->opcode);
1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181

	/*
	 * We may "know" the card is gone even though there's still an
	 * electrical connection. If so, we really need to communicate
	 * this to the MMC core since there won't be any more
	 * interrupts as the card is completely removed. Otherwise,
	 * the MMC core might believe the card is still there even
	 * though the card was just removed very slowly.
	 */
	if (!test_bit(ATMCI_CARD_PRESENT, &slot->flags)) {
		mrq->cmd->error = -ENOMEDIUM;
		mmc_request_done(mmc, mrq);
		return;
	}

	/* We don't support multiple blocks of weird lengths. */
	data = mrq->data;
	if (data && data->blocks > 1 && data->blksz & 3) {
		mrq->cmd->error = -EINVAL;
		mmc_request_done(mmc, mrq);
	}

	atmci_queue_request(host, slot, mrq);
1182 1183 1184 1185
}

static void atmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
1186 1187 1188
	struct atmel_mci_slot	*slot = mmc_priv(mmc);
	struct atmel_mci	*host = slot->host;
	unsigned int		i;
1189

1190
	slot->sdc_reg &= ~ATMCI_SDCBUS_MASK;
1191 1192
	switch (ios->bus_width) {
	case MMC_BUS_WIDTH_1:
1193
		slot->sdc_reg |= ATMCI_SDCBUS_1BIT;
1194 1195
		break;
	case MMC_BUS_WIDTH_4:
1196
		slot->sdc_reg |= ATMCI_SDCBUS_4BIT;
1197 1198 1199
		break;
	}

1200
	if (ios->clock) {
1201
		unsigned int clock_min = ~0U;
1202 1203
		u32 clkdiv;

1204 1205
		spin_lock_bh(&host->lock);
		if (!host->mode_reg) {
1206
			clk_enable(host->mck);
1207 1208
			atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
			atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
1209
			if (host->caps.has_cfg_reg)
1210
				atmci_writel(host, ATMCI_CFG, host->cfg_reg);
1211
		}
1212

1213 1214 1215 1216 1217
		/*
		 * Use mirror of ios->clock to prevent race with mmc
		 * core ios update when finding the minimum.
		 */
		slot->clock = ios->clock;
1218
		for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
1219 1220 1221 1222 1223 1224
			if (host->slot[i] && host->slot[i]->clock
					&& host->slot[i]->clock < clock_min)
				clock_min = host->slot[i]->clock;
		}

		/* Calculate clock divider */
1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243
		if (host->caps.has_odd_clk_div) {
			clkdiv = DIV_ROUND_UP(host->bus_hz, clock_min) - 2;
			if (clkdiv > 511) {
				dev_warn(&mmc->class_dev,
				         "clock %u too slow; using %lu\n",
				         clock_min, host->bus_hz / (511 + 2));
				clkdiv = 511;
			}
			host->mode_reg = ATMCI_MR_CLKDIV(clkdiv >> 1)
			                 | ATMCI_MR_CLKODD(clkdiv & 1);
		} else {
			clkdiv = DIV_ROUND_UP(host->bus_hz, 2 * clock_min) - 1;
			if (clkdiv > 255) {
				dev_warn(&mmc->class_dev,
				         "clock %u too slow; using %lu\n",
				         clock_min, host->bus_hz / (2 * 256));
				clkdiv = 255;
			}
			host->mode_reg = ATMCI_MR_CLKDIV(clkdiv);
1244 1245
		}

1246 1247 1248 1249 1250
		/*
		 * WRPROOF and RDPROOF prevent overruns/underruns by
		 * stopping the clock when the FIFO is full/empty.
		 * This state is not expected to last for long.
		 */
1251
		if (host->caps.has_rwproof)
1252
			host->mode_reg |= (ATMCI_MR_WRPROOF | ATMCI_MR_RDPROOF);
1253

1254
		if (host->caps.has_cfg_reg) {
1255 1256
			/* setup High Speed mode in relation with card capacity */
			if (ios->timing == MMC_TIMING_SD_HS)
1257
				host->cfg_reg |= ATMCI_CFG_HSMODE;
1258
			else
1259
				host->cfg_reg &= ~ATMCI_CFG_HSMODE;
1260 1261 1262
		}

		if (list_empty(&host->queue)) {
1263
			atmci_writel(host, ATMCI_MR, host->mode_reg);
1264
			if (host->caps.has_cfg_reg)
1265
				atmci_writel(host, ATMCI_CFG, host->cfg_reg);
1266
		} else {
1267
			host->need_clock_update = true;
1268
		}
1269 1270

		spin_unlock_bh(&host->lock);
1271
	} else {
1272 1273 1274 1275
		bool any_slot_active = false;

		spin_lock_bh(&host->lock);
		slot->clock = 0;
1276
		for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
1277 1278 1279 1280
			if (host->slot[i] && host->slot[i]->clock) {
				any_slot_active = true;
				break;
			}
1281
		}
1282
		if (!any_slot_active) {
1283
			atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS);
1284
			if (host->mode_reg) {
1285
				atmci_readl(host, ATMCI_MR);
1286 1287 1288 1289 1290
				clk_disable(host->mck);
			}
			host->mode_reg = 0;
		}
		spin_unlock_bh(&host->lock);
1291 1292 1293
	}

	switch (ios->power_mode) {
1294 1295 1296
	case MMC_POWER_UP:
		set_bit(ATMCI_CARD_NEED_INIT, &slot->flags);
		break;
1297 1298 1299 1300 1301
	default:
		/*
		 * TODO: None of the currently available AVR32-based
		 * boards allow MMC power to be turned off. Implement
		 * power control when this can be tested properly.
1302 1303 1304 1305 1306 1307 1308
		 *
		 * We also need to hook this into the clock management
		 * somehow so that newly inserted cards aren't
		 * subjected to a fast clock before we have a chance
		 * to figure out what the maximum rate is. Currently,
		 * there's no way to avoid this, and there never will
		 * be for boards that don't support power control.
1309 1310 1311 1312 1313 1314 1315
		 */
		break;
	}
}

static int atmci_get_ro(struct mmc_host *mmc)
{
1316 1317
	int			read_only = -ENOSYS;
	struct atmel_mci_slot	*slot = mmc_priv(mmc);
1318

1319 1320
	if (gpio_is_valid(slot->wp_pin)) {
		read_only = gpio_get_value(slot->wp_pin);
1321 1322 1323 1324 1325 1326 1327
		dev_dbg(&mmc->class_dev, "card is %s\n",
				read_only ? "read-only" : "read-write");
	}

	return read_only;
}

1328 1329 1330 1331 1332 1333
static int atmci_get_cd(struct mmc_host *mmc)
{
	int			present = -ENOSYS;
	struct atmel_mci_slot	*slot = mmc_priv(mmc);

	if (gpio_is_valid(slot->detect_pin)) {
1334 1335
		present = !(gpio_get_value(slot->detect_pin) ^
			    slot->detect_is_active_high);
1336 1337 1338 1339 1340 1341 1342
		dev_dbg(&mmc->class_dev, "card is %spresent\n",
				present ? "" : "not ");
	}

	return present;
}

1343 1344 1345 1346 1347 1348
static void atmci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct atmel_mci_slot	*slot = mmc_priv(mmc);
	struct atmel_mci	*host = slot->host;

	if (enable)
1349
		atmci_writel(host, ATMCI_IER, slot->sdio_irq);
1350
	else
1351
		atmci_writel(host, ATMCI_IDR, slot->sdio_irq);
1352 1353
}

1354
static const struct mmc_host_ops atmci_ops = {
1355 1356 1357
	.request	= atmci_request,
	.set_ios	= atmci_set_ios,
	.get_ro		= atmci_get_ro,
1358
	.get_cd		= atmci_get_cd,
1359
	.enable_sdio_irq = atmci_enable_sdio_irq,
1360 1361
};

1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374
/* Called with host->lock held */
static void atmci_request_end(struct atmel_mci *host, struct mmc_request *mrq)
	__releases(&host->lock)
	__acquires(&host->lock)
{
	struct atmel_mci_slot	*slot = NULL;
	struct mmc_host		*prev_mmc = host->cur_slot->mmc;

	WARN_ON(host->cmd || host->data);

	/*
	 * Update the MMC clock rate if necessary. This may be
	 * necessary if set_ios() is called when a different slot is
L
Lucas De Marchi 已提交
1375
	 * busy transferring data.
1376
	 */
1377
	if (host->need_clock_update) {
1378
		atmci_writel(host, ATMCI_MR, host->mode_reg);
1379
		if (host->caps.has_cfg_reg)
1380
			atmci_writel(host, ATMCI_CFG, host->cfg_reg);
1381
	}
1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397

	host->cur_slot->mrq = NULL;
	host->mrq = NULL;
	if (!list_empty(&host->queue)) {
		slot = list_entry(host->queue.next,
				struct atmel_mci_slot, queue_node);
		list_del(&slot->queue_node);
		dev_vdbg(&host->pdev->dev, "list not empty: %s is next\n",
				mmc_hostname(slot->mmc));
		host->state = STATE_SENDING_CMD;
		atmci_start_request(host, slot);
	} else {
		dev_vdbg(&host->pdev->dev, "list empty\n");
		host->state = STATE_IDLE;
	}

1398 1399
	del_timer(&host->timer);

1400 1401 1402 1403 1404
	spin_unlock(&host->lock);
	mmc_request_done(prev_mmc, mrq);
	spin_lock(&host->lock);
}

1405
static void atmci_command_complete(struct atmel_mci *host,
1406
			struct mmc_command *cmd)
1407
{
1408 1409
	u32		status = host->cmd_status;

1410
	/* Read the response from the card (up to 16 bytes) */
1411 1412 1413 1414
	cmd->resp[0] = atmci_readl(host, ATMCI_RSPR);
	cmd->resp[1] = atmci_readl(host, ATMCI_RSPR);
	cmd->resp[2] = atmci_readl(host, ATMCI_RSPR);
	cmd->resp[3] = atmci_readl(host, ATMCI_RSPR);
1415

1416
	if (status & ATMCI_RTOE)
1417
		cmd->error = -ETIMEDOUT;
1418
	else if ((cmd->flags & MMC_RSP_CRC) && (status & ATMCI_RCRCE))
1419
		cmd->error = -EILSEQ;
1420
	else if (status & (ATMCI_RINDE | ATMCI_RDIRE | ATMCI_RENDE))
1421
		cmd->error = -EIO;
1422 1423 1424 1425 1426 1427
	else if (host->mrq->data && (host->mrq->data->blksz & 3)) {
		if (host->caps.need_blksz_mul_4) {
			cmd->error = -EINVAL;
			host->need_reset = 1;
		}
	} else
1428 1429 1430 1431 1432
		cmd->error = 0;
}

static void atmci_detect_change(unsigned long data)
{
1433 1434 1435
	struct atmel_mci_slot	*slot = (struct atmel_mci_slot *)data;
	bool			present;
	bool			present_old;
1436 1437

	/*
1438 1439 1440 1441
	 * atmci_cleanup_slot() sets the ATMCI_SHUTDOWN flag before
	 * freeing the interrupt. We must not re-enable the interrupt
	 * if it has been freed, and if we're shutting down, it
	 * doesn't really matter whether the card is present or not.
1442 1443
	 */
	smp_rmb();
1444
	if (test_bit(ATMCI_SHUTDOWN, &slot->flags))
1445 1446
		return;

1447
	enable_irq(gpio_to_irq(slot->detect_pin));
1448 1449
	present = !(gpio_get_value(slot->detect_pin) ^
		    slot->detect_is_active_high);
1450
	present_old = test_bit(ATMCI_CARD_PRESENT, &slot->flags);
1451

1452 1453
	dev_vdbg(&slot->mmc->class_dev, "detect change: %d (was %d)\n",
			present, present_old);
1454

1455 1456 1457 1458 1459
	if (present != present_old) {
		struct atmel_mci	*host = slot->host;
		struct mmc_request	*mrq;

		dev_dbg(&slot->mmc->class_dev, "card %s\n",
1460 1461
			present ? "inserted" : "removed");

1462 1463 1464 1465 1466 1467
		spin_lock(&host->lock);

		if (!present)
			clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
		else
			set_bit(ATMCI_CARD_PRESENT, &slot->flags);
1468 1469

		/* Clean up queue if present */
1470
		mrq = slot->mrq;
1471
		if (mrq) {
1472 1473 1474 1475 1476
			if (mrq == host->mrq) {
				/*
				 * Reset controller to terminate any ongoing
				 * commands or data transfers.
				 */
1477 1478 1479
				atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
				atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
				atmci_writel(host, ATMCI_MR, host->mode_reg);
1480
				if (host->caps.has_cfg_reg)
1481
					atmci_writel(host, ATMCI_CFG, host->cfg_reg);
1482 1483 1484 1485 1486 1487

				host->data = NULL;
				host->cmd = NULL;

				switch (host->state) {
				case STATE_IDLE:
1488
					break;
1489 1490
				case STATE_SENDING_CMD:
					mrq->cmd->error = -ENOMEDIUM;
1491 1492 1493 1494
					if (mrq->data)
						host->stop_transfer(host);
					break;
				case STATE_DATA_XFER:
1495
					mrq->data->error = -ENOMEDIUM;
1496
					host->stop_transfer(host);
1497
					break;
1498 1499 1500
				case STATE_WAITING_NOTBUSY:
					mrq->data->error = -ENOMEDIUM;
					break;
1501 1502 1503
				case STATE_SENDING_STOP:
					mrq->stop->error = -ENOMEDIUM;
					break;
1504 1505
				case STATE_END_REQUEST:
					break;
1506
				}
1507

1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520
				atmci_request_end(host, mrq);
			} else {
				list_del(&slot->queue_node);
				mrq->cmd->error = -ENOMEDIUM;
				if (mrq->data)
					mrq->data->error = -ENOMEDIUM;
				if (mrq->stop)
					mrq->stop->error = -ENOMEDIUM;

				spin_unlock(&host->lock);
				mmc_request_done(slot->mmc, mrq);
				spin_lock(&host->lock);
			}
1521
		}
1522
		spin_unlock(&host->lock);
1523

1524
		mmc_detect_change(slot->mmc, 0);
1525 1526 1527 1528 1529
	}
}

static void atmci_tasklet_func(unsigned long priv)
{
1530
	struct atmel_mci	*host = (struct atmel_mci *)priv;
1531 1532
	struct mmc_request	*mrq = host->mrq;
	struct mmc_data		*data = host->data;
1533 1534 1535 1536
	enum atmel_mci_state	state = host->state;
	enum atmel_mci_state	prev_state;
	u32			status;

1537 1538
	spin_lock(&host->lock);

1539
	state = host->state;
1540

1541
	dev_vdbg(&host->pdev->dev,
1542 1543
		"tasklet: state %u pending/completed/mask %lx/%lx/%x\n",
		state, host->pending_events, host->completed_events,
1544
		atmci_readl(host, ATMCI_IMR));
1545

1546 1547
	do {
		prev_state = state;
1548
		dev_dbg(&host->pdev->dev, "FSM: state=%d\n", state);
1549

1550
		switch (state) {
1551 1552 1553
		case STATE_IDLE:
			break;

1554
		case STATE_SENDING_CMD:
1555 1556 1557 1558 1559 1560
			/*
			 * Command has been sent, we are waiting for command
			 * ready. Then we have three next states possible:
			 * END_REQUEST by default, WAITING_NOTBUSY if it's a
			 * command needing it or DATA_XFER if there is data.
			 */
1561
			dev_dbg(&host->pdev->dev, "FSM: cmd ready?\n");
1562
			if (!atmci_test_and_clear_pending(host,
1563
						EVENT_CMD_RDY))
1564
				break;
1565

1566
			dev_dbg(&host->pdev->dev, "set completed cmd ready\n");
1567
			host->cmd = NULL;
1568
			atmci_set_completed(host, EVENT_CMD_RDY);
1569
			atmci_command_complete(host, mrq->cmd);
1570
			if (mrq->data) {
1571 1572
				dev_dbg(&host->pdev->dev,
				        "command with data transfer");
1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586
				/*
				 * If there is a command error don't start
				 * data transfer.
				 */
				if (mrq->cmd->error) {
					host->stop_transfer(host);
					host->data = NULL;
					atmci_writel(host, ATMCI_IDR,
					             ATMCI_TXRDY | ATMCI_RXRDY
					             | ATMCI_DATA_ERROR_FLAGS);
					state = STATE_END_REQUEST;
				} else
					state = STATE_DATA_XFER;
			} else if ((!mrq->data) && (mrq->cmd->flags & MMC_RSP_BUSY)) {
1587 1588
				dev_dbg(&host->pdev->dev,
				        "command response need waiting notbusy");
1589 1590 1591 1592
				atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
				state = STATE_WAITING_NOTBUSY;
			} else
				state = STATE_END_REQUEST;
1593

1594
			break;
1595

1596
		case STATE_DATA_XFER:
1597 1598
			if (atmci_test_and_clear_pending(host,
						EVENT_DATA_ERROR)) {
1599
				dev_dbg(&host->pdev->dev, "set completed data error\n");
1600 1601
				atmci_set_completed(host, EVENT_DATA_ERROR);
				state = STATE_END_REQUEST;
1602 1603
				break;
			}
1604

1605 1606 1607 1608 1609 1610 1611
			/*
			 * A data transfer is in progress. The event expected
			 * to move to the next state depends of data transfer
			 * type (PDC or DMA). Once transfer done we can move
			 * to the next step which is WAITING_NOTBUSY in write
			 * case and directly SENDING_STOP in read case.
			 */
1612
			dev_dbg(&host->pdev->dev, "FSM: xfer complete?\n");
1613 1614 1615
			if (!atmci_test_and_clear_pending(host,
						EVENT_XFER_COMPLETE))
				break;
1616

1617 1618 1619
			dev_dbg(&host->pdev->dev,
			        "(%s) set completed xfer complete\n",
				__func__);
1620
			atmci_set_completed(host, EVENT_XFER_COMPLETE);
1621

1622 1623 1624 1625 1626 1627 1628
			if (host->data->flags & MMC_DATA_WRITE) {
				atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
				state = STATE_WAITING_NOTBUSY;
			} else if (host->mrq->stop) {
				atmci_writel(host, ATMCI_IER, ATMCI_CMDRDY);
				atmci_send_stop_cmd(host, data);
				state = STATE_SENDING_STOP;
1629
			} else {
1630
				host->data = NULL;
1631 1632
				data->bytes_xfered = data->blocks * data->blksz;
				data->error = 0;
1633
				state = STATE_END_REQUEST;
1634
			}
1635
			break;
1636

1637 1638 1639 1640 1641 1642 1643
		case STATE_WAITING_NOTBUSY:
			/*
			 * We can be in the state for two reasons: a command
			 * requiring waiting not busy signal (stop command
			 * included) or a write operation. In the latest case,
			 * we need to send a stop command.
			 */
1644
			dev_dbg(&host->pdev->dev, "FSM: not busy?\n");
1645 1646 1647
			if (!atmci_test_and_clear_pending(host,
						EVENT_NOTBUSY))
				break;
1648

1649
			dev_dbg(&host->pdev->dev, "set completed not busy\n");
1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672
			atmci_set_completed(host, EVENT_NOTBUSY);

			if (host->data) {
				/*
				 * For some commands such as CMD53, even if
				 * there is data transfer, there is no stop
				 * command to send.
				 */
				if (host->mrq->stop) {
					atmci_writel(host, ATMCI_IER,
					             ATMCI_CMDRDY);
					atmci_send_stop_cmd(host, data);
					state = STATE_SENDING_STOP;
				} else {
					host->data = NULL;
					data->bytes_xfered = data->blocks
					                     * data->blksz;
					data->error = 0;
					state = STATE_END_REQUEST;
				}
			} else
				state = STATE_END_REQUEST;
			break;
1673 1674

		case STATE_SENDING_STOP:
1675 1676 1677 1678 1679 1680
			/*
			 * In this state, it is important to set host->data to
			 * NULL (which is tested in the waiting notbusy state)
			 * in order to go to the end request state instead of
			 * sending stop again.
			 */
1681
			dev_dbg(&host->pdev->dev, "FSM: cmd ready?\n");
1682
			if (!atmci_test_and_clear_pending(host,
1683
						EVENT_CMD_RDY))
1684 1685
				break;

1686
			dev_dbg(&host->pdev->dev, "FSM: cmd ready\n");
1687
			host->cmd = NULL;
1688 1689 1690
			host->data = NULL;
			data->bytes_xfered = data->blocks * data->blksz;
			data->error = 0;
1691
			atmci_command_complete(host, mrq->stop);
1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702
			if (mrq->stop->error) {
				host->stop_transfer(host);
				atmci_writel(host, ATMCI_IDR,
				             ATMCI_TXRDY | ATMCI_RXRDY
				             | ATMCI_DATA_ERROR_FLAGS);
				state = STATE_END_REQUEST;
			} else {
				atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
				state = STATE_WAITING_NOTBUSY;
			}
			break;
1703

1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
		case STATE_END_REQUEST:
			atmci_writel(host, ATMCI_IDR, ATMCI_TXRDY | ATMCI_RXRDY
			                   | ATMCI_DATA_ERROR_FLAGS);
			status = host->data_status;
			if (unlikely(status)) {
				host->stop_transfer(host);
				host->data = NULL;
				if (status & ATMCI_DTOE) {
					data->error = -ETIMEDOUT;
				} else if (status & ATMCI_DCRCE) {
					data->error = -EILSEQ;
				} else {
					data->error = -EIO;
				}
			}
1719

1720 1721
			atmci_request_end(host, host->mrq);
			state = STATE_IDLE;
1722 1723 1724 1725 1726
			break;
		}
	} while (state != prev_state);

	host->state = state;
1727 1728

	spin_unlock(&host->lock);
1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741
}

static void atmci_read_data_pio(struct atmel_mci *host)
{
	struct scatterlist	*sg = host->sg;
	void			*buf = sg_virt(sg);
	unsigned int		offset = host->pio_offset;
	struct mmc_data		*data = host->data;
	u32			value;
	u32			status;
	unsigned int		nbytes = 0;

	do {
1742
		value = atmci_readl(host, ATMCI_RDR);
1743 1744 1745 1746 1747 1748 1749
		if (likely(offset + 4 <= sg->length)) {
			put_unaligned(value, (u32 *)(buf + offset));

			offset += 4;
			nbytes += 4;

			if (offset == sg->length) {
1750
				flush_dcache_page(sg_page(sg));
1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773
				host->sg = sg = sg_next(sg);
				if (!sg)
					goto done;

				offset = 0;
				buf = sg_virt(sg);
			}
		} else {
			unsigned int remaining = sg->length - offset;
			memcpy(buf + offset, &value, remaining);
			nbytes += remaining;

			flush_dcache_page(sg_page(sg));
			host->sg = sg = sg_next(sg);
			if (!sg)
				goto done;

			offset = 4 - remaining;
			buf = sg_virt(sg);
			memcpy(buf, (u8 *)&value + remaining, offset);
			nbytes += offset;
		}

1774
		status = atmci_readl(host, ATMCI_SR);
1775
		if (status & ATMCI_DATA_ERROR_FLAGS) {
1776
			atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_RXRDY
1777 1778
						| ATMCI_DATA_ERROR_FLAGS));
			host->data_status = status;
1779 1780
			data->bytes_xfered += nbytes;
			return;
1781
		}
1782
	} while (status & ATMCI_RXRDY);
1783 1784 1785 1786 1787 1788 1789

	host->pio_offset = offset;
	data->bytes_xfered += nbytes;

	return;

done:
1790 1791
	atmci_writel(host, ATMCI_IDR, ATMCI_RXRDY);
	atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1792
	data->bytes_xfered += nbytes;
1793
	smp_wmb();
1794
	atmci_set_pending(host, EVENT_XFER_COMPLETE);
1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809
}

static void atmci_write_data_pio(struct atmel_mci *host)
{
	struct scatterlist	*sg = host->sg;
	void			*buf = sg_virt(sg);
	unsigned int		offset = host->pio_offset;
	struct mmc_data		*data = host->data;
	u32			value;
	u32			status;
	unsigned int		nbytes = 0;

	do {
		if (likely(offset + 4 <= sg->length)) {
			value = get_unaligned((u32 *)(buf + offset));
1810
			atmci_writel(host, ATMCI_TDR, value);
1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830

			offset += 4;
			nbytes += 4;
			if (offset == sg->length) {
				host->sg = sg = sg_next(sg);
				if (!sg)
					goto done;

				offset = 0;
				buf = sg_virt(sg);
			}
		} else {
			unsigned int remaining = sg->length - offset;

			value = 0;
			memcpy(&value, buf + offset, remaining);
			nbytes += remaining;

			host->sg = sg = sg_next(sg);
			if (!sg) {
1831
				atmci_writel(host, ATMCI_TDR, value);
1832 1833 1834 1835 1836 1837
				goto done;
			}

			offset = 4 - remaining;
			buf = sg_virt(sg);
			memcpy((u8 *)&value + remaining, buf, offset);
1838
			atmci_writel(host, ATMCI_TDR, value);
1839 1840 1841
			nbytes += offset;
		}

1842
		status = atmci_readl(host, ATMCI_SR);
1843
		if (status & ATMCI_DATA_ERROR_FLAGS) {
1844
			atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_TXRDY
1845 1846
						| ATMCI_DATA_ERROR_FLAGS));
			host->data_status = status;
1847 1848
			data->bytes_xfered += nbytes;
			return;
1849
		}
1850
	} while (status & ATMCI_TXRDY);
1851 1852 1853 1854 1855 1856 1857

	host->pio_offset = offset;
	data->bytes_xfered += nbytes;

	return;

done:
1858 1859
	atmci_writel(host, ATMCI_IDR, ATMCI_TXRDY);
	atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1860
	data->bytes_xfered += nbytes;
1861
	smp_wmb();
1862
	atmci_set_pending(host, EVENT_XFER_COMPLETE);
1863 1864
}

1865 1866 1867 1868
static void atmci_sdio_interrupt(struct atmel_mci *host, u32 status)
{
	int	i;

1869
	for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
1870 1871 1872 1873 1874 1875 1876 1877
		struct atmel_mci_slot *slot = host->slot[i];
		if (slot && (status & slot->sdio_irq)) {
			mmc_signal_sdio_irq(slot->mmc);
		}
	}
}


1878 1879
static irqreturn_t atmci_interrupt(int irq, void *dev_id)
{
1880
	struct atmel_mci	*host = dev_id;
1881 1882 1883 1884
	u32			status, mask, pending;
	unsigned int		pass_count = 0;

	do {
1885 1886
		status = atmci_readl(host, ATMCI_SR);
		mask = atmci_readl(host, ATMCI_IMR);
1887 1888 1889 1890 1891
		pending = status & mask;
		if (!pending)
			break;

		if (pending & ATMCI_DATA_ERROR_FLAGS) {
1892
			dev_dbg(&host->pdev->dev, "IRQ: data error\n");
1893
			atmci_writel(host, ATMCI_IDR, ATMCI_DATA_ERROR_FLAGS
1894 1895 1896
					| ATMCI_RXRDY | ATMCI_TXRDY
					| ATMCI_ENDRX | ATMCI_ENDTX
					| ATMCI_RXBUFF | ATMCI_TXBUFE);
1897

1898
			host->data_status = status;
1899
			dev_dbg(&host->pdev->dev, "set pending data error\n");
1900
			smp_wmb();
1901 1902 1903
			atmci_set_pending(host, EVENT_DATA_ERROR);
			tasklet_schedule(&host->tasklet);
		}
1904 1905

		if (pending & ATMCI_TXBUFE) {
1906
			dev_dbg(&host->pdev->dev, "IRQ: tx buffer empty\n");
1907
			atmci_writel(host, ATMCI_IDR, ATMCI_TXBUFE);
1908
			atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX);
1909 1910 1911 1912 1913 1914 1915
			/*
			 * We can receive this interruption before having configured
			 * the second pdc buffer, so we need to reconfigure first and
			 * second buffers again
			 */
			if (host->data_size) {
				atmci_pdc_set_both_buf(host, XFER_TRANSMIT);
1916
				atmci_writel(host, ATMCI_IER, ATMCI_ENDTX);
1917 1918 1919 1920
				atmci_writel(host, ATMCI_IER, ATMCI_TXBUFE);
			} else {
				atmci_pdc_complete(host);
			}
1921
		} else if (pending & ATMCI_ENDTX) {
1922
			dev_dbg(&host->pdev->dev, "IRQ: end of tx buffer\n");
1923
			atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX);
1924 1925 1926

			if (host->data_size) {
				atmci_pdc_set_single_buf(host,
1927 1928
						XFER_TRANSMIT, PDC_SECOND_BUF);
				atmci_writel(host, ATMCI_IER, ATMCI_ENDTX);
1929 1930 1931 1932
			}
		}

		if (pending & ATMCI_RXBUFF) {
1933
			dev_dbg(&host->pdev->dev, "IRQ: rx buffer full\n");
1934
			atmci_writel(host, ATMCI_IDR, ATMCI_RXBUFF);
1935
			atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX);
1936 1937 1938 1939 1940 1941 1942
			/*
			 * We can receive this interruption before having configured
			 * the second pdc buffer, so we need to reconfigure first and
			 * second buffers again
			 */
			if (host->data_size) {
				atmci_pdc_set_both_buf(host, XFER_RECEIVE);
1943
				atmci_writel(host, ATMCI_IER, ATMCI_ENDRX);
1944 1945 1946 1947
				atmci_writel(host, ATMCI_IER, ATMCI_RXBUFF);
			} else {
				atmci_pdc_complete(host);
			}
1948
		} else if (pending & ATMCI_ENDRX) {
1949
			dev_dbg(&host->pdev->dev, "IRQ: end of rx buffer\n");
1950 1951 1952 1953 1954 1955 1956
			atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX);

			if (host->data_size) {
				atmci_pdc_set_single_buf(host,
						XFER_RECEIVE, PDC_SECOND_BUF);
				atmci_writel(host, ATMCI_IER, ATMCI_ENDRX);
			}
1957 1958
		}

1959 1960 1961 1962 1963 1964 1965
		/*
		 * First mci IPs, so mainly the ones having pdc, have some
		 * issues with the notbusy signal. You can't get it after
		 * data transmission if you have not sent a stop command.
		 * The appropriate workaround is to use the BLKE signal.
		 */
		if (pending & ATMCI_BLKE) {
1966
			dev_dbg(&host->pdev->dev, "IRQ: blke\n");
1967 1968
			atmci_writel(host, ATMCI_IDR, ATMCI_BLKE);
			smp_wmb();
1969
			dev_dbg(&host->pdev->dev, "set pending notbusy\n");
1970 1971 1972
			atmci_set_pending(host, EVENT_NOTBUSY);
			tasklet_schedule(&host->tasklet);
		}
1973

1974
		if (pending & ATMCI_NOTBUSY) {
1975
			dev_dbg(&host->pdev->dev, "IRQ: not_busy\n");
1976
			atmci_writel(host, ATMCI_IDR, ATMCI_NOTBUSY);
1977
			smp_wmb();
1978
			dev_dbg(&host->pdev->dev, "set pending notbusy\n");
1979
			atmci_set_pending(host, EVENT_NOTBUSY);
1980 1981
			tasklet_schedule(&host->tasklet);
		}
1982

1983
		if (pending & ATMCI_RXRDY)
1984
			atmci_read_data_pio(host);
1985
		if (pending & ATMCI_TXRDY)
1986 1987
			atmci_write_data_pio(host);

1988
		if (pending & ATMCI_CMDRDY) {
1989
			dev_dbg(&host->pdev->dev, "IRQ: cmd ready\n");
1990 1991 1992
			atmci_writel(host, ATMCI_IDR, ATMCI_CMDRDY);
			host->cmd_status = status;
			smp_wmb();
1993
			dev_dbg(&host->pdev->dev, "set pending cmd rdy\n");
1994 1995 1996
			atmci_set_pending(host, EVENT_CMD_RDY);
			tasklet_schedule(&host->tasklet);
		}
1997

1998
		if (pending & (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
1999 2000
			atmci_sdio_interrupt(host, status);

2001 2002 2003 2004 2005 2006 2007
	} while (pass_count++ < 5);

	return pass_count ? IRQ_HANDLED : IRQ_NONE;
}

static irqreturn_t atmci_detect_interrupt(int irq, void *dev_id)
{
2008
	struct atmel_mci_slot	*slot = dev_id;
2009 2010 2011 2012 2013 2014 2015

	/*
	 * Disable interrupts until the pin has stabilized and check
	 * the state then. Use mod_timer() since we may be in the
	 * middle of the timer routine when this interrupt triggers.
	 */
	disable_irq_nosync(irq);
2016
	mod_timer(&slot->detect_timer, jiffies + msecs_to_jiffies(20));
2017 2018 2019 2020

	return IRQ_HANDLED;
}

2021 2022
static int __init atmci_init_slot(struct atmel_mci *host,
		struct mci_slot_pdata *slot_data, unsigned int id,
2023
		u32 sdc_reg, u32 sdio_irq)
2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036
{
	struct mmc_host			*mmc;
	struct atmel_mci_slot		*slot;

	mmc = mmc_alloc_host(sizeof(struct atmel_mci_slot), &host->pdev->dev);
	if (!mmc)
		return -ENOMEM;

	slot = mmc_priv(mmc);
	slot->mmc = mmc;
	slot->host = host;
	slot->detect_pin = slot_data->detect_pin;
	slot->wp_pin = slot_data->wp_pin;
2037
	slot->detect_is_active_high = slot_data->detect_is_active_high;
2038
	slot->sdc_reg = sdc_reg;
2039
	slot->sdio_irq = sdio_irq;
2040 2041 2042 2043 2044

	mmc->ops = &atmci_ops;
	mmc->f_min = DIV_ROUND_UP(host->bus_hz, 512);
	mmc->f_max = host->bus_hz / 2;
	mmc->ocr_avail	= MMC_VDD_32_33 | MMC_VDD_33_34;
2045 2046
	if (sdio_irq)
		mmc->caps |= MMC_CAP_SDIO_IRQ;
2047
	if (host->caps.has_highspeed)
2048
		mmc->caps |= MMC_CAP_SD_HIGHSPEED;
2049 2050 2051 2052 2053 2054
	/*
	 * Without the read/write proof capability, it is strongly suggested to
	 * use only one bit for data to prevent fifo underruns and overruns
	 * which will corrupt data.
	 */
	if ((slot_data->bus_width >= 4) && host->caps.has_rwproof)
2055 2056
		mmc->caps |= MMC_CAP_4_BIT_DATA;

2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068
	if (atmci_get_version(host) < 0x200) {
		mmc->max_segs = 256;
		mmc->max_blk_size = 4095;
		mmc->max_blk_count = 256;
		mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
		mmc->max_seg_size = mmc->max_blk_size * mmc->max_segs;
	} else {
		mmc->max_segs = 64;
		mmc->max_req_size = 32768 * 512;
		mmc->max_blk_size = 32768;
		mmc->max_blk_count = 512;
	}
2069 2070 2071 2072 2073 2074 2075

	/* Assume card is present initially */
	set_bit(ATMCI_CARD_PRESENT, &slot->flags);
	if (gpio_is_valid(slot->detect_pin)) {
		if (gpio_request(slot->detect_pin, "mmc_detect")) {
			dev_dbg(&mmc->class_dev, "no detect pin available\n");
			slot->detect_pin = -EBUSY;
2076 2077
		} else if (gpio_get_value(slot->detect_pin) ^
				slot->detect_is_active_high) {
2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142
			clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
		}
	}

	if (!gpio_is_valid(slot->detect_pin))
		mmc->caps |= MMC_CAP_NEEDS_POLL;

	if (gpio_is_valid(slot->wp_pin)) {
		if (gpio_request(slot->wp_pin, "mmc_wp")) {
			dev_dbg(&mmc->class_dev, "no WP pin available\n");
			slot->wp_pin = -EBUSY;
		}
	}

	host->slot[id] = slot;
	mmc_add_host(mmc);

	if (gpio_is_valid(slot->detect_pin)) {
		int ret;

		setup_timer(&slot->detect_timer, atmci_detect_change,
				(unsigned long)slot);

		ret = request_irq(gpio_to_irq(slot->detect_pin),
				atmci_detect_interrupt,
				IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING,
				"mmc-detect", slot);
		if (ret) {
			dev_dbg(&mmc->class_dev,
				"could not request IRQ %d for detect pin\n",
				gpio_to_irq(slot->detect_pin));
			gpio_free(slot->detect_pin);
			slot->detect_pin = -EBUSY;
		}
	}

	atmci_init_debugfs(slot);

	return 0;
}

static void __exit atmci_cleanup_slot(struct atmel_mci_slot *slot,
		unsigned int id)
{
	/* Debugfs stuff is cleaned up by mmc core */

	set_bit(ATMCI_SHUTDOWN, &slot->flags);
	smp_wmb();

	mmc_remove_host(slot->mmc);

	if (gpio_is_valid(slot->detect_pin)) {
		int pin = slot->detect_pin;

		free_irq(gpio_to_irq(pin), slot);
		del_timer_sync(&slot->detect_timer);
		gpio_free(pin);
	}
	if (gpio_is_valid(slot->wp_pin))
		gpio_free(slot->wp_pin);

	slot->host->slot[id] = NULL;
	mmc_free_host(slot->mmc);
}

2143
static bool atmci_filter(struct dma_chan *chan, void *slave)
2144
{
2145
	struct mci_dma_data	*sl = slave;
2146

2147 2148
	if (sl && find_slave_dev(sl) == chan->device->dev) {
		chan->private = slave_data_ptr(sl);
2149
		return true;
2150
	} else {
2151
		return false;
2152
	}
2153
}
2154

2155
static bool atmci_configure_dma(struct atmel_mci *host)
2156 2157 2158 2159
{
	struct mci_platform_data	*pdata;

	if (host == NULL)
2160
		return false;
2161 2162 2163 2164 2165 2166 2167 2168 2169 2170

	pdata = host->pdev->dev.platform_data;

	if (pdata && find_slave_dev(pdata->dma_slave)) {
		dma_cap_mask_t mask;

		/* Try to grab a DMA channel */
		dma_cap_zero(mask);
		dma_cap_set(DMA_SLAVE, mask);
		host->dma.chan =
2171
			dma_request_channel(mask, atmci_filter, pdata->dma_slave);
2172
	}
2173 2174 2175 2176
	if (!host->dma.chan) {
		dev_warn(&host->pdev->dev, "no DMA channel available\n");
		return false;
	} else {
2177
		dev_info(&host->pdev->dev,
L
Ludovic Desroches 已提交
2178
					"using %s for DMA transfers\n",
2179
					dma_chan_name(host->dma.chan));
2180 2181 2182 2183 2184 2185 2186 2187

		host->dma_conf.src_addr = host->mapbase + ATMCI_RDR;
		host->dma_conf.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
		host->dma_conf.src_maxburst = 1;
		host->dma_conf.dst_addr = host->mapbase + ATMCI_TDR;
		host->dma_conf.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
		host->dma_conf.dst_maxburst = 1;
		host->dma_conf.device_fc = false;
2188 2189
		return true;
	}
2190
}
2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205

/*
 * HSMCI (High Speed MCI) module is not fully compatible with MCI module.
 * HSMCI provides DMA support and a new config register but no more supports
 * PDC.
 */
static void __init atmci_get_cap(struct atmel_mci *host)
{
	unsigned int version;

	version = atmci_get_version(host);
	dev_info(&host->pdev->dev,
			"version: 0x%x\n", version);

	host->caps.has_dma = 0;
2206
	host->caps.has_pdc = 1;
2207 2208 2209 2210
	host->caps.has_cfg_reg = 0;
	host->caps.has_cstor_reg = 0;
	host->caps.has_highspeed = 0;
	host->caps.has_rwproof = 0;
2211
	host->caps.has_odd_clk_div = 0;
2212 2213 2214
	host->caps.has_bad_data_ordering = 1;
	host->caps.need_reset_after_xfer = 1;
	host->caps.need_blksz_mul_4 = 1;
2215 2216 2217 2218

	/* keep only major version number */
	switch (version & 0xf00) {
	case 0x500:
2219 2220 2221
		host->caps.has_odd_clk_div = 1;
	case 0x400:
	case 0x300:
2222 2223
#ifdef CONFIG_AT_HDMAC
		host->caps.has_dma = 1;
2224
#else
2225 2226
		dev_info(&host->pdev->dev,
			"has dma capability but dma engine is not selected, then use pio\n");
2227
#endif
2228
		host->caps.has_pdc = 0;
2229 2230 2231
		host->caps.has_cfg_reg = 1;
		host->caps.has_cstor_reg = 1;
		host->caps.has_highspeed = 1;
2232
	case 0x200:
2233
		host->caps.has_rwproof = 1;
2234
		host->caps.need_blksz_mul_4 = 0;
2235
	case 0x100:
2236 2237 2238
		host->caps.has_bad_data_ordering = 0;
		host->caps.need_reset_after_xfer = 0;
	case 0x0:
2239 2240
		break;
	default:
2241
		host->caps.has_pdc = 0;
2242 2243 2244 2245 2246
		dev_warn(&host->pdev->dev,
				"Unmanaged mci version, set minimum capabilities\n");
		break;
	}
}
2247

2248 2249 2250
static int __init atmci_probe(struct platform_device *pdev)
{
	struct mci_platform_data	*pdata;
2251 2252 2253 2254 2255
	struct atmel_mci		*host;
	struct resource			*regs;
	unsigned int			nr_slots;
	int				irq;
	int				ret;
2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266

	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!regs)
		return -ENXIO;
	pdata = pdev->dev.platform_data;
	if (!pdata)
		return -ENXIO;
	irq = platform_get_irq(pdev, 0);
	if (irq < 0)
		return irq;

2267 2268
	host = kzalloc(sizeof(struct atmel_mci), GFP_KERNEL);
	if (!host)
2269 2270 2271
		return -ENOMEM;

	host->pdev = pdev;
2272 2273
	spin_lock_init(&host->lock);
	INIT_LIST_HEAD(&host->queue);
2274 2275 2276 2277 2278 2279 2280 2281

	host->mck = clk_get(&pdev->dev, "mci_clk");
	if (IS_ERR(host->mck)) {
		ret = PTR_ERR(host->mck);
		goto err_clk_get;
	}

	ret = -ENOMEM;
2282
	host->regs = ioremap(regs->start, resource_size(regs));
2283 2284 2285 2286
	if (!host->regs)
		goto err_ioremap;

	clk_enable(host->mck);
2287
	atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
2288 2289 2290 2291 2292
	host->bus_hz = clk_get_rate(host->mck);
	clk_disable(host->mck);

	host->mapbase = regs->start;

2293
	tasklet_init(&host->tasklet, atmci_tasklet_func, (unsigned long)host);
2294

2295
	ret = request_irq(irq, atmci_interrupt, 0, dev_name(&pdev->dev), host);
2296 2297 2298
	if (ret)
		goto err_request_irq;

2299 2300
	/* Get MCI capabilities and set operations according to it */
	atmci_get_cap(host);
2301
	if (host->caps.has_dma && atmci_configure_dma(host)) {
2302 2303 2304 2305 2306 2307 2308 2309 2310
		host->prepare_data = &atmci_prepare_data_dma;
		host->submit_data = &atmci_submit_data_dma;
		host->stop_transfer = &atmci_stop_transfer_dma;
	} else if (host->caps.has_pdc) {
		dev_info(&pdev->dev, "using PDC\n");
		host->prepare_data = &atmci_prepare_data_pdc;
		host->submit_data = &atmci_submit_data_pdc;
		host->stop_transfer = &atmci_stop_transfer_pdc;
	} else {
2311
		dev_info(&pdev->dev, "using PIO\n");
2312 2313 2314 2315 2316
		host->prepare_data = &atmci_prepare_data;
		host->submit_data = &atmci_submit_data;
		host->stop_transfer = &atmci_stop_transfer;
	}

2317 2318
	platform_set_drvdata(pdev, host);

2319 2320
	setup_timer(&host->timer, atmci_timeout_timer, (unsigned long)host);

2321 2322 2323 2324 2325
	/* We need at least one slot to succeed */
	nr_slots = 0;
	ret = -ENODEV;
	if (pdata->slot[0].bus_width) {
		ret = atmci_init_slot(host, &pdata->slot[0],
2326
				0, ATMCI_SDCSEL_SLOT_A, ATMCI_SDIOIRQA);
2327
		if (!ret) {
2328
			nr_slots++;
2329 2330
			host->buf_size = host->slot[0]->mmc->max_req_size;
		}
2331 2332 2333
	}
	if (pdata->slot[1].bus_width) {
		ret = atmci_init_slot(host, &pdata->slot[1],
2334
				1, ATMCI_SDCSEL_SLOT_B, ATMCI_SDIOIRQB);
2335
		if (!ret) {
2336
			nr_slots++;
2337 2338 2339 2340
			if (host->slot[1]->mmc->max_req_size > host->buf_size)
				host->buf_size =
					host->slot[1]->mmc->max_req_size;
		}
2341 2342
	}

2343 2344
	if (!nr_slots) {
		dev_err(&pdev->dev, "init failed: no slot defined\n");
2345
		goto err_init_slot;
2346
	}
2347

2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358
	if (!host->caps.has_rwproof) {
		host->buffer = dma_alloc_coherent(&pdev->dev, host->buf_size,
		                                  &host->buf_phys_addr,
						  GFP_KERNEL);
		if (!host->buffer) {
			ret = -ENOMEM;
			dev_err(&pdev->dev, "buffer allocation failed\n");
			goto err_init_slot;
		}
	}

2359 2360 2361
	dev_info(&pdev->dev,
			"Atmel MCI controller at 0x%08lx irq %d, %u slots\n",
			host->mapbase, irq, nr_slots);
H
Haavard Skinnemoen 已提交
2362

2363 2364
	return 0;

2365
err_init_slot:
2366 2367
	if (host->dma.chan)
		dma_release_channel(host->dma.chan);
2368
	free_irq(irq, host);
2369 2370 2371 2372 2373
err_request_irq:
	iounmap(host->regs);
err_ioremap:
	clk_put(host->mck);
err_clk_get:
2374
	kfree(host);
2375 2376 2377 2378 2379
	return ret;
}

static int __exit atmci_remove(struct platform_device *pdev)
{
2380 2381
	struct atmel_mci	*host = platform_get_drvdata(pdev);
	unsigned int		i;
2382 2383 2384

	platform_set_drvdata(pdev, NULL);

2385 2386 2387 2388
	if (host->buffer)
		dma_free_coherent(&pdev->dev, host->buf_size,
		                  host->buffer, host->buf_phys_addr);

2389
	for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
2390 2391 2392
		if (host->slot[i])
			atmci_cleanup_slot(host->slot[i], i);
	}
2393

2394
	clk_enable(host->mck);
2395 2396 2397
	atmci_writel(host, ATMCI_IDR, ~0UL);
	atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS);
	atmci_readl(host, ATMCI_SR);
2398
	clk_disable(host->mck);
2399

2400
#ifdef CONFIG_MMC_ATMELMCI_DMA
2401 2402
	if (host->dma.chan)
		dma_release_channel(host->dma.chan);
2403 2404
#endif

2405 2406
	free_irq(platform_get_irq(pdev, 0), host);
	iounmap(host->regs);
2407

2408 2409
	clk_put(host->mck);
	kfree(host);
2410 2411 2412 2413

	return 0;
}

2414 2415 2416 2417 2418 2419
#ifdef CONFIG_PM
static int atmci_suspend(struct device *dev)
{
	struct atmel_mci *host = dev_get_drvdata(dev);
	int i;

2420
	 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450
		struct atmel_mci_slot *slot = host->slot[i];
		int ret;

		if (!slot)
			continue;
		ret = mmc_suspend_host(slot->mmc);
		if (ret < 0) {
			while (--i >= 0) {
				slot = host->slot[i];
				if (slot
				&& test_bit(ATMCI_SUSPENDED, &slot->flags)) {
					mmc_resume_host(host->slot[i]->mmc);
					clear_bit(ATMCI_SUSPENDED, &slot->flags);
				}
			}
			return ret;
		} else {
			set_bit(ATMCI_SUSPENDED, &slot->flags);
		}
	}

	return 0;
}

static int atmci_resume(struct device *dev)
{
	struct atmel_mci *host = dev_get_drvdata(dev);
	int i;
	int ret = 0;

2451
	for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474
		struct atmel_mci_slot *slot = host->slot[i];
		int err;

		slot = host->slot[i];
		if (!slot)
			continue;
		if (!test_bit(ATMCI_SUSPENDED, &slot->flags))
			continue;
		err = mmc_resume_host(slot->mmc);
		if (err < 0)
			ret = err;
		else
			clear_bit(ATMCI_SUSPENDED, &slot->flags);
	}

	return ret;
}
static SIMPLE_DEV_PM_OPS(atmci_pm, atmci_suspend, atmci_resume);
#define ATMCI_PM_OPS	(&atmci_pm)
#else
#define ATMCI_PM_OPS	NULL
#endif

2475 2476 2477 2478
static struct platform_driver atmci_driver = {
	.remove		= __exit_p(atmci_remove),
	.driver		= {
		.name		= "atmel_mci",
2479
		.pm		= ATMCI_PM_OPS,
2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492
	},
};

static int __init atmci_init(void)
{
	return platform_driver_probe(&atmci_driver, atmci_probe);
}

static void __exit atmci_exit(void)
{
	platform_driver_unregister(&atmci_driver);
}

2493
late_initcall(atmci_init); /* try to load after dma driver when built-in */
2494 2495 2496
module_exit(atmci_exit);

MODULE_DESCRIPTION("Atmel Multimedia Card Interface driver");
J
Jean Delvare 已提交
2497
MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
2498
MODULE_LICENSE("GPL v2");