probe.c 47.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11
/*
 * probe.c - PCI detection and setup code
 */

#include <linux/kernel.h>
#include <linux/delay.h>
#include <linux/init.h>
#include <linux/pci.h>
#include <linux/slab.h>
#include <linux/module.h>
#include <linux/cpumask.h>
S
Shaohua Li 已提交
12
#include <linux/pci-aspm.h>
13
#include "pci.h"
L
Linus Torvalds 已提交
14 15 16 17

#define CARDBUS_LATENCY_TIMER	176	/* secondary latency timer */
#define CARDBUS_RESERVE_BUSNR	3

18 19
static LIST_HEAD(pci_host_bridges);

L
Linus Torvalds 已提交
20 21 22 23
/* Ugh.  Need to stop exporting this to modules. */
LIST_HEAD(pci_root_buses);
EXPORT_SYMBOL(pci_root_buses);

24 25 26 27 28

static int find_anything(struct device *dev, void *data)
{
	return 1;
}
L
Linus Torvalds 已提交
29

Z
Zhang, Yanmin 已提交
30 31 32
/*
 * Some device drivers need know if pci is initiated.
 * Basically, we think pci is not initiated when there
33
 * is no device to be found on the pci_bus_type.
Z
Zhang, Yanmin 已提交
34 35 36
 */
int no_pci_devices(void)
{
37 38
	struct device *dev;
	int no_devices;
Z
Zhang, Yanmin 已提交
39

40 41 42 43 44
	dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
	no_devices = (dev == NULL);
	put_device(dev);
	return no_devices;
}
Z
Zhang, Yanmin 已提交
45 46
EXPORT_SYMBOL(no_pci_devices);

47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63
static struct pci_host_bridge *pci_host_bridge(struct pci_dev *dev)
{
	struct pci_bus *bus;
	struct pci_host_bridge *bridge;

	bus = dev->bus;
	while (bus->parent)
		bus = bus->parent;

	list_for_each_entry(bridge, &pci_host_bridges, list) {
		if (bridge->bus == bus)
			return bridge;
	}

	return NULL;
}

64 65 66 67 68
static bool resource_contains(struct resource *res1, struct resource *res2)
{
	return res1->start <= res2->start && res1->end >= res2->end;
}

69 70
void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
			     struct resource *res)
71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
{
	struct pci_host_bridge *bridge = pci_host_bridge(dev);
	struct pci_host_bridge_window *window;
	resource_size_t offset = 0;

	list_for_each_entry(window, &bridge->windows, list) {
		if (resource_type(res) != resource_type(window->res))
			continue;

		if (resource_contains(window->res, res)) {
			offset = window->offset;
			break;
		}
	}

	region->start = res->start - offset;
	region->end = res->end - offset;
}
89
EXPORT_SYMBOL(pcibios_resource_to_bus);
90 91 92 93 94 95 96

static bool region_contains(struct pci_bus_region *region1,
			    struct pci_bus_region *region2)
{
	return region1->start <= region2->start && region1->end >= region2->end;
}

97 98
void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
			     struct pci_bus_region *region)
99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120
{
	struct pci_host_bridge *bridge = pci_host_bridge(dev);
	struct pci_host_bridge_window *window;
	struct pci_bus_region bus_region;
	resource_size_t offset = 0;

	list_for_each_entry(window, &bridge->windows, list) {
		if (resource_type(res) != resource_type(window->res))
			continue;

		bus_region.start = window->res->start - window->offset;
		bus_region.end = window->res->end - window->offset;

		if (region_contains(&bus_region, region)) {
			offset = window->offset;
			break;
		}
	}

	res->start = region->start + offset;
	res->end = region->end + offset;
}
121 122
EXPORT_SYMBOL(pcibios_bus_to_resource);

L
Linus Torvalds 已提交
123 124 125
/*
 * PCI Bus Class
 */
126
static void release_pcibus_dev(struct device *dev)
L
Linus Torvalds 已提交
127
{
128
	struct pci_bus *pci_bus = to_pci_bus(dev);
L
Linus Torvalds 已提交
129 130 131

	if (pci_bus->bridge)
		put_device(pci_bus->bridge);
132
	pci_bus_remove_resources(pci_bus);
133
	pci_release_bus_of_node(pci_bus);
L
Linus Torvalds 已提交
134 135 136 137 138
	kfree(pci_bus);
}

static struct class pcibus_class = {
	.name		= "pci_bus",
139
	.dev_release	= &release_pcibus_dev,
140
	.dev_attrs	= pcibus_dev_attrs,
L
Linus Torvalds 已提交
141 142 143 144 145 146 147 148
};

static int __init pcibus_class_init(void)
{
	return class_register(&pcibus_class);
}
postcore_initcall(pcibus_class_init);

149
static u64 pci_size(u64 base, u64 maxbase, u64 mask)
L
Linus Torvalds 已提交
150
{
151
	u64 size = mask & maxbase;	/* Find the significant bits */
L
Linus Torvalds 已提交
152 153 154 155 156 157 158 159 160 161 162 163 164 165 166
	if (!size)
		return 0;

	/* Get the lowest of them to find the decode size, and
	   from that the extent.  */
	size = (size & ~(size-1)) - 1;

	/* base == maxbase can be valid only if the BAR has
	   already been programmed with all 1s.  */
	if (base == maxbase && ((base | size) & mask) != mask)
		return 0;

	return size;
}

167
static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
168
{
169
	u32 mem_type;
170
	unsigned long flags;
171

172
	if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
173 174 175
		flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
		flags |= IORESOURCE_IO;
		return flags;
176
	}
177

178 179 180 181
	flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
	flags |= IORESOURCE_MEM;
	if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
		flags |= IORESOURCE_PREFETCH;
182

183 184 185 186 187 188 189 190
	mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
	switch (mem_type) {
	case PCI_BASE_ADDRESS_MEM_TYPE_32:
		break;
	case PCI_BASE_ADDRESS_MEM_TYPE_1M:
		dev_info(&dev->dev, "1M mem BAR treated as 32-bit BAR\n");
		break;
	case PCI_BASE_ADDRESS_MEM_TYPE_64:
191 192
		flags |= IORESOURCE_MEM_64;
		break;
193 194 195 196 197 198
	default:
		dev_warn(&dev->dev,
			 "mem unknown type %x treated as 32-bit BAR\n",
			 mem_type);
		break;
	}
199
	return flags;
200 201
}

Y
Yu Zhao 已提交
202 203 204 205 206 207 208 209
/**
 * pci_read_base - read a PCI BAR
 * @dev: the PCI device
 * @type: type of the BAR
 * @res: resource buffer to be filled in
 * @pos: BAR position in the config space
 *
 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
210
 */
Y
Yu Zhao 已提交
211
int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
212
			struct resource *res, unsigned int pos)
213
{
214
	u32 l, sz, mask;
J
Jacob Pan 已提交
215
	u16 orig_cmd;
216
	struct pci_bus_region region;
217

218
	mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
219

J
Jacob Pan 已提交
220 221 222 223 224 225
	if (!dev->mmio_always_on) {
		pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
		pci_write_config_word(dev, PCI_COMMAND,
			orig_cmd & ~(PCI_COMMAND_MEMORY | PCI_COMMAND_IO));
	}

226 227 228
	res->name = pci_name(dev);

	pci_read_config_dword(dev, pos, &l);
229
	pci_write_config_dword(dev, pos, l | mask);
230 231 232
	pci_read_config_dword(dev, pos, &sz);
	pci_write_config_dword(dev, pos, l);

J
Jacob Pan 已提交
233 234 235
	if (!dev->mmio_always_on)
		pci_write_config_word(dev, PCI_COMMAND, orig_cmd);

236 237
	/*
	 * All bits set in sz means the device isn't working properly.
238 239 240
	 * If the BAR isn't implemented, all bits must be 0.  If it's a
	 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
	 * 1 must be clear.
241
	 */
242
	if (!sz || sz == 0xffffffff)
243 244 245 246 247 248 249 250 251 252
		goto fail;

	/*
	 * I don't know how l can have all bits set.  Copied from old code.
	 * Maybe it fixes a bug on some ancient platform.
	 */
	if (l == 0xffffffff)
		l = 0;

	if (type == pci_bar_unknown) {
253 254 255
		res->flags = decode_bar(dev, l);
		res->flags |= IORESOURCE_SIZEALIGN;
		if (res->flags & IORESOURCE_IO) {
256
			l &= PCI_BASE_ADDRESS_IO_MASK;
257
			mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
258 259 260 261 262 263 264 265 266 267
		} else {
			l &= PCI_BASE_ADDRESS_MEM_MASK;
			mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
		}
	} else {
		res->flags |= (l & IORESOURCE_ROM_ENABLE);
		l &= PCI_ROM_ADDRESS_MASK;
		mask = (u32)PCI_ROM_ADDRESS_MASK;
	}

268
	if (res->flags & IORESOURCE_MEM_64) {
269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285
		u64 l64 = l;
		u64 sz64 = sz;
		u64 mask64 = mask | (u64)~0 << 32;

		pci_read_config_dword(dev, pos + 4, &l);
		pci_write_config_dword(dev, pos + 4, ~0);
		pci_read_config_dword(dev, pos + 4, &sz);
		pci_write_config_dword(dev, pos + 4, l);

		l64 |= ((u64)l << 32);
		sz64 |= ((u64)sz << 32);

		sz64 = pci_size(l64, sz64, mask64);

		if (!sz64)
			goto fail;

286
		if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
287 288
			dev_err(&dev->dev, "reg %x: can't handle 64-bit BAR\n",
				pos);
289
			goto fail;
290 291 292
		}

		if ((sizeof(resource_size_t) < 8) && l) {
293 294 295
			/* Address above 32-bit boundary; disable the BAR */
			pci_write_config_dword(dev, pos, 0);
			pci_write_config_dword(dev, pos + 4, 0);
296 297
			region.start = 0;
			region.end = sz64;
298
			pcibios_bus_to_resource(dev, res, &region);
299
		} else {
300 301
			region.start = l64;
			region.end = l64 + sz64;
302
			pcibios_bus_to_resource(dev, res, &region);
303
			dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n",
304
				   pos, res);
305 306
		}
	} else {
307
		sz = pci_size(l, sz, mask);
308

309
		if (!sz)
310 311
			goto fail;

312 313
		region.start = l;
		region.end = l + sz;
314
		pcibios_bus_to_resource(dev, res, &region);
315

316
		dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", pos, res);
317 318 319
	}

 out:
320
	return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
321 322 323
 fail:
	res->flags = 0;
	goto out;
324 325
}

L
Linus Torvalds 已提交
326 327
static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
{
328
	unsigned int pos, reg;
329

330 331
	for (pos = 0; pos < howmany; pos++) {
		struct resource *res = &dev->resource[pos];
L
Linus Torvalds 已提交
332
		reg = PCI_BASE_ADDRESS_0 + (pos << 2);
333
		pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
L
Linus Torvalds 已提交
334
	}
335

L
Linus Torvalds 已提交
336
	if (rom) {
337
		struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
L
Linus Torvalds 已提交
338
		dev->rom_base_reg = rom;
339 340 341 342
		res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
				IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
				IORESOURCE_SIZEALIGN;
		__pci_read_base(dev, pci_bar_mem32, res, rom);
L
Linus Torvalds 已提交
343 344 345
	}
}

346
static void __devinit pci_read_bridge_io(struct pci_bus *child)
L
Linus Torvalds 已提交
347 348 349 350
{
	struct pci_dev *dev = child->self;
	u8 io_base_lo, io_limit_lo;
	unsigned long base, limit;
351 352
	struct pci_bus_region region;
	struct resource *res, res2;
L
Linus Torvalds 已提交
353 354 355 356 357 358 359 360 361 362 363 364 365 366 367

	res = child->resource[0];
	pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
	pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
	base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
	limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;

	if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
		u16 io_base_hi, io_limit_hi;
		pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
		pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
		base |= (io_base_hi << 16);
		limit |= (io_limit_hi << 16);
	}

368
	if (base && base <= limit) {
L
Linus Torvalds 已提交
369
		res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
370
		res2.flags = res->flags;
371 372
		region.start = base;
		region.end = limit + 0xfff;
373
		pcibios_bus_to_resource(dev, &res2, &region);
374
		if (!res->start)
375
			res->start = res2.start;
376
		if (!res->end)
377
			res->end = res2.end;
378
		dev_printk(KERN_DEBUG, &dev->dev, "  bridge window %pR\n", res);
L
Linus Torvalds 已提交
379
	}
380 381 382 383 384 385 386
}

static void __devinit pci_read_bridge_mmio(struct pci_bus *child)
{
	struct pci_dev *dev = child->self;
	u16 mem_base_lo, mem_limit_lo;
	unsigned long base, limit;
387
	struct pci_bus_region region;
388
	struct resource *res;
L
Linus Torvalds 已提交
389 390 391 392 393 394

	res = child->resource[1];
	pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
	pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
	base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
	limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
395
	if (base && base <= limit) {
L
Linus Torvalds 已提交
396
		res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
397 398
		region.start = base;
		region.end = limit + 0xfffff;
399
		pcibios_bus_to_resource(dev, res, &region);
400
		dev_printk(KERN_DEBUG, &dev->dev, "  bridge window %pR\n", res);
L
Linus Torvalds 已提交
401
	}
402 403 404 405 406 407 408
}

static void __devinit pci_read_bridge_mmio_pref(struct pci_bus *child)
{
	struct pci_dev *dev = child->self;
	u16 mem_base_lo, mem_limit_lo;
	unsigned long base, limit;
409
	struct pci_bus_region region;
410
	struct resource *res;
L
Linus Torvalds 已提交
411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433

	res = child->resource[2];
	pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
	pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
	base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
	limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;

	if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
		u32 mem_base_hi, mem_limit_hi;
		pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
		pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);

		/*
		 * Some bridges set the base > limit by default, and some
		 * (broken) BIOSes do not initialize them.  If we find
		 * this, just assume they are not being used.
		 */
		if (mem_base_hi <= mem_limit_hi) {
#if BITS_PER_LONG == 64
			base |= ((long) mem_base_hi) << 32;
			limit |= ((long) mem_limit_hi) << 32;
#else
			if (mem_base_hi || mem_limit_hi) {
434 435
				dev_err(&dev->dev, "can't handle 64-bit "
					"address space for bridge\n");
L
Linus Torvalds 已提交
436 437 438 439 440
				return;
			}
#endif
		}
	}
441
	if (base && base <= limit) {
442 443 444 445
		res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
					 IORESOURCE_MEM | IORESOURCE_PREFETCH;
		if (res->flags & PCI_PREF_RANGE_TYPE_64)
			res->flags |= IORESOURCE_MEM_64;
446 447
		region.start = base;
		region.end = limit + 0xfffff;
448
		pcibios_bus_to_resource(dev, res, &region);
449
		dev_printk(KERN_DEBUG, &dev->dev, "  bridge window %pR\n", res);
L
Linus Torvalds 已提交
450 451 452
	}
}

453 454 455
void __devinit pci_read_bridge_bases(struct pci_bus *child)
{
	struct pci_dev *dev = child->self;
456
	struct resource *res;
457 458 459 460 461 462 463 464 465
	int i;

	if (pci_is_root_bus(child))	/* It's a host bus, nothing to read */
		return;

	dev_info(&dev->dev, "PCI bridge to [bus %02x-%02x]%s\n",
		 child->secondary, child->subordinate,
		 dev->transparent ? " (subtractive decode)" : "");

466 467 468 469
	pci_bus_remove_resources(child);
	for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
		child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];

470 471 472
	pci_read_bridge_io(child);
	pci_read_bridge_mmio(child);
	pci_read_bridge_mmio_pref(child);
473 474

	if (dev->transparent) {
475 476 477 478
		pci_bus_for_each_resource(child->parent, res, i) {
			if (res) {
				pci_bus_add_resource(child, res,
						     PCI_SUBTRACTIVE_DECODE);
479 480
				dev_printk(KERN_DEBUG, &dev->dev,
					   "  bridge window %pR (subtractive decode)\n",
481 482
					   res);
			}
483 484
		}
	}
485 486
}

487
static struct pci_bus * pci_alloc_bus(void)
L
Linus Torvalds 已提交
488 489 490
{
	struct pci_bus *b;

491
	b = kzalloc(sizeof(*b), GFP_KERNEL);
L
Linus Torvalds 已提交
492 493 494 495
	if (b) {
		INIT_LIST_HEAD(&b->node);
		INIT_LIST_HEAD(&b->children);
		INIT_LIST_HEAD(&b->devices);
A
Alex Chiang 已提交
496
		INIT_LIST_HEAD(&b->slots);
497
		INIT_LIST_HEAD(&b->resources);
498 499
		b->max_bus_speed = PCI_SPEED_UNKNOWN;
		b->cur_bus_speed = PCI_SPEED_UNKNOWN;
L
Linus Torvalds 已提交
500 501 502 503
	}
	return b;
}

504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522
static unsigned char pcix_bus_speed[] = {
	PCI_SPEED_UNKNOWN,		/* 0 */
	PCI_SPEED_66MHz_PCIX,		/* 1 */
	PCI_SPEED_100MHz_PCIX,		/* 2 */
	PCI_SPEED_133MHz_PCIX,		/* 3 */
	PCI_SPEED_UNKNOWN,		/* 4 */
	PCI_SPEED_66MHz_PCIX_ECC,	/* 5 */
	PCI_SPEED_100MHz_PCIX_ECC,	/* 6 */
	PCI_SPEED_133MHz_PCIX_ECC,	/* 7 */
	PCI_SPEED_UNKNOWN,		/* 8 */
	PCI_SPEED_66MHz_PCIX_266,	/* 9 */
	PCI_SPEED_100MHz_PCIX_266,	/* A */
	PCI_SPEED_133MHz_PCIX_266,	/* B */
	PCI_SPEED_UNKNOWN,		/* C */
	PCI_SPEED_66MHz_PCIX_533,	/* D */
	PCI_SPEED_100MHz_PCIX_533,	/* E */
	PCI_SPEED_133MHz_PCIX_533	/* F */
};

523 524 525 526
static unsigned char pcie_link_speed[] = {
	PCI_SPEED_UNKNOWN,		/* 0 */
	PCIE_SPEED_2_5GT,		/* 1 */
	PCIE_SPEED_5_0GT,		/* 2 */
527
	PCIE_SPEED_8_0GT,		/* 3 */
528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547
	PCI_SPEED_UNKNOWN,		/* 4 */
	PCI_SPEED_UNKNOWN,		/* 5 */
	PCI_SPEED_UNKNOWN,		/* 6 */
	PCI_SPEED_UNKNOWN,		/* 7 */
	PCI_SPEED_UNKNOWN,		/* 8 */
	PCI_SPEED_UNKNOWN,		/* 9 */
	PCI_SPEED_UNKNOWN,		/* A */
	PCI_SPEED_UNKNOWN,		/* B */
	PCI_SPEED_UNKNOWN,		/* C */
	PCI_SPEED_UNKNOWN,		/* D */
	PCI_SPEED_UNKNOWN,		/* E */
	PCI_SPEED_UNKNOWN		/* F */
};

void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
{
	bus->cur_bus_speed = pcie_link_speed[linksta & 0xf];
}
EXPORT_SYMBOL_GPL(pcie_update_link_speed);

548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579
static unsigned char agp_speeds[] = {
	AGP_UNKNOWN,
	AGP_1X,
	AGP_2X,
	AGP_4X,
	AGP_8X
};

static enum pci_bus_speed agp_speed(int agp3, int agpstat)
{
	int index = 0;

	if (agpstat & 4)
		index = 3;
	else if (agpstat & 2)
		index = 2;
	else if (agpstat & 1)
		index = 1;
	else
		goto out;
	
	if (agp3) {
		index += 2;
		if (index == 5)
			index = 0;
	}

 out:
	return agp_speeds[index];
}


580 581 582 583 584
static void pci_set_bus_speed(struct pci_bus *bus)
{
	struct pci_dev *bridge = bus->self;
	int pos;

585 586 587 588 589 590 591 592 593 594 595 596 597
	pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
	if (!pos)
		pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
	if (pos) {
		u32 agpstat, agpcmd;

		pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
		bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);

		pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
		bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
	}

598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637
	pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
	if (pos) {
		u16 status;
		enum pci_bus_speed max;
		pci_read_config_word(bridge, pos + 2, &status);

		if (status & 0x8000) {
			max = PCI_SPEED_133MHz_PCIX_533;
		} else if (status & 0x4000) {
			max = PCI_SPEED_133MHz_PCIX_266;
		} else if (status & 0x0002) {
			if (((status >> 12) & 0x3) == 2) {
				max = PCI_SPEED_133MHz_PCIX_ECC;
			} else {
				max = PCI_SPEED_133MHz_PCIX;
			}
		} else {
			max = PCI_SPEED_66MHz_PCIX;
		}

		bus->max_bus_speed = max;
		bus->cur_bus_speed = pcix_bus_speed[(status >> 6) & 0xf];

		return;
	}

	pos = pci_find_capability(bridge, PCI_CAP_ID_EXP);
	if (pos) {
		u32 linkcap;
		u16 linksta;

		pci_read_config_dword(bridge, pos + PCI_EXP_LNKCAP, &linkcap);
		bus->max_bus_speed = pcie_link_speed[linkcap & 0xf];

		pci_read_config_word(bridge, pos + PCI_EXP_LNKSTA, &linksta);
		pcie_update_link_speed(bus, linksta);
	}
}


638 639
static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
					   struct pci_dev *bridge, int busnr)
L
Linus Torvalds 已提交
640 641 642 643 644 645 646 647 648 649 650 651 652 653
{
	struct pci_bus *child;
	int i;

	/*
	 * Allocate a new bus, and inherit stuff from the parent..
	 */
	child = pci_alloc_bus();
	if (!child)
		return NULL;

	child->parent = parent;
	child->ops = parent->ops;
	child->sysdata = parent->sysdata;
654
	child->bus_flags = parent->bus_flags;
L
Linus Torvalds 已提交
655

656 657 658 659 660
	/* initialize some portions of the bus device, but don't register it
	 * now as the parent is not properly set up yet.  This device will get
	 * registered later in pci_bus_add_devices()
	 */
	child->dev.class = &pcibus_class;
661
	dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
L
Linus Torvalds 已提交
662 663 664 665 666 667 668 669 670

	/*
	 * Set up the primary, secondary and subordinate
	 * bus numbers.
	 */
	child->number = child->secondary = busnr;
	child->primary = parent->secondary;
	child->subordinate = 0xff;

671 672 673 674 675
	if (!bridge)
		return child;

	child->self = bridge;
	child->bridge = get_device(&bridge->dev);
676
	pci_set_bus_of_node(child);
677 678
	pci_set_bus_speed(child);

L
Linus Torvalds 已提交
679
	/* Set up default resource pointers and names.. */
680
	for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
L
Linus Torvalds 已提交
681 682 683 684 685 686 687 688
		child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
		child->resource[i]->name = child->name;
	}
	bridge->subordinate = child;

	return child;
}

689
struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
L
Linus Torvalds 已提交
690 691 692 693
{
	struct pci_bus *child;

	child = pci_alloc_child_bus(parent, dev, busnr);
694
	if (child) {
695
		down_write(&pci_bus_sem);
L
Linus Torvalds 已提交
696
		list_add_tail(&child->node, &parent->children);
697
		up_write(&pci_bus_sem);
698
	}
L
Linus Torvalds 已提交
699 700 701
	return child;
}

702
static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
703 704
{
	struct pci_bus *parent = child->parent;
705 706 707 708 709 710

	/* Attempts to fix that up are really dangerous unless
	   we're going to re-assign all bus numbers. */
	if (!pcibios_assign_all_busses())
		return;

711 712 713 714 715 716 717
	while (parent->parent && parent->subordinate < max) {
		parent->subordinate = max;
		pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
		parent = parent->parent;
	}
}

L
Linus Torvalds 已提交
718 719 720 721 722 723 724 725 726 727
/*
 * If it's a bridge, configure it and scan the bus behind it.
 * For CardBus bridges, we don't scan behind as the devices will
 * be handled by the bridge driver itself.
 *
 * We need to process bridges in two passes -- first we scan those
 * already configured by the BIOS and after we are done with all of
 * them, we proceed to assigning numbers to the remaining buses in
 * order to avoid overlaps between old and new bus numbers.
 */
728
int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
L
Linus Torvalds 已提交
729 730 731
{
	struct pci_bus *child;
	int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
732
	u32 buses, i, j = 0;
L
Linus Torvalds 已提交
733
	u16 bctl;
734
	u8 primary, secondary, subordinate;
735
	int broken = 0;
L
Linus Torvalds 已提交
736 737

	pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
738 739 740
	primary = buses & 0xFF;
	secondary = (buses >> 8) & 0xFF;
	subordinate = (buses >> 16) & 0xFF;
L
Linus Torvalds 已提交
741

742 743
	dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
		secondary, subordinate, pass);
L
Linus Torvalds 已提交
744

745 746 747 748 749
	if (!primary && (primary != bus->number) && secondary && subordinate) {
		dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
		primary = bus->number;
	}

750 751
	/* Check if setup is sensible at all */
	if (!pass &&
752
	    (primary != bus->number || secondary <= bus->number)) {
753 754 755 756
		dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n");
		broken = 1;
	}

L
Linus Torvalds 已提交
757 758 759 760 761 762
	/* Disable MasterAbortMode during probing to avoid reporting
	   of bus errors (in some architectures) */ 
	pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
	pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
			      bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);

763 764 765
	if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
	    !is_cardbus && !broken) {
		unsigned int cmax;
L
Linus Torvalds 已提交
766 767 768 769 770
		/*
		 * Bus already configured by firmware, process it in the first
		 * pass and just note the configuration.
		 */
		if (pass)
771
			goto out;
L
Linus Torvalds 已提交
772 773 774

		/*
		 * If we already got to this bus through a different bridge,
A
Alex Chiang 已提交
775 776 777 778
		 * don't re-add it. This can happen with the i450NX chipset.
		 *
		 * However, we continue to descend down the hierarchy and
		 * scan remaining child buses.
L
Linus Torvalds 已提交
779
		 */
780
		child = pci_find_bus(pci_domain_nr(bus), secondary);
A
Alex Chiang 已提交
781
		if (!child) {
782
			child = pci_add_new_bus(bus, dev, secondary);
A
Alex Chiang 已提交
783 784
			if (!child)
				goto out;
785 786
			child->primary = primary;
			child->subordinate = subordinate;
A
Alex Chiang 已提交
787
			child->bridge_ctl = bctl;
L
Linus Torvalds 已提交
788 789 790 791 792 793 794 795 796 797 798 799
		}

		cmax = pci_scan_child_bus(child);
		if (cmax > max)
			max = cmax;
		if (child->subordinate > max)
			max = child->subordinate;
	} else {
		/*
		 * We need to assign a number to this bus which we always
		 * do in the second pass.
		 */
800
		if (!pass) {
801
			if (pcibios_assign_all_busses() || broken)
802 803 804 805 806 807 808 809
				/* Temporarily disable forwarding of the
				   configuration cycles on all bridges in
				   this bus segment to avoid possible
				   conflicts in the second pass between two
				   bridges programmed with overlapping
				   bus ranges. */
				pci_write_config_dword(dev, PCI_PRIMARY_BUS,
						       buses & ~0xffffff);
810
			goto out;
811
		}
L
Linus Torvalds 已提交
812 813 814 815

		/* Clear errors */
		pci_write_config_word(dev, PCI_STATUS, 0xffff);

816
		/* Prevent assigning a bus number that already exists.
817 818 819 820 821 822 823 824
		 * This can happen when a bridge is hot-plugged, so in
		 * this case we only re-scan this bus. */
		child = pci_find_bus(pci_domain_nr(bus), max+1);
		if (!child) {
			child = pci_add_new_bus(bus, dev, ++max);
			if (!child)
				goto out;
		}
L
Linus Torvalds 已提交
825 826 827 828 829 830 831 832 833 834 835 836 837
		buses = (buses & 0xff000000)
		      | ((unsigned int)(child->primary)     <<  0)
		      | ((unsigned int)(child->secondary)   <<  8)
		      | ((unsigned int)(child->subordinate) << 16);

		/*
		 * yenta.c forces a secondary latency timer of 176.
		 * Copy that behaviour here.
		 */
		if (is_cardbus) {
			buses &= ~0xff000000;
			buses |= CARDBUS_LATENCY_TIMER << 24;
		}
838

L
Linus Torvalds 已提交
839 840 841 842 843 844
		/*
		 * We need to blast all three values with a single write.
		 */
		pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);

		if (!is_cardbus) {
845
			child->bridge_ctl = bctl;
846 847 848 849 850 851 852
			/*
			 * Adjust subordinate busnr in parent buses.
			 * We do this before scanning for children because
			 * some devices may not be detected if the bios
			 * was lazy.
			 */
			pci_fixup_parent_subordinate_busnr(child, max);
L
Linus Torvalds 已提交
853 854
			/* Now we can scan all subordinate buses... */
			max = pci_scan_child_bus(child);
855 856 857 858 859
			/*
			 * now fix it up again since we have found
			 * the real value of max.
			 */
			pci_fixup_parent_subordinate_busnr(child, max);
L
Linus Torvalds 已提交
860 861 862 863 864 865
		} else {
			/*
			 * For CardBus bridges, we leave 4 bus numbers
			 * as cards with a PCI-to-PCI bridge can be
			 * inserted later.
			 */
866 867
			for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
				struct pci_bus *parent = bus;
868 869 870
				if (pci_find_bus(pci_domain_nr(bus),
							max+i+1))
					break;
871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888
				while (parent->parent) {
					if ((!pcibios_assign_all_busses()) &&
					    (parent->subordinate > max) &&
					    (parent->subordinate <= max+i)) {
						j = 1;
					}
					parent = parent->parent;
				}
				if (j) {
					/*
					 * Often, there are two cardbus bridges
					 * -- try to leave one valid bus number
					 * for each one.
					 */
					i /= 2;
					break;
				}
			}
889
			max += i;
890
			pci_fixup_parent_subordinate_busnr(child, max);
L
Linus Torvalds 已提交
891 892 893 894 895 896 897 898
		}
		/*
		 * Set the subordinate bus number to its real value.
		 */
		child->subordinate = max;
		pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
	}

899 900 901
	sprintf(child->name,
		(is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
		pci_domain_nr(bus), child->number);
L
Linus Torvalds 已提交
902

903
	/* Has only triggered on CardBus, fixup is in yenta_socket */
904 905 906 907 908
	while (bus->parent) {
		if ((child->subordinate > bus->subordinate) ||
		    (child->number > bus->subordinate) ||
		    (child->number < bus->number) ||
		    (child->subordinate < bus->number)) {
909 910
			dev_info(&child->dev, "[bus %02x-%02x] %s "
				"hidden behind%s bridge %s [bus %02x-%02x]\n",
911 912 913
				child->number, child->subordinate,
				(bus->number > child->subordinate &&
				 bus->subordinate < child->number) ?
914 915
					"wholly" : "partially",
				bus->self->transparent ? " transparent" : "",
916
				dev_name(&bus->dev),
917
				bus->number, bus->subordinate);
918 919 920 921
		}
		bus = bus->parent;
	}

922 923 924
out:
	pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);

L
Linus Torvalds 已提交
925 926 927 928 929 930 931 932 933 934 935 936
	return max;
}

/*
 * Read interrupt line and base address registers.
 * The architecture-dependent code can tweak these, of course.
 */
static void pci_read_irq(struct pci_dev *dev)
{
	unsigned char irq;

	pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
937
	dev->pin = irq;
L
Linus Torvalds 已提交
938 939 940 941 942
	if (irq)
		pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
	dev->irq = irq;
}

943
void set_pcie_port_type(struct pci_dev *pdev)
Y
Yu Zhao 已提交
944 945 946 947 948 949 950 951
{
	int pos;
	u16 reg16;

	pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
	if (!pos)
		return;
	pdev->is_pcie = 1;
952
	pdev->pcie_cap = pos;
Y
Yu Zhao 已提交
953 954
	pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
	pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
955 956
	pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
	pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Y
Yu Zhao 已提交
957 958
}

959
void set_pcie_hotplug_bridge(struct pci_dev *pdev)
960 961 962 963 964
{
	int pos;
	u16 reg16;
	u32 reg32;

965
	pos = pci_pcie_cap(pdev);
966 967 968 969 970 971 972 973 974 975
	if (!pos)
		return;
	pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
	if (!(reg16 & PCI_EXP_FLAGS_SLOT))
		return;
	pci_read_config_dword(pdev, pos + PCI_EXP_SLTCAP, &reg32);
	if (reg32 & PCI_EXP_SLTCAP_HPC)
		pdev->is_hotplug_bridge = 1;
}

976
#define LEGACY_IO_RESOURCE	(IORESOURCE_IO | IORESOURCE_PCI_FIXED)
977

L
Linus Torvalds 已提交
978 979 980 981 982 983 984
/**
 * pci_setup_device - fill in class and map information of a device
 * @dev: the device structure to fill
 *
 * Initialize the device structure with information about the device's 
 * vendor,class,memory and IO-space addresses,IRQ lines etc.
 * Called at initialisation of the PCI subsystem and by CardBus services.
Y
Yu Zhao 已提交
985 986
 * Returns 0 on success and negative if unknown type of device (not normal,
 * bridge or CardBus).
L
Linus Torvalds 已提交
987
 */
Y
Yu Zhao 已提交
988
int pci_setup_device(struct pci_dev *dev)
L
Linus Torvalds 已提交
989 990
{
	u32 class;
Y
Yu Zhao 已提交
991 992
	u8 hdr_type;
	struct pci_slot *slot;
993
	int pos = 0;
994 995
	struct pci_bus_region region;
	struct resource *res;
Y
Yu Zhao 已提交
996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014

	if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
		return -EIO;

	dev->sysdata = dev->bus->sysdata;
	dev->dev.parent = dev->bus->bridge;
	dev->dev.bus = &pci_bus_type;
	dev->hdr_type = hdr_type & 0x7f;
	dev->multifunction = !!(hdr_type & 0x80);
	dev->error_state = pci_channel_io_normal;
	set_pcie_port_type(dev);

	list_for_each_entry(slot, &dev->bus->slots, list)
		if (PCI_SLOT(dev->devfn) == slot->number)
			dev->slot = slot;

	/* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
	   set this higher, assuming the system even supports it.  */
	dev->dma_mask = 0xffffffff;
L
Linus Torvalds 已提交
1015

1016 1017 1018
	dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
		     dev->bus->number, PCI_SLOT(dev->devfn),
		     PCI_FUNC(dev->devfn));
L
Linus Torvalds 已提交
1019 1020

	pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
A
Auke Kok 已提交
1021
	dev->revision = class & 0xff;
Y
Yinghai Lu 已提交
1022
	dev->class = class >> 8;		    /* upper 3 bytes */
L
Linus Torvalds 已提交
1023

Y
Yinghai Lu 已提交
1024 1025
	dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
		   dev->vendor, dev->device, dev->hdr_type, dev->class);
L
Linus Torvalds 已提交
1026

1027 1028 1029
	/* need to have dev->class ready */
	dev->cfg_size = pci_cfg_space_size(dev);

L
Linus Torvalds 已提交
1030
	/* "Unknown power state" */
1031
	dev->current_state = PCI_UNKNOWN;
L
Linus Torvalds 已提交
1032 1033 1034

	/* Early fixups, before probing the BARs */
	pci_fixup_device(pci_fixup_early, dev);
1035 1036
	/* device class may be changed after fixup */
	class = dev->class >> 8;
L
Linus Torvalds 已提交
1037 1038 1039 1040 1041 1042 1043 1044 1045

	switch (dev->hdr_type) {		    /* header type */
	case PCI_HEADER_TYPE_NORMAL:		    /* standard header */
		if (class == PCI_CLASS_BRIDGE_PCI)
			goto bad;
		pci_read_irq(dev);
		pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
		pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
		pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056

		/*
		 *	Do the ugly legacy mode stuff here rather than broken chip
		 *	quirk code. Legacy mode ATA controllers have fixed
		 *	addresses. These are not always echoed in BAR0-3, and
		 *	BAR0-3 in a few cases contain junk!
		 */
		if (class == PCI_CLASS_STORAGE_IDE) {
			u8 progif;
			pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
			if ((progif & 1) == 0) {
1057 1058 1059 1060
				region.start = 0x1F0;
				region.end = 0x1F7;
				res = &dev->resource[0];
				res->flags = LEGACY_IO_RESOURCE;
1061
				pcibios_bus_to_resource(dev, res, &region);
1062 1063 1064 1065
				region.start = 0x3F6;
				region.end = 0x3F6;
				res = &dev->resource[1];
				res->flags = LEGACY_IO_RESOURCE;
1066
				pcibios_bus_to_resource(dev, res, &region);
1067 1068
			}
			if ((progif & 4) == 0) {
1069 1070 1071 1072
				region.start = 0x170;
				region.end = 0x177;
				res = &dev->resource[2];
				res->flags = LEGACY_IO_RESOURCE;
1073
				pcibios_bus_to_resource(dev, res, &region);
1074 1075 1076 1077
				region.start = 0x376;
				region.end = 0x376;
				res = &dev->resource[3];
				res->flags = LEGACY_IO_RESOURCE;
1078
				pcibios_bus_to_resource(dev, res, &region);
1079 1080
			}
		}
L
Linus Torvalds 已提交
1081 1082 1083 1084 1085 1086 1087 1088
		break;

	case PCI_HEADER_TYPE_BRIDGE:		    /* bridge header */
		if (class != PCI_CLASS_BRIDGE_PCI)
			goto bad;
		/* The PCI-to-PCI bridge spec requires that subtractive
		   decoding (i.e. transparent) bridge must have programming
		   interface code of 0x01. */ 
1089
		pci_read_irq(dev);
L
Linus Torvalds 已提交
1090 1091
		dev->transparent = ((dev->class & 0xff) == 1);
		pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
1092
		set_pcie_hotplug_bridge(dev);
1093 1094 1095 1096 1097
		pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
		if (pos) {
			pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
			pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
		}
L
Linus Torvalds 已提交
1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109
		break;

	case PCI_HEADER_TYPE_CARDBUS:		    /* CardBus bridge header */
		if (class != PCI_CLASS_BRIDGE_CARDBUS)
			goto bad;
		pci_read_irq(dev);
		pci_read_bases(dev, 1, 0);
		pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
		pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
		break;

	default:				    /* unknown header */
1110 1111
		dev_err(&dev->dev, "unknown header type %02x, "
			"ignoring device\n", dev->hdr_type);
Y
Yu Zhao 已提交
1112
		return -EIO;
L
Linus Torvalds 已提交
1113 1114

	bad:
Y
Yinghai Lu 已提交
1115 1116
		dev_err(&dev->dev, "ignoring class %#08x (doesn't match header "
			"type %02x)\n", dev->class, dev->hdr_type);
L
Linus Torvalds 已提交
1117 1118 1119 1120 1121 1122 1123
		dev->class = PCI_CLASS_NOT_DEFINED;
	}

	/* We found a fine healthy device, go go go... */
	return 0;
}

1124 1125 1126
static void pci_release_capabilities(struct pci_dev *dev)
{
	pci_vpd_release(dev);
1127
	pci_iov_release(dev);
1128
	pci_free_cap_save_buffers(dev);
1129 1130
}

L
Linus Torvalds 已提交
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142
/**
 * pci_release_dev - free a pci device structure when all users of it are finished.
 * @dev: device that's been disconnected
 *
 * Will be called only by the device core when all users of this pci device are
 * done.
 */
static void pci_release_dev(struct device *dev)
{
	struct pci_dev *pci_dev;

	pci_dev = to_pci_dev(dev);
1143
	pci_release_capabilities(pci_dev);
1144
	pci_release_of_node(pci_dev);
L
Linus Torvalds 已提交
1145 1146 1147 1148 1149
	kfree(pci_dev);
}

/**
 * pci_cfg_space_size - get the configuration space size of the PCI device.
R
Randy Dunlap 已提交
1150
 * @dev: PCI device
L
Linus Torvalds 已提交
1151 1152 1153 1154 1155 1156 1157 1158
 *
 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
 * have 4096 bytes.  Even if the device is capable, that doesn't mean we can
 * access it.  Maybe we don't have a way to generate extended config space
 * accesses, or the device is behind a reverse Express bridge.  So we try
 * reading the dword at 0x100 which must either be 0 or a valid extended
 * capability header.
 */
1159
int pci_cfg_space_size_ext(struct pci_dev *dev)
L
Linus Torvalds 已提交
1160 1161
{
	u32 status;
1162
	int pos = PCI_CFG_SPACE_SIZE;
L
Linus Torvalds 已提交
1163

1164
	if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178
		goto fail;
	if (status == 0xffffffff)
		goto fail;

	return PCI_CFG_SPACE_EXP_SIZE;

 fail:
	return PCI_CFG_SPACE_SIZE;
}

int pci_cfg_space_size(struct pci_dev *dev)
{
	int pos;
	u32 status;
1179 1180 1181 1182 1183
	u16 class;

	class = dev->class >> 8;
	if (class == PCI_CLASS_BRIDGE_HOST)
		return pci_cfg_space_size_ext(dev);
1184

1185
	pos = pci_pcie_cap(dev);
L
Linus Torvalds 已提交
1186 1187 1188 1189 1190 1191 1192 1193 1194 1195
	if (!pos) {
		pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
		if (!pos)
			goto fail;

		pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
		if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
			goto fail;
	}

1196
	return pci_cfg_space_size_ext(dev);
L
Linus Torvalds 已提交
1197 1198 1199 1200 1201 1202 1203 1204 1205 1206

 fail:
	return PCI_CFG_SPACE_SIZE;
}

static void pci_release_bus_bridge_dev(struct device *dev)
{
	kfree(dev);
}

1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220
struct pci_dev *alloc_pci_dev(void)
{
	struct pci_dev *dev;

	dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
	if (!dev)
		return NULL;

	INIT_LIST_HEAD(&dev->bus_list);

	return dev;
}
EXPORT_SYMBOL(alloc_pci_dev);

1221 1222
bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
				 int crs_timeout)
L
Linus Torvalds 已提交
1223 1224 1225
{
	int delay = 1;

1226 1227
	if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
		return false;
L
Linus Torvalds 已提交
1228 1229

	/* some broken boards return 0 or ~0 if a slot is empty: */
1230 1231 1232
	if (*l == 0xffffffff || *l == 0x00000000 ||
	    *l == 0x0000ffff || *l == 0xffff0000)
		return false;
L
Linus Torvalds 已提交
1233 1234

	/* Configuration request Retry Status */
1235 1236 1237 1238
	while (*l == 0xffff0001) {
		if (!crs_timeout)
			return false;

L
Linus Torvalds 已提交
1239 1240
		msleep(delay);
		delay *= 2;
1241 1242
		if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
			return false;
L
Linus Torvalds 已提交
1243
		/* Card hasn't responded in 60 seconds?  Must be stuck. */
1244
		if (delay > crs_timeout) {
1245
			printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
L
Linus Torvalds 已提交
1246 1247 1248
					"responding\n", pci_domain_nr(bus),
					bus->number, PCI_SLOT(devfn),
					PCI_FUNC(devfn));
1249
			return false;
L
Linus Torvalds 已提交
1250 1251 1252
		}
	}

1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268
	return true;
}
EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);

/*
 * Read the config data for a PCI device, sanity-check it
 * and fill in the dev structure...
 */
static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
{
	struct pci_dev *dev;
	u32 l;

	if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
		return NULL;

1269
	dev = alloc_pci_dev();
L
Linus Torvalds 已提交
1270 1271 1272 1273 1274 1275 1276
	if (!dev)
		return NULL;

	dev->bus = bus;
	dev->devfn = devfn;
	dev->vendor = l & 0xffff;
	dev->device = (l >> 16) & 0xffff;
1277

1278 1279
	pci_set_of_node(dev);

Y
Yu Zhao 已提交
1280
	if (pci_setup_device(dev)) {
L
Linus Torvalds 已提交
1281 1282 1283 1284 1285 1286 1287
		kfree(dev);
		return NULL;
	}

	return dev;
}

1288 1289 1290 1291 1292
static void pci_init_capabilities(struct pci_dev *dev)
{
	/* MSI/MSI-X list */
	pci_msi_init_pci_dev(dev);

1293 1294 1295
	/* Buffers for saving PCIe and PCI-X capabilities */
	pci_allocate_cap_save_buffers(dev);

1296 1297
	/* Power Management */
	pci_pm_init(dev);
1298
	platform_pci_wakeup_init(dev);
1299 1300 1301

	/* Vital Product Data */
	pci_vpd_pci22_init(dev);
Y
Yu Zhao 已提交
1302 1303 1304

	/* Alternative Routing-ID Forwarding */
	pci_enable_ari(dev);
1305 1306 1307

	/* Single Root I/O Virtualization */
	pci_iov_init(dev);
1308 1309

	/* Enable ACS P2P upstream forwarding */
C
Chris Wright 已提交
1310
	pci_enable_acs(dev);
1311 1312
}

1313
void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
L
Linus Torvalds 已提交
1314
{
1315 1316 1317
	device_initialize(&dev->dev);
	dev->dev.release = pci_release_dev;
	pci_dev_get(dev);
L
Linus Torvalds 已提交
1318

1319
	dev->dev.dma_mask = &dev->dma_mask;
1320
	dev->dev.dma_parms = &dev->dma_parms;
1321
	dev->dev.coherent_dma_mask = 0xffffffffull;
L
Linus Torvalds 已提交
1322

1323
	pci_set_dma_max_seg_size(dev, 65536);
1324
	pci_set_dma_seg_boundary(dev, 0xffffffff);
1325

L
Linus Torvalds 已提交
1326 1327 1328
	/* Fix up broken headers */
	pci_fixup_device(pci_fixup_header, dev);

1329 1330 1331
	/* moved out from quirk header fixup code */
	pci_reassigndev_resource_alignment(dev);

1332 1333 1334
	/* Clear the state_saved flag. */
	dev->state_saved = false;

1335 1336
	/* Initialize various capabilities */
	pci_init_capabilities(dev);
1337

L
Linus Torvalds 已提交
1338 1339 1340 1341
	/*
	 * Add the device to our list of discovered devices
	 * and the bus list for fixup functions, etc.
	 */
1342
	down_write(&pci_bus_sem);
L
Linus Torvalds 已提交
1343
	list_add_tail(&dev->bus_list, &bus->devices);
1344
	up_write(&pci_bus_sem);
1345 1346
}

1347
struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
1348 1349 1350
{
	struct pci_dev *dev;

T
Trent Piepho 已提交
1351 1352 1353 1354 1355 1356
	dev = pci_get_slot(bus, devfn);
	if (dev) {
		pci_dev_put(dev);
		return dev;
	}

1357 1358 1359 1360 1361
	dev = pci_scan_device(bus, devfn);
	if (!dev)
		return NULL;

	pci_device_add(dev, bus);
L
Linus Torvalds 已提交
1362 1363 1364

	return dev;
}
1365
EXPORT_SYMBOL(pci_scan_single_device);
L
Linus Torvalds 已提交
1366

M
Matthew Wilcox 已提交
1367 1368 1369
static unsigned next_ari_fn(struct pci_dev *dev, unsigned fn)
{
	u16 cap;
1370 1371 1372 1373 1374 1375
	unsigned pos, next_fn;

	if (!dev)
		return 0;

	pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
M
Matthew Wilcox 已提交
1376 1377 1378
	if (!pos)
		return 0;
	pci_read_config_word(dev, pos + 4, &cap);
1379 1380 1381 1382
	next_fn = cap >> 8;
	if (next_fn <= fn)
		return 0;
	return next_fn;
M
Matthew Wilcox 已提交
1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405
}

static unsigned next_trad_fn(struct pci_dev *dev, unsigned fn)
{
	return (fn + 1) % 8;
}

static unsigned no_next_fn(struct pci_dev *dev, unsigned fn)
{
	return 0;
}

static int only_one_child(struct pci_bus *bus)
{
	struct pci_dev *parent = bus->self;
	if (!parent || !pci_is_pcie(parent))
		return 0;
	if (parent->pcie_type == PCI_EXP_TYPE_ROOT_PORT ||
	    parent->pcie_type == PCI_EXP_TYPE_DOWNSTREAM)
		return 1;
	return 0;
}

L
Linus Torvalds 已提交
1406 1407 1408 1409 1410 1411 1412
/**
 * pci_scan_slot - scan a PCI slot on a bus for devices.
 * @bus: PCI bus to scan
 * @devfn: slot number to scan (must have zero function.)
 *
 * Scan a PCI slot on the specified PCI bus for devices, adding
 * discovered devices to the @bus->devices list.  New devices
1413
 * will not have is_added set.
1414 1415
 *
 * Returns the number of new devices found.
L
Linus Torvalds 已提交
1416
 */
1417
int pci_scan_slot(struct pci_bus *bus, int devfn)
L
Linus Torvalds 已提交
1418
{
M
Matthew Wilcox 已提交
1419
	unsigned fn, nr = 0;
1420
	struct pci_dev *dev;
M
Matthew Wilcox 已提交
1421 1422 1423 1424
	unsigned (*next_fn)(struct pci_dev *, unsigned) = no_next_fn;

	if (only_one_child(bus) && (devfn > 0))
		return 0; /* Already scanned the entire slot */
L
Linus Torvalds 已提交
1425

1426
	dev = pci_scan_single_device(bus, devfn);
1427 1428 1429
	if (!dev)
		return 0;
	if (!dev->is_added)
1430 1431
		nr++;

M
Matthew Wilcox 已提交
1432 1433
	if (pci_ari_enabled(bus))
		next_fn = next_ari_fn;
1434
	else if (dev->multifunction)
M
Matthew Wilcox 已提交
1435 1436 1437 1438 1439 1440 1441 1442
		next_fn = next_trad_fn;

	for (fn = next_fn(dev, 0); fn > 0; fn = next_fn(dev, fn)) {
		dev = pci_scan_single_device(bus, devfn + fn);
		if (dev) {
			if (!dev->is_added)
				nr++;
			dev->multifunction = 1;
L
Linus Torvalds 已提交
1443 1444
		}
	}
S
Shaohua Li 已提交
1445

1446 1447
	/* only one slot has pcie device */
	if (bus->self && nr)
S
Shaohua Li 已提交
1448 1449
		pcie_aspm_init_link_state(bus->self);

L
Linus Torvalds 已提交
1450 1451 1452
	return nr;
}

1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475
static int pcie_find_smpss(struct pci_dev *dev, void *data)
{
	u8 *smpss = data;

	if (!pci_is_pcie(dev))
		return 0;

	/* For PCIE hotplug enabled slots not connected directly to a
	 * PCI-E root port, there can be problems when hotplugging
	 * devices.  This is due to the possibility of hotplugging a
	 * device into the fabric with a smaller MPS that the devices
	 * currently running have configured.  Modifying the MPS on the
	 * running devices could cause a fatal bus error due to an
	 * incoming frame being larger than the newly configured MPS.
	 * To work around this, the MPS for the entire fabric must be
	 * set to the minimum size.  Any devices hotplugged into this
	 * fabric will have the minimum MPS set.  If the PCI hotplug
	 * slot is directly connected to the root port and there are not
	 * other devices on the fabric (which seems to be the most
	 * common case), then this is not an issue and MPS discovery
	 * will occur as normal.
	 */
	if (dev->is_hotplug_bridge && (!list_is_singular(&dev->bus->devices) ||
1476 1477
	     (dev->bus->self &&
	      dev->bus->self->pcie_type != PCI_EXP_TYPE_ROOT_PORT)))
1478 1479 1480 1481 1482 1483 1484 1485 1486 1487
		*smpss = 0;

	if (*smpss > dev->pcie_mpss)
		*smpss = dev->pcie_mpss;

	return 0;
}

static void pcie_write_mps(struct pci_dev *dev, int mps)
{
1488
	int rc;
1489 1490

	if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
1491
		mps = 128 << dev->pcie_mpss;
1492

1493 1494
		if (dev->pcie_type != PCI_EXP_TYPE_ROOT_PORT && dev->bus->self)
			/* For "Performance", the assumption is made that
1495 1496 1497 1498 1499
			 * downstream communication will never be larger than
			 * the MRRS.  So, the MPS only needs to be configured
			 * for the upstream communication.  This being the case,
			 * walk from the top down and set the MPS of the child
			 * to that of the parent bus.
1500 1501 1502 1503 1504
			 *
			 * Configure the device MPS with the smaller of the
			 * device MPSS or the bridge MPS (which is assumed to be
			 * properly configured at this point to the largest
			 * allowable MPS based on its parent bus).
1505
			 */
1506
			mps = min(mps, pcie_get_mps(dev->bus->self));
1507 1508 1509 1510 1511 1512 1513
	}

	rc = pcie_set_mps(dev, mps);
	if (rc)
		dev_err(&dev->dev, "Failed attempting to set the MPS\n");
}

1514
static void pcie_write_mrrs(struct pci_dev *dev)
1515
{
1516
	int rc, mrrs;
1517

1518 1519 1520 1521 1522 1523 1524 1525
	/* In the "safe" case, do not configure the MRRS.  There appear to be
	 * issues with setting MRRS to 0 on a number of devices.
	 */
	if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
		return;

	/* For Max performance, the MRRS must be set to the largest supported
	 * value.  However, it cannot be configured larger than the MPS the
1526 1527
	 * device or the bus can support.  This should already be properly
	 * configured by a prior call to pcie_write_mps.
1528
	 */
1529
	mrrs = pcie_get_mps(dev);
1530 1531

	/* MRRS is a R/W register.  Invalid values can be written, but a
1532
	 * subsequent read will verify if the value is acceptable or not.
1533 1534 1535 1536 1537
	 * If the MRRS value provided is not acceptable (e.g., too large),
	 * shrink the value until it is acceptable to the HW.
 	 */
	while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
		rc = pcie_set_readrq(dev, mrrs);
1538 1539
		if (!rc)
			break;
1540

1541
		dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
1542 1543
		mrrs /= 2;
	}
1544 1545 1546 1547 1548

	if (mrrs < 128)
		dev_err(&dev->dev, "MRRS was unable to be configured with a "
			"safe value.  If problems are experienced, try running "
			"with pci=pcie_bus_safe.\n");
1549 1550 1551 1552
}

static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
{
J
Jon Mason 已提交
1553
	int mps, orig_mps;
1554 1555 1556 1557

	if (!pci_is_pcie(dev))
		return 0;

J
Jon Mason 已提交
1558 1559
	mps = 128 << *(u8 *)data;
	orig_mps = pcie_get_mps(dev);
1560 1561

	pcie_write_mps(dev, mps);
1562
	pcie_write_mrrs(dev);
1563

J
Jon Mason 已提交
1564 1565 1566
	dev_info(&dev->dev, "PCI-E Max Payload Size set to %4d/%4d (was %4d), "
		 "Max Read Rq %4d\n", pcie_get_mps(dev), 128 << dev->pcie_mpss,
		 orig_mps, pcie_get_readrq(dev));
1567 1568 1569 1570

	return 0;
}

J
Jon Mason 已提交
1571
/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
1572 1573 1574 1575 1576
 * parents then children fashion.  If this changes, then this code will not
 * work as designed.
 */
void pcie_bus_configure_settings(struct pci_bus *bus, u8 mpss)
{
1577
	u8 smpss;
1578 1579 1580 1581

	if (!pci_is_pcie(bus->self))
		return;

1582 1583 1584 1585 1586 1587 1588 1589 1590 1591
	if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
		return;

	/* FIXME - Peer to peer DMA is possible, though the endpoint would need
	 * to be aware to the MPS of the destination.  To work around this,
	 * simply force the MPS of the entire system to the smallest possible.
	 */
	if (pcie_bus_config == PCIE_BUS_PEER2PEER)
		smpss = 0;

1592
	if (pcie_bus_config == PCIE_BUS_SAFE) {
1593 1594
		smpss = mpss;

1595 1596 1597 1598 1599 1600 1601
		pcie_find_smpss(bus->self, &smpss);
		pci_walk_bus(bus, pcie_find_smpss, &smpss);
	}

	pcie_bus_configure_set(bus->self, &smpss);
	pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
}
1602
EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
1603

1604
unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
L
Linus Torvalds 已提交
1605 1606 1607 1608
{
	unsigned int devfn, pass, max = bus->secondary;
	struct pci_dev *dev;

B
Bjorn Helgaas 已提交
1609
	dev_dbg(&bus->dev, "scanning bus\n");
L
Linus Torvalds 已提交
1610 1611 1612 1613 1614

	/* Go find them, Rover! */
	for (devfn = 0; devfn < 0x100; devfn += 8)
		pci_scan_slot(bus, devfn);

1615 1616 1617
	/* Reserve buses for SR-IOV capability. */
	max += pci_iov_bus_range(bus);

L
Linus Torvalds 已提交
1618 1619 1620 1621
	/*
	 * After performing arch-dependent fixup of the bus, look behind
	 * all PCI-to-PCI bridges on this bus.
	 */
A
Alex Chiang 已提交
1622
	if (!bus->is_added) {
B
Bjorn Helgaas 已提交
1623
		dev_dbg(&bus->dev, "fixups for bus\n");
A
Alex Chiang 已提交
1624 1625 1626 1627 1628
		pcibios_fixup_bus(bus);
		if (pci_is_root_bus(bus))
			bus->is_added = 1;
	}

L
Linus Torvalds 已提交
1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
	for (pass=0; pass < 2; pass++)
		list_for_each_entry(dev, &bus->devices, bus_list) {
			if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
			    dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
				max = pci_scan_bridge(bus, dev, max, pass);
		}

	/*
	 * We've scanned the bus and so we know all about what's on
	 * the other side of any bridges that may be on this bus plus
	 * any devices.
	 *
	 * Return how far we've got finding sub-buses.
	 */
B
Bjorn Helgaas 已提交
1643
	dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
L
Linus Torvalds 已提交
1644 1645 1646
	return max;
}

1647 1648
struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
		struct pci_ops *ops, void *sysdata, struct list_head *resources)
L
Linus Torvalds 已提交
1649
{
1650
	int error;
1651
	struct pci_host_bridge *bridge;
B
Bjorn Helgaas 已提交
1652
	struct pci_bus *b, *b2;
L
Linus Torvalds 已提交
1653
	struct device *dev;
1654
	struct pci_host_bridge_window *window, *n;
1655
	struct resource *res;
1656 1657 1658
	resource_size_t offset;
	char bus_addr[64];
	char *fmt;
L
Linus Torvalds 已提交
1659

1660 1661 1662 1663
	bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
	if (!bridge)
		return NULL;

L
Linus Torvalds 已提交
1664 1665
	b = pci_alloc_bus();
	if (!b)
1666
		goto err_bus;
L
Linus Torvalds 已提交
1667

1668
	dev = kzalloc(sizeof(*dev), GFP_KERNEL);
1669 1670
	if (!dev)
		goto err_dev;
L
Linus Torvalds 已提交
1671 1672 1673 1674

	b->sysdata = sysdata;
	b->ops = ops;

B
Bjorn Helgaas 已提交
1675 1676
	b2 = pci_find_bus(pci_domain_nr(b), bus);
	if (b2) {
L
Linus Torvalds 已提交
1677
		/* If we already got to this bus through a different bridge, ignore it */
B
Bjorn Helgaas 已提交
1678
		dev_dbg(&b2->dev, "bus already known\n");
L
Linus Torvalds 已提交
1679 1680
		goto err_out;
	}
1681

L
Linus Torvalds 已提交
1682 1683
	dev->parent = parent;
	dev->release = pci_release_bus_bridge_dev;
1684
	dev_set_name(dev, "pci%04x:%02x", pci_domain_nr(b), bus);
L
Linus Torvalds 已提交
1685 1686 1687 1688
	error = device_register(dev);
	if (error)
		goto dev_reg_err;
	b->bridge = get_device(dev);
1689
	device_enable_async_suspend(b->bridge);
1690
	pci_set_bus_of_node(b);
L
Linus Torvalds 已提交
1691

1692 1693 1694
	if (!parent)
		set_dev_node(b->bridge, pcibus_to_node(b));

1695 1696
	b->dev.class = &pcibus_class;
	b->dev.parent = b->bridge;
1697
	dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
1698
	error = device_register(&b->dev);
L
Linus Torvalds 已提交
1699 1700 1701 1702 1703 1704 1705
	if (error)
		goto class_dev_reg_err;

	/* Create legacy_io and legacy_mem files for this bus */
	pci_create_legacy_files(b);

	b->number = b->secondary = bus;
1706

1707
	bridge->bus = b;
1708
	INIT_LIST_HEAD(&bridge->windows);
L
Linus Torvalds 已提交
1709

1710 1711 1712 1713 1714
	if (parent)
		dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
	else
		printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));

1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731
	/* Add initial resources to the bus */
	list_for_each_entry_safe(window, n, resources, list) {
		list_move_tail(&window->list, &bridge->windows);
		res = window->res;
		offset = window->offset;
		pci_bus_add_resource(b, res, 0);
		if (offset) {
			if (resource_type(res) == IORESOURCE_IO)
				fmt = " (bus address [%#06llx-%#06llx])";
			else
				fmt = " (bus address [%#010llx-%#010llx])";
			snprintf(bus_addr, sizeof(bus_addr), fmt,
				 (unsigned long long) (res->start - offset),
				 (unsigned long long) (res->end - offset));
		} else
			bus_addr[0] = '\0';
		dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
1732 1733
	}

1734
	down_write(&pci_bus_sem);
1735
	list_add_tail(&bridge->list, &pci_host_bridges);
1736 1737 1738
	list_add_tail(&b->node, &pci_root_buses);
	up_write(&pci_bus_sem);

L
Linus Torvalds 已提交
1739 1740 1741 1742 1743
	return b;

class_dev_reg_err:
	device_unregister(dev);
dev_reg_err:
1744
	down_write(&pci_bus_sem);
1745
	list_del(&bridge->list);
L
Linus Torvalds 已提交
1746
	list_del(&b->node);
1747
	up_write(&pci_bus_sem);
L
Linus Torvalds 已提交
1748 1749
err_out:
	kfree(dev);
1750
err_dev:
L
Linus Torvalds 已提交
1751
	kfree(b);
1752 1753
err_bus:
	kfree(bridge);
L
Linus Torvalds 已提交
1754 1755
	return NULL;
}
1756

1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771
struct pci_bus * __devinit pci_scan_root_bus(struct device *parent, int bus,
		struct pci_ops *ops, void *sysdata, struct list_head *resources)
{
	struct pci_bus *b;

	b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
	if (!b)
		return NULL;

	b->subordinate = pci_scan_child_bus(b);
	pci_bus_add_devices(b);
	return b;
}
EXPORT_SYMBOL(pci_scan_root_bus);

1772
/* Deprecated; use pci_scan_root_bus() instead */
1773
struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
1774 1775
		int bus, struct pci_ops *ops, void *sysdata)
{
1776
	LIST_HEAD(resources);
1777 1778
	struct pci_bus *b;

1779 1780 1781
	pci_add_resource(&resources, &ioport_resource);
	pci_add_resource(&resources, &iomem_resource);
	b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
1782 1783
	if (b)
		b->subordinate = pci_scan_child_bus(b);
1784 1785
	else
		pci_free_resource_list(&resources);
1786 1787
	return b;
}
L
Linus Torvalds 已提交
1788 1789
EXPORT_SYMBOL(pci_scan_bus_parented);

1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808
struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
					void *sysdata)
{
	LIST_HEAD(resources);
	struct pci_bus *b;

	pci_add_resource(&resources, &ioport_resource);
	pci_add_resource(&resources, &iomem_resource);
	b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
	if (b) {
		b->subordinate = pci_scan_child_bus(b);
		pci_bus_add_devices(b);
	} else {
		pci_free_resource_list(&resources);
	}
	return b;
}
EXPORT_SYMBOL(pci_scan_bus);

L
Linus Torvalds 已提交
1809
#ifdef CONFIG_HOTPLUG
1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834
/**
 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
 * @bridge: PCI bridge for the bus to scan
 *
 * Scan a PCI bus and child buses for new devices, add them,
 * and enable them, resizing bridge mmio/io resource if necessary
 * and possible.  The caller must ensure the child devices are already
 * removed for resizing to occur.
 *
 * Returns the max number of subordinate bus discovered.
 */
unsigned int __ref pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
{
	unsigned int max;
	struct pci_bus *bus = bridge->subordinate;

	max = pci_scan_child_bus(bus);

	pci_assign_unassigned_bridge_resources(bridge);

	pci_bus_add_devices(bus);

	return max;
}

L
Linus Torvalds 已提交
1835 1836 1837 1838 1839
EXPORT_SYMBOL(pci_add_new_bus);
EXPORT_SYMBOL(pci_scan_slot);
EXPORT_SYMBOL(pci_scan_bridge);
EXPORT_SYMBOL_GPL(pci_scan_child_bus);
#endif
1840

1841
static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
1842
{
1843 1844 1845
	const struct pci_dev *a = to_pci_dev(d_a);
	const struct pci_dev *b = to_pci_dev(d_b);

1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857
	if      (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
	else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return  1;

	if      (a->bus->number < b->bus->number) return -1;
	else if (a->bus->number > b->bus->number) return  1;

	if      (a->devfn < b->devfn) return -1;
	else if (a->devfn > b->devfn) return  1;

	return 0;
}

1858
void __init pci_sort_breadthfirst(void)
1859
{
1860
	bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
1861
}