pwm-tegra.c 7.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * drivers/pwm/pwm-tegra.c
 *
 * Tegra pulse-width-modulation controller driver
 *
 * Copyright (c) 2010, NVIDIA Corporation.
 * Based on arch/arm/plat-mxc/pwm.c by Sascha Hauer <s.hauer@pengutronix.de>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along
 * with this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, USA.
 */

#include <linux/clk.h>
#include <linux/err.h>
#include <linux/io.h>
#include <linux/module.h>
#include <linux/of.h>
29
#include <linux/of_device.h>
30 31
#include <linux/pwm.h>
#include <linux/platform_device.h>
32
#include <linux/pinctrl/consumer.h>
33
#include <linux/slab.h>
34
#include <linux/reset.h>
35 36 37 38 39 40 41

#define PWM_ENABLE	(1 << 31)
#define PWM_DUTY_WIDTH	8
#define PWM_DUTY_SHIFT	16
#define PWM_SCALE_WIDTH	13
#define PWM_SCALE_SHIFT	0

42 43
struct tegra_pwm_soc {
	unsigned int num_channels;
44 45 46

	/* Maximum IP frequency for given SoCs */
	unsigned long max_frequency;
47 48
};

49
struct tegra_pwm_chip {
50 51
	struct pwm_chip chip;
	struct device *dev;
52

53
	struct clk *clk;
54
	struct reset_control*rst;
55

56 57
	unsigned long clk_rate;

58
	void __iomem *regs;
59 60

	const struct tegra_pwm_soc *soc;
61 62 63 64 65 66 67 68 69
};

static inline struct tegra_pwm_chip *to_tegra_pwm_chip(struct pwm_chip *chip)
{
	return container_of(chip, struct tegra_pwm_chip, chip);
}

static inline u32 pwm_readl(struct tegra_pwm_chip *chip, unsigned int num)
{
70
	return readl(chip->regs + (num << 4));
71 72 73 74 75
}

static inline void pwm_writel(struct tegra_pwm_chip *chip, unsigned int num,
			     unsigned long val)
{
76
	writel(val, chip->regs + (num << 4));
77 78 79 80 81 82
}

static int tegra_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
			    int duty_ns, int period_ns)
{
	struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
83 84
	unsigned long long c = duty_ns, hz;
	unsigned long rate;
85 86 87 88 89 90 91 92
	u32 val = 0;
	int err;

	/*
	 * Convert from duty_ns / period_ns to a fixed number of duty ticks
	 * per (1 << PWM_DUTY_WIDTH) cycles and make sure to round to the
	 * nearest integer during division.
	 */
93
	c *= (1 << PWM_DUTY_WIDTH);
94
	c = DIV_ROUND_CLOSEST_ULL(c, period_ns);
95 96 97 98 99 100 101

	val = (u32)c << PWM_DUTY_SHIFT;

	/*
	 * Compute the prescaler value for which (1 << PWM_DUTY_WIDTH)
	 * cycles at the PWM clock rate will take period_ns nanoseconds.
	 */
102
	rate = pc->clk_rate >> PWM_DUTY_WIDTH;
103

104
	/* Consider precision in PWM_SCALE_WIDTH rate calculation */
105 106
	hz = DIV_ROUND_CLOSEST_ULL(100ULL * NSEC_PER_SEC, period_ns);
	rate = DIV_ROUND_CLOSEST_ULL(100ULL * rate, hz);
107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128

	/*
	 * Since the actual PWM divider is the register's frequency divider
	 * field minus 1, we need to decrement to get the correct value to
	 * write to the register.
	 */
	if (rate > 0)
		rate--;

	/*
	 * Make sure that the rate will fit in the register's frequency
	 * divider field.
	 */
	if (rate >> PWM_SCALE_WIDTH)
		return -EINVAL;

	val |= rate << PWM_SCALE_SHIFT;

	/*
	 * If the PWM channel is disabled, make sure to turn on the clock
	 * before writing the register. Otherwise, keep it enabled.
	 */
129
	if (!pwm_is_enabled(pwm)) {
130 131 132 133 134 135 136 137 138 139 140
		err = clk_prepare_enable(pc->clk);
		if (err < 0)
			return err;
	} else
		val |= PWM_ENABLE;

	pwm_writel(pc, pwm->hwpwm, val);

	/*
	 * If the PWM is not enabled, turn the clock off again to save power.
	 */
141
	if (!pwm_is_enabled(pwm))
142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
		clk_disable_unprepare(pc->clk);

	return 0;
}

static int tegra_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
{
	struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
	int rc = 0;
	u32 val;

	rc = clk_prepare_enable(pc->clk);
	if (rc < 0)
		return rc;

	val = pwm_readl(pc, pwm->hwpwm);
	val |= PWM_ENABLE;
	pwm_writel(pc, pwm->hwpwm, val);

	return 0;
}

static void tegra_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
{
	struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
	u32 val;

	val = pwm_readl(pc, pwm->hwpwm);
	val &= ~PWM_ENABLE;
	pwm_writel(pc, pwm->hwpwm, val);

	clk_disable_unprepare(pc->clk);
}

static const struct pwm_ops tegra_pwm_ops = {
	.config = tegra_pwm_config,
	.enable = tegra_pwm_enable,
	.disable = tegra_pwm_disable,
	.owner = THIS_MODULE,
};

static int tegra_pwm_probe(struct platform_device *pdev)
{
	struct tegra_pwm_chip *pwm;
	struct resource *r;
	int ret;

	pwm = devm_kzalloc(&pdev->dev, sizeof(*pwm), GFP_KERNEL);
190
	if (!pwm)
191 192
		return -ENOMEM;

193
	pwm->soc = of_device_get_match_data(&pdev->dev);
194 195 196
	pwm->dev = &pdev->dev;

	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
197 198 199
	pwm->regs = devm_ioremap_resource(&pdev->dev, r);
	if (IS_ERR(pwm->regs))
		return PTR_ERR(pwm->regs);
200 201 202

	platform_set_drvdata(pdev, pwm);

203
	pwm->clk = devm_clk_get(&pdev->dev, NULL);
204 205 206
	if (IS_ERR(pwm->clk))
		return PTR_ERR(pwm->clk);

207 208 209 210 211 212 213 214 215 216 217 218
	/* Set maximum frequency of the IP */
	ret = clk_set_rate(pwm->clk, pwm->soc->max_frequency);
	if (ret < 0) {
		dev_err(&pdev->dev, "Failed to set max frequency: %d\n", ret);
		return ret;
	}

	/*
	 * The requested and configured frequency may differ due to
	 * clock register resolutions. Get the configured frequency
	 * so that PWM period can be calculated more accurately.
	 */
219 220
	pwm->clk_rate = clk_get_rate(pwm->clk);

221
	pwm->rst = devm_reset_control_get_exclusive(&pdev->dev, "pwm");
222 223 224 225 226 227 228 229
	if (IS_ERR(pwm->rst)) {
		ret = PTR_ERR(pwm->rst);
		dev_err(&pdev->dev, "Reset control is not found: %d\n", ret);
		return ret;
	}

	reset_control_deassert(pwm->rst);

230 231 232
	pwm->chip.dev = &pdev->dev;
	pwm->chip.ops = &tegra_pwm_ops;
	pwm->chip.base = -1;
233
	pwm->chip.npwm = pwm->soc->num_channels;
234 235 236 237

	ret = pwmchip_add(&pwm->chip);
	if (ret < 0) {
		dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
238
		reset_control_assert(pwm->rst);
239 240 241 242 243 244
		return ret;
	}

	return 0;
}

B
Bill Pemberton 已提交
245
static int tegra_pwm_remove(struct platform_device *pdev)
246 247
{
	struct tegra_pwm_chip *pc = platform_get_drvdata(pdev);
T
Thierry Reding 已提交
248
	unsigned int i;
249
	int err;
250 251 252 253

	if (WARN_ON(!pc))
		return -ENODEV;

254 255 256 257
	err = clk_prepare_enable(pc->clk);
	if (err < 0)
		return err;

T
Thierry Reding 已提交
258
	for (i = 0; i < pc->chip.npwm; i++) {
259 260
		struct pwm_device *pwm = &pc->chip.pwms[i];

261
		if (!pwm_is_enabled(pwm))
262 263 264 265 266 267 268 269
			if (clk_prepare_enable(pc->clk) < 0)
				continue;

		pwm_writel(pc, i, 0);

		clk_disable_unprepare(pc->clk);
	}

270 271 272
	reset_control_assert(pc->rst);
	clk_disable_unprepare(pc->clk);

273
	return pwmchip_remove(&pc->chip);
274 275
}

276 277 278 279 280 281 282 283 284 285 286 287
#ifdef CONFIG_PM_SLEEP
static int tegra_pwm_suspend(struct device *dev)
{
	return pinctrl_pm_select_sleep_state(dev);
}

static int tegra_pwm_resume(struct device *dev)
{
	return pinctrl_pm_select_default_state(dev);
}
#endif

288 289
static const struct tegra_pwm_soc tegra20_pwm_soc = {
	.num_channels = 4,
290
	.max_frequency = 48000000UL,
291 292 293 294
};

static const struct tegra_pwm_soc tegra186_pwm_soc = {
	.num_channels = 1,
295
	.max_frequency = 102000000UL,
296 297
};

T
Thierry Reding 已提交
298
static const struct of_device_id tegra_pwm_of_match[] = {
299 300
	{ .compatible = "nvidia,tegra20-pwm", .data = &tegra20_pwm_soc },
	{ .compatible = "nvidia,tegra186-pwm", .data = &tegra186_pwm_soc },
301 302 303 304 305
	{ }
};

MODULE_DEVICE_TABLE(of, tegra_pwm_of_match);

306 307 308 309
static const struct dev_pm_ops tegra_pwm_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(tegra_pwm_suspend, tegra_pwm_resume)
};

310 311 312
static struct platform_driver tegra_pwm_driver = {
	.driver = {
		.name = "tegra-pwm",
S
Stephen Warren 已提交
313
		.of_match_table = tegra_pwm_of_match,
314
		.pm = &tegra_pwm_pm_ops,
315 316
	},
	.probe = tegra_pwm_probe,
B
Bill Pemberton 已提交
317
	.remove = tegra_pwm_remove,
318 319 320 321 322 323 324
};

module_platform_driver(tegra_pwm_driver);

MODULE_LICENSE("GPL");
MODULE_AUTHOR("NVIDIA Corporation");
MODULE_ALIAS("platform:tegra-pwm");