saa7115.c 45.3 KB
Newer Older
1 2 3
/* saa711x - Philips SAA711x video decoder driver
 * This driver can work with saa7111, saa7111a, saa7113, saa7114,
 *			     saa7115 and saa7118.
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
 *
 * Based on saa7114 driver by Maxim Yevtyushkin, which is based on
 * the saa7111 driver by Dave Perks.
 *
 * Copyright (C) 1998 Dave Perks <dperks@ibm.net>
 * Copyright (C) 2002 Maxim Yevtyushkin <max@linuxmedialabs.com>
 *
 * Slight changes for video timing and attachment output by
 * Wolfgang Scherr <scherr@net4you.net>
 *
 * Moved over to the linux >= 2.4.x i2c protocol (1/1/2003)
 * by Ronald Bultje <rbultje@ronald.bitfreak.net>
 *
 * Added saa7115 support by Kevin Thayer <nufan_wfk at yahoo.com>
 * (2/17/2003)
 *
 * VBI support (2004) and cleanups (2005) by Hans Verkuil <hverkuil@xs4all.nl>
21 22 23
 *
 * Copyright (c) 2005-2006 Mauro Carvalho Chehab <mchehab@infradead.org>
 *	SAA7111, SAA7113 and SAA7118 support
24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version 2
 * of the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, USA.
 */

40
#include "saa711x_regs.h"
41 42 43 44 45 46 47

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/slab.h>
#include <linux/i2c.h>
#include <linux/videodev2.h>
#include <media/v4l2-common.h>
48
#include <media/saa7115.h>
49
#include <asm/div64.h>
50

51
MODULE_DESCRIPTION("Philips SAA7111/SAA7113/SAA7114/SAA7115/SAA7118 video decoder driver");
52 53
MODULE_AUTHOR(  "Maxim Yevtyushkin, Kevin Thayer, Chris Kennedy, "
		"Hans Verkuil, Mauro Carvalho Chehab");
54 55 56
MODULE_LICENSE("GPL");

static int debug = 0;
57
module_param(debug, bool, 0644);
58 59 60

MODULE_PARM_DESC(debug, "Debug level (0-1)");

61
static unsigned short normal_i2c[] = {
62 63
		0x4a >> 1, 0x48 >> 1,	/* SAA7111, SAA7111A and SAA7113 */
		0x42 >> 1, 0x40 >> 1,	/* SAA7114, SAA7115 and SAA7118 */
64
		I2C_CLIENT_END };
65 66 67 68


I2C_CLIENT_INSMOD;

69
struct saa711x_state {
70 71 72
	v4l2_std_id std;
	int input;
	int enable;
73
	int radio;
74 75 76 77 78
	int bright;
	int contrast;
	int hue;
	int sat;
	enum v4l2_chip_ident ident;
79
	u32 audclk_freq;
80 81 82 83
	u32 crystal_freq;
	u8 ucgc;
	u8 cgcdiv;
	u8 apll;
84 85 86 87
};

/* ----------------------------------------------------------------------- */

88
static inline int saa711x_write(struct i2c_client *client, u8 reg, u8 value)
89 90 91 92
{
	return i2c_smbus_write_byte_data(client, reg, value);
}

93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129
/* Sanity routine to check if a register is present */
static int saa711x_has_reg(const int id, const u8 reg)
{
	switch (id) {
	case V4L2_IDENT_SAA7111:
		if (reg>0x1f || reg==1 || reg==0x0f || reg==0x14 || reg==0x18
				       || reg==0x19 || reg==0x1d || reg==0x1e)
			return 0;
	case V4L2_IDENT_SAA7113:
		if (reg>0x62 || reg==0x14 || (reg>=0x18 && reg<=0x1e) ||
				    (reg>=0x20 && reg<=0x3f) ||reg==0x5f )
			return 0;
	case V4L2_IDENT_SAA7114:
		if (reg>=0xf0 || (reg>=0x1a && reg<=0x1e) ||
				  (reg>=0x20 && reg<=0x2f) ||
				  (reg>=0x63 && reg<=0x7f) )
			return 0;
	case V4L2_IDENT_SAA7115:
		if ((reg>=0x20 && reg<=0x2f) || (reg==0x5c) ||
				(reg>=0xfc && reg<=0xfe) )
			return 0;
	case V4L2_IDENT_SAA7118:
		if (reg>=0xf0 || (reg>=0x1a && reg<=0x1d) ||
					(reg>=0x63 && reg<=0x6f) )
			return 0;
	}

	/* Those registers are reserved for all family */
	if (unlikely((reg>=0x20 && reg<=0x22) ||
			(reg>=0x26 && reg<=0x28) ||
			(reg>=0x3b && reg<=0x3f) || (reg==0x5f) ||
			(reg>=0x63 && reg<=0x6f) ) )
		return 0;

	return 1;
}

130
static int saa711x_writeregs(struct i2c_client *client, const unsigned char *regs)
131
{
132
	struct saa711x_state *state = i2c_get_clientdata(client);
133 134 135 136 137
	unsigned char reg, data;

	while (*regs != 0x00) {
		reg = *(regs++);
		data = *(regs++);
138 139 140 141

		/* According with datasheets, reserved regs should be
		   filled with 0 - seems better not to touch on they */
		if (saa711x_has_reg(state->ident,reg)) {
142
			if (saa711x_write(client, reg, data) < 0)
143 144
				return -1;
		}
145 146 147 148
	}
	return 0;
}

149
static inline int saa711x_read(struct i2c_client *client, u8 reg)
150 151 152 153 154 155
{
	return i2c_smbus_read_byte_data(client, reg);
}

/* ----------------------------------------------------------------------- */

156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
/* SAA7111 initialization table */
static const unsigned char saa7111_init_auto_input[] = {
	R_01_INC_DELAY, 0x00,		/* reserved */

	/*front end */
	R_02_INPUT_CNTL_1, 0xd0,	/* FUSE=3, GUDL=2, MODE=0 */
	R_03_INPUT_CNTL_2, 0x23,	/* HLNRS=0, VBSL=1, WPOFF=0, HOLDG=0,
					 * GAFIX=0, GAI1=256, GAI2=256 */
	R_04_INPUT_CNTL_3, 0x00,	/* GAI1=256 */
	R_05_INPUT_CNTL_4, 0x00,	/* GAI2=256 */

	/* decoder */
	R_06_H_SYNC_START, 0xf3,	/* HSB at  13(50Hz) /  17(60Hz)
					 * pixels after end of last line */
	R_07_H_SYNC_STOP, 0xe8,		/* HSS seems to be needed to
					 * work with NTSC, too */
	R_08_SYNC_CNTL, 0xc8,		/* AUFD=1, FSEL=1, EXFIL=0,
					 * VTRC=1, HPLL=0, VNOI=0 */
	R_09_LUMA_CNTL, 0x01,		/* BYPS=0, PREF=0, BPSS=0,
					 * VBLB=0, UPTCV=0, APER=1 */
	R_0A_LUMA_BRIGHT_CNTL, 0x80,
	R_0B_LUMA_CONTRAST_CNTL, 0x47,	/* 0b - CONT=1.109 */
	R_0C_CHROMA_SAT_CNTL, 0x40,
	R_0D_CHROMA_HUE_CNTL, 0x00,
	R_0E_CHROMA_CNTL_1, 0x01,	/* 0e - CDTO=0, CSTD=0, DCCF=0,
					 * FCTC=0, CHBW=1 */
	R_0F_CHROMA_GAIN_CNTL, 0x00,	/* reserved */
	R_10_CHROMA_CNTL_2, 0x48,	/* 10 - OFTS=1, HDEL=0, VRLN=1, YDEL=0 */
	R_11_MODE_DELAY_CNTL, 0x1c,	/* 11 - GPSW=0, CM99=0, FECO=0, COMPO=1,
					 * OEYC=1, OEHV=1, VIPB=0, COLO=0 */
	R_12_RT_SIGNAL_CNTL, 0x00,	/* 12 - output control 2 */
	R_13_RT_X_PORT_OUT_CNTL, 0x00,	/* 13 - output control 3 */
	R_14_ANAL_ADC_COMPAT_CNTL, 0x00,
	R_15_VGATE_START_FID_CHG, 0x00,
	R_16_VGATE_STOP, 0x00,
	R_17_MISC_VGATE_CONF_AND_MSB, 0x00,

	0x00, 0x00
};

/* SAA7113 init codes */
static const unsigned char saa7113_init_auto_input[] = {
	R_01_INC_DELAY, 0x08,
	R_02_INPUT_CNTL_1, 0xc2,
	R_03_INPUT_CNTL_2, 0x30,
	R_04_INPUT_CNTL_3, 0x00,
	R_05_INPUT_CNTL_4, 0x00,
	R_06_H_SYNC_START, 0x89,
	R_07_H_SYNC_STOP, 0x0d,
	R_08_SYNC_CNTL, 0x88,
	R_09_LUMA_CNTL, 0x01,
	R_0A_LUMA_BRIGHT_CNTL, 0x80,
	R_0B_LUMA_CONTRAST_CNTL, 0x47,
	R_0C_CHROMA_SAT_CNTL, 0x40,
	R_0D_CHROMA_HUE_CNTL, 0x00,
	R_0E_CHROMA_CNTL_1, 0x01,
	R_0F_CHROMA_GAIN_CNTL, 0x2a,
	R_10_CHROMA_CNTL_2, 0x08,
	R_11_MODE_DELAY_CNTL, 0x0c,
	R_12_RT_SIGNAL_CNTL, 0x07,
	R_13_RT_X_PORT_OUT_CNTL, 0x00,
	R_14_ANAL_ADC_COMPAT_CNTL, 0x00,
	R_15_VGATE_START_FID_CHG, 0x00,
	R_16_VGATE_STOP, 0x00,
	R_17_MISC_VGATE_CONF_AND_MSB, 0x00,

	0x00, 0x00
};

225 226 227 228
/* If a value differs from the Hauppauge driver values, then the comment starts with
   'was 0xXX' to denote the Hauppauge value. Otherwise the value is identical to what the
   Hauppauge driver sets. */

229
/* SAA7114 and SAA7115 initialization table */
230
static const unsigned char saa7115_init_auto_input[] = {
231
		/* Front-End Part */
232 233 234 235
	R_01_INC_DELAY, 0x48,			/* white peak control disabled */
	R_03_INPUT_CNTL_2, 0x20,		/* was 0x30. 0x20: long vertical blanking */
	R_04_INPUT_CNTL_3, 0x90,		/* analog gain set to 0 */
	R_05_INPUT_CNTL_4, 0x90,		/* analog gain set to 0 */
236
		/* Decoder Part */
237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254
	R_06_H_SYNC_START, 0xeb,		/* horiz sync begin = -21 */
	R_07_H_SYNC_STOP, 0xe0,			/* horiz sync stop = -17 */
	R_0A_LUMA_BRIGHT_CNTL, 0x80,		/* was 0x88. decoder brightness, 0x80 is itu standard */
	R_0B_LUMA_CONTRAST_CNTL, 0x44,		/* was 0x48. decoder contrast, 0x44 is itu standard */
	R_0C_CHROMA_SAT_CNTL, 0x40,		/* was 0x47. decoder saturation, 0x40 is itu standard */
	R_0D_CHROMA_HUE_CNTL, 0x00,
	R_0F_CHROMA_GAIN_CNTL, 0x00,		/* use automatic gain  */
	R_10_CHROMA_CNTL_2, 0x06,		/* chroma: active adaptive combfilter */
	R_11_MODE_DELAY_CNTL, 0x00,
	R_12_RT_SIGNAL_CNTL, 0x9d,		/* RTS0 output control: VGATE */
	R_13_RT_X_PORT_OUT_CNTL, 0x80,		/* ITU656 standard mode, RTCO output enable RTCE */
	R_14_ANAL_ADC_COMPAT_CNTL, 0x00,
	R_18_RAW_DATA_GAIN_CNTL, 0x40,		/* gain 0x00 = nominal */
	R_19_RAW_DATA_OFF_CNTL, 0x80,
	R_1A_COLOR_KILL_LVL_CNTL, 0x77,		/* recommended value */
	R_1B_MISC_TVVCRDET, 0x42,		/* recommended value */
	R_1C_ENHAN_COMB_CTRL1, 0xa9,		/* recommended value */
	R_1D_ENHAN_COMB_CTRL2, 0x01,		/* recommended value */
255 256

		/* Power Device Control */
257 258
	R_88_POWER_SAVE_ADC_PORT_CNTL, 0xd0,	/* reset device */
	R_88_POWER_SAVE_ADC_PORT_CNTL, 0xf0,	/* set device programmed, all in operational mode */
259 260 261
	0x00, 0x00
};

262
/* Used to reset saa7113, saa7114 and saa7115 */
263
static const unsigned char saa7115_cfg_reset_scaler[] = {
264 265 266 267
	R_87_I_PORT_I_O_ENA_OUT_CLK_AND_GATED, 0x00,	/* disable I-port output */
	R_88_POWER_SAVE_ADC_PORT_CNTL, 0xd0,		/* reset scaler */
	R_88_POWER_SAVE_ADC_PORT_CNTL, 0xf0,		/* activate scaler */
	R_87_I_PORT_I_O_ENA_OUT_CLK_AND_GATED, 0x01,	/* enable I-port output */
268 269 270 271 272 273
	0x00, 0x00
};

/* ============== SAA7715 VIDEO templates =============  */

static const unsigned char saa7115_cfg_60hz_video[] = {
274 275
	R_80_GLOBAL_CNTL_1, 0x00,			/* reset tasks */
	R_88_POWER_SAVE_ADC_PORT_CNTL, 0xd0,		/* reset scaler */
276

277 278 279
	R_15_VGATE_START_FID_CHG, 0x03,
	R_16_VGATE_STOP, 0x11,
	R_17_MISC_VGATE_CONF_AND_MSB, 0x9c,
280

281 282
	R_08_SYNC_CNTL, 0x68,			/* 0xBO: auto detection, 0x68 = NTSC */
	R_0E_CHROMA_CNTL_1, 0x07,		/* video autodetection is on */
283

284
	R_5A_V_OFF_FOR_SLICER, 0x06,		/* standard 60hz value for ITU656 line counting */
285 286

	/* Task A */
287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310
	R_90_A_TASK_HANDLING_CNTL, 0x80,
	R_91_A_X_PORT_FORMATS_AND_CONF, 0x48,
	R_92_A_X_PORT_INPUT_REFERENCE_SIGNAL, 0x40,
	R_93_A_I_PORT_OUTPUT_FORMATS_AND_CONF, 0x84,

	/* hoffset low (input), 0x0002 is minimum */
	R_94_A_HORIZ_INPUT_WINDOW_START, 0x01,
	R_95_A_HORIZ_INPUT_WINDOW_START_MSB, 0x00,

	/* hsize low (input), 0x02d0 = 720 */
	R_96_A_HORIZ_INPUT_WINDOW_LENGTH, 0xd0,
	R_97_A_HORIZ_INPUT_WINDOW_LENGTH_MSB, 0x02,

	R_98_A_VERT_INPUT_WINDOW_START, 0x05,
	R_99_A_VERT_INPUT_WINDOW_START_MSB, 0x00,

	R_9A_A_VERT_INPUT_WINDOW_LENGTH, 0x0c,
	R_9B_A_VERT_INPUT_WINDOW_LENGTH_MSB, 0x00,

	R_9C_A_HORIZ_OUTPUT_WINDOW_LENGTH, 0xa0,
	R_9D_A_HORIZ_OUTPUT_WINDOW_LENGTH_MSB, 0x05,

	R_9E_A_VERT_OUTPUT_WINDOW_LENGTH, 0x0c,
	R_9F_A_VERT_OUTPUT_WINDOW_LENGTH_MSB, 0x00,
311 312

	/* Task B */
313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347
	R_C0_B_TASK_HANDLING_CNTL, 0x00,
	R_C1_B_X_PORT_FORMATS_AND_CONF, 0x08,
	R_C2_B_INPUT_REFERENCE_SIGNAL_DEFINITION, 0x00,
	R_C3_B_I_PORT_FORMATS_AND_CONF, 0x80,

	/* 0x0002 is minimum */
	R_C4_B_HORIZ_INPUT_WINDOW_START, 0x02,
	R_C5_B_HORIZ_INPUT_WINDOW_START_MSB, 0x00,

	/* 0x02d0 = 720 */
	R_C6_B_HORIZ_INPUT_WINDOW_LENGTH, 0xd0,
	R_C7_B_HORIZ_INPUT_WINDOW_LENGTH_MSB, 0x02,

	/* vwindow start 0x12 = 18 */
	R_C8_B_VERT_INPUT_WINDOW_START, 0x12,
	R_C9_B_VERT_INPUT_WINDOW_START_MSB, 0x00,

	/* vwindow length 0xf8 = 248 */
	R_CA_B_VERT_INPUT_WINDOW_LENGTH, 0xf8,
	R_CB_B_VERT_INPUT_WINDOW_LENGTH_MSB, 0x00,

	/* hwindow 0x02d0 = 720 */
	R_CC_B_HORIZ_OUTPUT_WINDOW_LENGTH, 0xd0,
	R_CD_B_HORIZ_OUTPUT_WINDOW_LENGTH_MSB, 0x02,

	R_F0_LFCO_PER_LINE, 0xad,		/* Set PLL Register. 60hz 525 lines per frame, 27 MHz */
	R_F1_P_I_PARAM_SELECT, 0x05,		/* low bit with 0xF0 */
	R_F5_PULSGEN_LINE_LENGTH, 0xad,
	R_F6_PULSE_A_POS_LSB_AND_PULSEGEN_CONFIG, 0x01,

	R_87_I_PORT_I_O_ENA_OUT_CLK_AND_GATED, 0x00,	/* Disable I-port output */
	R_88_POWER_SAVE_ADC_PORT_CNTL, 0xd0,		/* reset scaler */
	R_80_GLOBAL_CNTL_1, 0x20,			/* Activate only task "B", continuous mode (was 0xA0) */
	R_88_POWER_SAVE_ADC_PORT_CNTL, 0xf0,		/* activate scaler */
	R_87_I_PORT_I_O_ENA_OUT_CLK_AND_GATED, 0x01,	/* Enable I-port output */
348 349 350 351
	0x00, 0x00
};

static const unsigned char saa7115_cfg_50hz_video[] = {
352 353
	R_80_GLOBAL_CNTL_1, 0x00,
	R_88_POWER_SAVE_ADC_PORT_CNTL, 0xd0,	/* reset scaler */
354

355 356 357
	R_15_VGATE_START_FID_CHG, 0x37,		/* VGATE start */
	R_16_VGATE_STOP, 0x16,
	R_17_MISC_VGATE_CONF_AND_MSB, 0x99,
358

359 360
	R_08_SYNC_CNTL, 0x28,			/* 0x28 = PAL */
	R_0E_CHROMA_CNTL_1, 0x07,
361

362
	R_5A_V_OFF_FOR_SLICER, 0x03,		/* standard 50hz value */
363 364

	/* Task A */
365 366 367 368 369
	R_90_A_TASK_HANDLING_CNTL, 0x81,
	R_91_A_X_PORT_FORMATS_AND_CONF, 0x48,
	R_92_A_X_PORT_INPUT_REFERENCE_SIGNAL, 0x40,
	R_93_A_I_PORT_OUTPUT_FORMATS_AND_CONF, 0x84,

370 371
	/* This is weird: the datasheet says that you should use 2 as the minimum value, */
	/* but Hauppauge uses 0, and changing that to 2 causes indeed problems (for 50hz) */
372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391
	/* hoffset low (input), 0x0002 is minimum */
	R_94_A_HORIZ_INPUT_WINDOW_START, 0x00,
	R_95_A_HORIZ_INPUT_WINDOW_START_MSB, 0x00,

	/* hsize low (input), 0x02d0 = 720 */
	R_96_A_HORIZ_INPUT_WINDOW_LENGTH, 0xd0,
	R_97_A_HORIZ_INPUT_WINDOW_LENGTH_MSB, 0x02,

	R_98_A_VERT_INPUT_WINDOW_START, 0x03,
	R_99_A_VERT_INPUT_WINDOW_START_MSB, 0x00,

	/* vsize 0x12 = 18 */
	R_9A_A_VERT_INPUT_WINDOW_LENGTH, 0x12,
	R_9B_A_VERT_INPUT_WINDOW_LENGTH_MSB, 0x00,

	/* hsize 0x05a0 = 1440 */
	R_9C_A_HORIZ_OUTPUT_WINDOW_LENGTH, 0xa0,
	R_9D_A_HORIZ_OUTPUT_WINDOW_LENGTH_MSB, 0x05,	/* hsize hi (output) */
	R_9E_A_VERT_OUTPUT_WINDOW_LENGTH, 0x12,		/* vsize low (output), 0x12 = 18 */
	R_9F_A_VERT_OUTPUT_WINDOW_LENGTH_MSB, 0x00,	/* vsize hi (output) */
392 393

	/* Task B */
394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435
	R_C0_B_TASK_HANDLING_CNTL, 0x00,
	R_C1_B_X_PORT_FORMATS_AND_CONF, 0x08,
	R_C2_B_INPUT_REFERENCE_SIGNAL_DEFINITION, 0x00,
	R_C3_B_I_PORT_FORMATS_AND_CONF, 0x80,

	/* This is weird: the datasheet says that you should use 2 as the minimum value, */
	/* but Hauppauge uses 0, and changing that to 2 causes indeed problems (for 50hz) */
	/* hoffset low (input), 0x0002 is minimum. See comment above. */
	R_C4_B_HORIZ_INPUT_WINDOW_START, 0x00,
	R_C5_B_HORIZ_INPUT_WINDOW_START_MSB, 0x00,

	/* hsize 0x02d0 = 720 */
	R_C6_B_HORIZ_INPUT_WINDOW_LENGTH, 0xd0,
	R_C7_B_HORIZ_INPUT_WINDOW_LENGTH_MSB, 0x02,

	/* voffset 0x16 = 22 */
	R_C8_B_VERT_INPUT_WINDOW_START, 0x16,
	R_C9_B_VERT_INPUT_WINDOW_START_MSB, 0x00,

	/* vsize 0x0120 = 288 */
	R_CA_B_VERT_INPUT_WINDOW_LENGTH, 0x20,
	R_CB_B_VERT_INPUT_WINDOW_LENGTH_MSB, 0x01,

	/* hsize 0x02d0 = 720 */
	R_CC_B_HORIZ_OUTPUT_WINDOW_LENGTH, 0xd0,
	R_CD_B_HORIZ_OUTPUT_WINDOW_LENGTH_MSB, 0x02,

	/* vsize 0x0120 = 288 */
	R_CE_B_VERT_OUTPUT_WINDOW_LENGTH, 0x20,
	R_CF_B_VERT_OUTPUT_WINDOW_LENGTH_MSB, 0x01,

	R_F0_LFCO_PER_LINE, 0xb0,		/* Set PLL Register. 50hz 625 lines per frame, 27 MHz */
	R_F1_P_I_PARAM_SELECT, 0x05,		/* low bit with 0xF0, (was 0x05) */
	R_F5_PULSGEN_LINE_LENGTH, 0xb0,
	R_F6_PULSE_A_POS_LSB_AND_PULSEGEN_CONFIG, 0x01,

	R_87_I_PORT_I_O_ENA_OUT_CLK_AND_GATED, 0x00,	/* Disable I-port output */
	R_88_POWER_SAVE_ADC_PORT_CNTL, 0xd0,		/* reset scaler (was 0xD0) */
	R_80_GLOBAL_CNTL_1, 0x20,			/* Activate only task "B" */
	R_88_POWER_SAVE_ADC_PORT_CNTL, 0xf0,		/* activate scaler */
	R_87_I_PORT_I_O_ENA_OUT_CLK_AND_GATED, 0x01,	/* Enable I-port output */

436 437 438 439 440 441
	0x00, 0x00
};

/* ============== SAA7715 VIDEO templates (end) =======  */

static const unsigned char saa7115_cfg_vbi_on[] = {
442 443 444 445 446 447
	R_80_GLOBAL_CNTL_1, 0x00,			/* reset tasks */
	R_88_POWER_SAVE_ADC_PORT_CNTL, 0xd0,		/* reset scaler */
	R_80_GLOBAL_CNTL_1, 0x30,			/* Activate both tasks */
	R_88_POWER_SAVE_ADC_PORT_CNTL, 0xf0,		/* activate scaler */
	R_87_I_PORT_I_O_ENA_OUT_CLK_AND_GATED, 0x01,	/* Enable I-port output */

448 449 450 451
	0x00, 0x00
};

static const unsigned char saa7115_cfg_vbi_off[] = {
452 453 454 455 456 457
	R_80_GLOBAL_CNTL_1, 0x00,			/* reset tasks */
	R_88_POWER_SAVE_ADC_PORT_CNTL, 0xd0,		/* reset scaler */
	R_80_GLOBAL_CNTL_1, 0x20,			/* Activate only task "B" */
	R_88_POWER_SAVE_ADC_PORT_CNTL, 0xf0,		/* activate scaler */
	R_87_I_PORT_I_O_ENA_OUT_CLK_AND_GATED, 0x01,	/* Enable I-port output */

458 459 460
	0x00, 0x00
};

461

462
static const unsigned char saa7115_init_misc[] = {
463 464 465 466 467 468 469
	R_81_V_SYNC_FLD_ID_SRC_SEL_AND_RETIMED_V_F, 0x01,
	0x82, 0x00,		/* Reserved register - value should be zero*/
	R_83_X_PORT_I_O_ENA_AND_OUT_CLK, 0x01,
	R_84_I_PORT_SIGNAL_DEF, 0x20,
	R_85_I_PORT_SIGNAL_POLAR, 0x21,
	R_86_I_PORT_FIFO_FLAG_CNTL_AND_ARBIT, 0xc5,
	R_87_I_PORT_I_O_ENA_OUT_CLK_AND_GATED, 0x01,
470 471

	/* Task A */
472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510
	R_A0_A_HORIZ_PRESCALING, 0x01,
	R_A1_A_ACCUMULATION_LENGTH, 0x00,
	R_A2_A_PRESCALER_DC_GAIN_AND_FIR_PREFILTER, 0x00,

	/* Configure controls at nominal value*/
	R_A4_A_LUMA_BRIGHTNESS_CNTL, 0x80,
	R_A5_A_LUMA_CONTRAST_CNTL, 0x40,
	R_A6_A_CHROMA_SATURATION_CNTL, 0x40,

	/* note: 2 x zoom ensures that VBI lines have same length as video lines. */
	R_A8_A_HORIZ_LUMA_SCALING_INC, 0x00,
	R_A9_A_HORIZ_LUMA_SCALING_INC_MSB, 0x02,

	R_AA_A_HORIZ_LUMA_PHASE_OFF, 0x00,

	/* must be horiz lum scaling / 2 */
	R_AC_A_HORIZ_CHROMA_SCALING_INC, 0x00,
	R_AD_A_HORIZ_CHROMA_SCALING_INC_MSB, 0x01,

	/* must be offset luma / 2 */
	R_AE_A_HORIZ_CHROMA_PHASE_OFF, 0x00,

	R_B0_A_VERT_LUMA_SCALING_INC, 0x00,
	R_B1_A_VERT_LUMA_SCALING_INC_MSB, 0x04,

	R_B2_A_VERT_CHROMA_SCALING_INC, 0x00,
	R_B3_A_VERT_CHROMA_SCALING_INC_MSB, 0x04,

	R_B4_A_VERT_SCALING_MODE_CNTL, 0x01,

	R_B8_A_VERT_CHROMA_PHASE_OFF_00, 0x00,
	R_B9_A_VERT_CHROMA_PHASE_OFF_01, 0x00,
	R_BA_A_VERT_CHROMA_PHASE_OFF_10, 0x00,
	R_BB_A_VERT_CHROMA_PHASE_OFF_11, 0x00,

	R_BC_A_VERT_LUMA_PHASE_OFF_00, 0x00,
	R_BD_A_VERT_LUMA_PHASE_OFF_01, 0x00,
	R_BE_A_VERT_LUMA_PHASE_OFF_10, 0x00,
	R_BF_A_VERT_LUMA_PHASE_OFF_11, 0x00,
511 512

	/* Task B */
513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
	R_D0_B_HORIZ_PRESCALING, 0x01,
	R_D1_B_ACCUMULATION_LENGTH, 0x00,
	R_D2_B_PRESCALER_DC_GAIN_AND_FIR_PREFILTER, 0x00,

	/* Configure controls at nominal value*/
	R_D4_B_LUMA_BRIGHTNESS_CNTL, 0x80,
	R_D5_B_LUMA_CONTRAST_CNTL, 0x40,
	R_D6_B_CHROMA_SATURATION_CNTL, 0x40,

	/* hor lum scaling 0x0400 = 1 */
	R_D8_B_HORIZ_LUMA_SCALING_INC, 0x00,
	R_D9_B_HORIZ_LUMA_SCALING_INC_MSB, 0x04,

	R_DA_B_HORIZ_LUMA_PHASE_OFF, 0x00,

	/* must be hor lum scaling / 2 */
	R_DC_B_HORIZ_CHROMA_SCALING, 0x00,
	R_DD_B_HORIZ_CHROMA_SCALING_MSB, 0x02,

	/* must be offset luma / 2 */
	R_DE_B_HORIZ_PHASE_OFFSET_CRHOMA, 0x00,

	R_E0_B_VERT_LUMA_SCALING_INC, 0x00,
	R_E1_B_VERT_LUMA_SCALING_INC_MSB, 0x04,

	R_E2_B_VERT_CHROMA_SCALING_INC, 0x00,
	R_E3_B_VERT_CHROMA_SCALING_INC_MSB, 0x04,

	R_E4_B_VERT_SCALING_MODE_CNTL, 0x01,

	R_E8_B_VERT_CHROMA_PHASE_OFF_00, 0x00,
	R_E9_B_VERT_CHROMA_PHASE_OFF_01, 0x00,
	R_EA_B_VERT_CHROMA_PHASE_OFF_10, 0x00,
	R_EB_B_VERT_CHROMA_PHASE_OFF_11, 0x00,

	R_EC_B_VERT_LUMA_PHASE_OFF_00, 0x00,
	R_ED_B_VERT_LUMA_PHASE_OFF_01, 0x00,
	R_EE_B_VERT_LUMA_PHASE_OFF_10, 0x00,
	R_EF_B_VERT_LUMA_PHASE_OFF_11, 0x00,

	R_F2_NOMINAL_PLL2_DTO, 0x50,		/* crystal clock = 24.576 MHz, target = 27MHz */
	R_F3_PLL_INCREMENT, 0x46,
	R_F4_PLL2_STATUS, 0x00,
	R_F7_PULSE_A_POS_MSB, 0x4b,		/* not the recommended settings! */
	R_F8_PULSE_B_POS, 0x00,
	R_F9_PULSE_B_POS_MSB, 0x4b,
	R_FA_PULSE_C_POS, 0x00,
	R_FB_PULSE_C_POS_MSB, 0x4b,

	/* PLL2 lock detection settings: 71 lines 50% phase error */
	R_FF_S_PLL_MAX_PHASE_ERR_THRESH_NUM_LINES, 0x88,
564 565

	/* Turn off VBI */
566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601
	R_40_SLICER_CNTL_1, 0x20,             /* No framing code errors allowed. */
	R_41_LCR_BASE, 0xff,
	R_41_LCR_BASE+1, 0xff,
	R_41_LCR_BASE+2, 0xff,
	R_41_LCR_BASE+3, 0xff,
	R_41_LCR_BASE+4, 0xff,
	R_41_LCR_BASE+5, 0xff,
	R_41_LCR_BASE+6, 0xff,
	R_41_LCR_BASE+7, 0xff,
	R_41_LCR_BASE+8, 0xff,
	R_41_LCR_BASE+9, 0xff,
	R_41_LCR_BASE+10, 0xff,
	R_41_LCR_BASE+11, 0xff,
	R_41_LCR_BASE+12, 0xff,
	R_41_LCR_BASE+13, 0xff,
	R_41_LCR_BASE+14, 0xff,
	R_41_LCR_BASE+15, 0xff,
	R_41_LCR_BASE+16, 0xff,
	R_41_LCR_BASE+17, 0xff,
	R_41_LCR_BASE+18, 0xff,
	R_41_LCR_BASE+19, 0xff,
	R_41_LCR_BASE+20, 0xff,
	R_41_LCR_BASE+21, 0xff,
	R_41_LCR_BASE+22, 0xff,
	R_58_PROGRAM_FRAMING_CODE, 0x40,
	R_59_H_OFF_FOR_SLICER, 0x47,
	R_5B_FLD_OFF_AND_MSB_FOR_H_AND_V_OFF, 0x83,
	R_5D_DID, 0xbd,
	R_5E_SDID, 0x35,

	R_02_INPUT_CNTL_1, 0x84,		/* input tuner -> input 4, amplifier active */
	R_09_LUMA_CNTL, 0x53,			/* 0x53, was 0x56 for 60hz. luminance control */

	R_80_GLOBAL_CNTL_1, 0x20,		/* enable task B */
	R_88_POWER_SAVE_ADC_PORT_CNTL, 0xd0,
	R_88_POWER_SAVE_ADC_PORT_CNTL, 0xf0,
602 603 604
	0x00, 0x00
};

605
static int saa711x_odd_parity(u8 c)
606 607 608 609 610 611 612 613
{
	c ^= (c >> 4);
	c ^= (c >> 2);
	c ^= (c >> 1);

	return c & 1;
}

614
static int saa711x_decode_vps(u8 * dst, u8 * p)
615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
{
	static const u8 biphase_tbl[] = {
		0xf0, 0x78, 0x70, 0xf0, 0xb4, 0x3c, 0x34, 0xb4,
		0xb0, 0x38, 0x30, 0xb0, 0xf0, 0x78, 0x70, 0xf0,
		0xd2, 0x5a, 0x52, 0xd2, 0x96, 0x1e, 0x16, 0x96,
		0x92, 0x1a, 0x12, 0x92, 0xd2, 0x5a, 0x52, 0xd2,
		0xd0, 0x58, 0x50, 0xd0, 0x94, 0x1c, 0x14, 0x94,
		0x90, 0x18, 0x10, 0x90, 0xd0, 0x58, 0x50, 0xd0,
		0xf0, 0x78, 0x70, 0xf0, 0xb4, 0x3c, 0x34, 0xb4,
		0xb0, 0x38, 0x30, 0xb0, 0xf0, 0x78, 0x70, 0xf0,
		0xe1, 0x69, 0x61, 0xe1, 0xa5, 0x2d, 0x25, 0xa5,
		0xa1, 0x29, 0x21, 0xa1, 0xe1, 0x69, 0x61, 0xe1,
		0xc3, 0x4b, 0x43, 0xc3, 0x87, 0x0f, 0x07, 0x87,
		0x83, 0x0b, 0x03, 0x83, 0xc3, 0x4b, 0x43, 0xc3,
		0xc1, 0x49, 0x41, 0xc1, 0x85, 0x0d, 0x05, 0x85,
		0x81, 0x09, 0x01, 0x81, 0xc1, 0x49, 0x41, 0xc1,
		0xe1, 0x69, 0x61, 0xe1, 0xa5, 0x2d, 0x25, 0xa5,
		0xa1, 0x29, 0x21, 0xa1, 0xe1, 0x69, 0x61, 0xe1,
		0xe0, 0x68, 0x60, 0xe0, 0xa4, 0x2c, 0x24, 0xa4,
		0xa0, 0x28, 0x20, 0xa0, 0xe0, 0x68, 0x60, 0xe0,
		0xc2, 0x4a, 0x42, 0xc2, 0x86, 0x0e, 0x06, 0x86,
		0x82, 0x0a, 0x02, 0x82, 0xc2, 0x4a, 0x42, 0xc2,
		0xc0, 0x48, 0x40, 0xc0, 0x84, 0x0c, 0x04, 0x84,
		0x80, 0x08, 0x00, 0x80, 0xc0, 0x48, 0x40, 0xc0,
		0xe0, 0x68, 0x60, 0xe0, 0xa4, 0x2c, 0x24, 0xa4,
		0xa0, 0x28, 0x20, 0xa0, 0xe0, 0x68, 0x60, 0xe0,
		0xf0, 0x78, 0x70, 0xf0, 0xb4, 0x3c, 0x34, 0xb4,
		0xb0, 0x38, 0x30, 0xb0, 0xf0, 0x78, 0x70, 0xf0,
		0xd2, 0x5a, 0x52, 0xd2, 0x96, 0x1e, 0x16, 0x96,
		0x92, 0x1a, 0x12, 0x92, 0xd2, 0x5a, 0x52, 0xd2,
		0xd0, 0x58, 0x50, 0xd0, 0x94, 0x1c, 0x14, 0x94,
		0x90, 0x18, 0x10, 0x90, 0xd0, 0x58, 0x50, 0xd0,
		0xf0, 0x78, 0x70, 0xf0, 0xb4, 0x3c, 0x34, 0xb4,
		0xb0, 0x38, 0x30, 0xb0, 0xf0, 0x78, 0x70, 0xf0,
	};
	int i;
	u8 c, err = 0;

	for (i = 0; i < 2 * 13; i += 2) {
		err |= biphase_tbl[p[i]] | biphase_tbl[p[i + 1]];
		c = (biphase_tbl[p[i + 1]] & 0xf) | ((biphase_tbl[p[i]] & 0xf) << 4);
		dst[i / 2] = c;
	}
	return err & 0xf0;
}

661
static int saa711x_decode_wss(u8 * p)
662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687
{
	static const int wss_bits[8] = {
		0, 0, 0, 1, 0, 1, 1, 1
	};
	unsigned char parity;
	int wss = 0;
	int i;

	for (i = 0; i < 16; i++) {
		int b1 = wss_bits[p[i] & 7];
		int b2 = wss_bits[(p[i] >> 3) & 7];

		if (b1 == b2)
			return -1;
		wss |= b2 << i;
	}
	parity = wss & 15;
	parity ^= parity >> 2;
	parity ^= parity >> 1;

	if (!(parity & 1))
		return -1;

	return wss;
}

688
static int saa711x_set_audio_clock_freq(struct i2c_client *client, u32 freq)
689
{
690
	struct saa711x_state *state = i2c_get_clientdata(client);
691 692 693 694
	u32 acpf;
	u32 acni;
	u32 hz;
	u64 f;
695
	u8 acc = 0; 	/* reg 0x3a, audio clock control */
696

697 698 699 700
	/* Checks for chips that don't have audio clock (saa7111, saa7113) */
	if (!saa711x_has_reg(state->ident,R_30_AUD_MAST_CLK_CYCLES_PER_FIELD))
		return 0;

M
 
Mauro Carvalho Chehab 已提交
701
	v4l_dbg(1, debug, client, "set audio clock freq: %d\n", freq);
702 703 704 705 706 707 708 709 710 711 712

	/* sanity check */
	if (freq < 32000 || freq > 48000)
		return -EINVAL;

	/* hz is the refresh rate times 100 */
	hz = (state->std & V4L2_STD_525_60) ? 5994 : 5000;
	/* acpf = (256 * freq) / field_frequency == (256 * 100 * freq) / hz */
	acpf = (25600 * freq) / hz;
	/* acni = (256 * freq * 2^23) / crystal_frequency =
		  (freq * 2^(8+23)) / crystal_frequency =
713
		  (freq << 31) / crystal_frequency */
714 715
	f = freq;
	f = f << 31;
716
	do_div(f, state->crystal_freq);
717
	acni = f;
718 719 720 721 722 723 724 725 726
	if (state->ucgc) {
		acpf = acpf * state->cgcdiv / 16;
		acni = acni * state->cgcdiv / 16;
		acc = 0x80;
		if (state->cgcdiv == 3)
			acc |= 0x40;
	}
	if (state->apll)
		acc |= 0x08;
727

728 729 730
	saa711x_write(client, R_38_CLK_RATIO_AMXCLK_TO_ASCLK, 0x03);
	saa711x_write(client, R_39_CLK_RATIO_ASCLK_TO_ALRCLK, 0x10);
	saa711x_write(client, R_3A_AUD_CLK_GEN_BASIC_SETUP, acc);
731

732 733
	saa711x_write(client, R_30_AUD_MAST_CLK_CYCLES_PER_FIELD, acpf & 0xff);
	saa711x_write(client, R_30_AUD_MAST_CLK_CYCLES_PER_FIELD+1,
734
							(acpf >> 8) & 0xff);
735
	saa711x_write(client, R_30_AUD_MAST_CLK_CYCLES_PER_FIELD+2,
736 737
							(acpf >> 16) & 0x03);

738 739 740
	saa711x_write(client, R_34_AUD_MAST_CLK_NOMINAL_INC, acni & 0xff);
	saa711x_write(client, R_34_AUD_MAST_CLK_NOMINAL_INC+1, (acni >> 8) & 0xff);
	saa711x_write(client, R_34_AUD_MAST_CLK_NOMINAL_INC+2, (acni >> 16) & 0x3f);
741 742 743 744
	state->audclk_freq = freq;
	return 0;
}

745
static int saa711x_set_v4lctrl(struct i2c_client *client, struct v4l2_control *ctrl)
746
{
747
	struct saa711x_state *state = i2c_get_clientdata(client);
748 749 750 751

	switch (ctrl->id) {
	case V4L2_CID_BRIGHTNESS:
		if (ctrl->value < 0 || ctrl->value > 255) {
752
			v4l_err(client, "invalid brightness setting %d\n", ctrl->value);
753 754 755 756
			return -ERANGE;
		}

		state->bright = ctrl->value;
757
		saa711x_write(client, R_0A_LUMA_BRIGHT_CNTL, state->bright);
758 759 760 761
		break;

	case V4L2_CID_CONTRAST:
		if (ctrl->value < 0 || ctrl->value > 127) {
762
			v4l_err(client, "invalid contrast setting %d\n", ctrl->value);
763 764 765 766
			return -ERANGE;
		}

		state->contrast = ctrl->value;
767
		saa711x_write(client, R_0B_LUMA_CONTRAST_CNTL, state->contrast);
768 769 770 771
		break;

	case V4L2_CID_SATURATION:
		if (ctrl->value < 0 || ctrl->value > 127) {
772
			v4l_err(client, "invalid saturation setting %d\n", ctrl->value);
773 774 775 776
			return -ERANGE;
		}

		state->sat = ctrl->value;
777
		saa711x_write(client, R_0C_CHROMA_SAT_CNTL, state->sat);
778 779 780 781
		break;

	case V4L2_CID_HUE:
		if (ctrl->value < -127 || ctrl->value > 127) {
782
			v4l_err(client, "invalid hue setting %d\n", ctrl->value);
783 784 785 786
			return -ERANGE;
		}

		state->hue = ctrl->value;
787
		saa711x_write(client, R_0D_CHROMA_HUE_CNTL, state->hue);
788
		break;
789 790 791

	default:
		return -EINVAL;
792 793 794 795 796
	}

	return 0;
}

797
static int saa711x_get_v4lctrl(struct i2c_client *client, struct v4l2_control *ctrl)
798
{
799
	struct saa711x_state *state = i2c_get_clientdata(client);
800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820

	switch (ctrl->id) {
	case V4L2_CID_BRIGHTNESS:
		ctrl->value = state->bright;
		break;
	case V4L2_CID_CONTRAST:
		ctrl->value = state->contrast;
		break;
	case V4L2_CID_SATURATION:
		ctrl->value = state->sat;
		break;
	case V4L2_CID_HUE:
		ctrl->value = state->hue;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

821
static void saa711x_set_v4lstd(struct i2c_client *client, v4l2_std_id std)
822
{
823
	struct saa711x_state *state = i2c_get_clientdata(client);
824

825 826 827 828 829 830 831 832 833 834
	/* Prevent unnecessary standard changes. During a standard
	   change the I-Port is temporarily disabled. Any devices
	   reading from that port can get confused.
	   Note that VIDIOC_S_STD is also used to switch from
	   radio to TV mode, so if a VIDIOC_S_STD is broadcast to
	   all I2C devices then you do not want to have an unwanted
	   side-effect here. */
	if (std == state->std)
		return;

835 836
	// This works for NTSC-M, SECAM-L and the 50Hz PAL variants.
	if (std & V4L2_STD_525_60) {
M
 
Mauro Carvalho Chehab 已提交
837
		v4l_dbg(1, debug, client, "decoder set standard 60 Hz\n");
838
		saa711x_writeregs(client, saa7115_cfg_60hz_video);
839
	} else {
M
 
Mauro Carvalho Chehab 已提交
840
		v4l_dbg(1, debug, client, "decoder set standard 50 Hz\n");
841
		saa711x_writeregs(client, saa7115_cfg_50hz_video);
842 843
	}

844
	/* Register 0E - Bits D6-D4 on NO-AUTO mode
845
		(SAA7111 and SAA7113 doesn't have auto mode)
846 847 848 849 850 851 852
	    50 Hz / 625 lines           60 Hz / 525 lines
	000 PAL BGDHI (4.43Mhz)         NTSC M (3.58MHz)
	001 NTSC 4.43 (50 Hz)           PAL 4.43 (60 Hz)
	010 Combination-PAL N (3.58MHz) NTSC 4.43 (60 Hz)
	011 NTSC N (3.58MHz)            PAL M (3.58MHz)
	100 reserved                    NTSC-Japan (3.58MHz)
	*/
853 854
	state->std = std;

855 856
	if (state->ident == V4L2_IDENT_SAA7111 ||
	    state->ident == V4L2_IDENT_SAA7113) {
857
		u8 reg = saa711x_read(client, R_0E_CHROMA_CNTL_1) & 0x8f;
858

859
		if (std == V4L2_STD_PAL_M) {
860
			reg |= 0x30;
861
		} else if (std == V4L2_STD_PAL_N) {
862
			reg |= 0x20;
863
		} else if (std == V4L2_STD_PAL_60) {
864
			reg |= 0x10;
865
		} else if (std == V4L2_STD_NTSC_M_JP) {
866
			reg |= 0x40;
867
		}
868
		saa711x_write(client, R_0E_CHROMA_CNTL_1, reg);
869 870
	} else {
		/* restart task B if needed */
871
		int taskb = saa711x_read(client, R_80_GLOBAL_CNTL_1) & 0x10;
872

873
		if (taskb && state->ident == V4L2_IDENT_SAA7114) {
874
			saa711x_writeregs(client, saa7115_cfg_vbi_on);
875
		}
876

877
		/* switch audio mode too! */
878
		saa711x_set_audio_clock_freq(client, state->audclk_freq);
879 880 881
	}
}

882
static v4l2_std_id saa711x_get_v4lstd(struct i2c_client *client)
883
{
884
	struct saa711x_state *state = i2c_get_clientdata(client);
885 886 887 888

	return state->std;
}

889
static void saa711x_log_status(struct i2c_client *client)
890
{
891
	struct saa711x_state *state = i2c_get_clientdata(client);
892 893 894 895
	int reg1e, reg1f;
	int signalOk;
	int vcr;

896
	v4l_info(client, "Audio frequency: %d Hz\n", state->audclk_freq);
897
	if (state->ident != V4L2_IDENT_SAA7115) {
898
		/* status for the saa7114 */
899
		reg1f = saa711x_read(client, R_1F_STATUS_BYTE_2_VD_DEC);
900
		signalOk = (reg1f & 0xc1) == 0x81;
901 902
		v4l_info(client, "Video signal:    %s\n", signalOk ? "ok" : "bad");
		v4l_info(client, "Frequency:       %s\n", (reg1f & 0x20) ? "60 Hz" : "50 Hz");
903 904 905 906
		return;
	}

	/* status for the saa7115 */
907 908
	reg1e = saa711x_read(client, R_1E_STATUS_BYTE_1_VD_DEC);
	reg1f = saa711x_read(client, R_1F_STATUS_BYTE_2_VD_DEC);
909 910 911 912

	signalOk = (reg1f & 0xc1) == 0x81 && (reg1e & 0xc0) == 0x80;
	vcr = !(reg1f & 0x10);

913
	if (state->input >= 6) {
914
		v4l_info(client, "Input:           S-Video %d\n", state->input - 6);
915
	} else {
916
		v4l_info(client, "Input:           Composite %d\n", state->input);
917
	}
918 919
	v4l_info(client, "Video signal:    %s\n", signalOk ? (vcr ? "VCR" : "broadcast/DVD") : "bad");
	v4l_info(client, "Frequency:       %s\n", (reg1f & 0x20) ? "60 Hz" : "50 Hz");
920 921 922

	switch (reg1e & 0x03) {
		case 1:
923
			v4l_info(client, "Detected format: NTSC\n");
924 925
			break;
		case 2:
926
			v4l_info(client, "Detected format: PAL\n");
927 928
			break;
		case 3:
929
			v4l_info(client, "Detected format: SECAM\n");
930 931
			break;
		default:
932
			v4l_info(client, "Detected format: BW/No color\n");
933 934 935 936 937
			break;
	}
}

/* setup the sliced VBI lcr registers according to the sliced VBI format */
938
static void saa711x_set_lcr(struct i2c_client *client, struct v4l2_sliced_vbi_format *fmt)
939
{
940
	struct saa711x_state *state = i2c_get_clientdata(client);
941 942 943 944
	int is_50hz = (state->std & V4L2_STD_625_50);
	u8 lcr[24];
	int i, x;

945 946 947 948 949 950 951
#if 1
	/* saa7113/7114/7118 VBI support are experimental */
	if (!saa711x_has_reg(state->ident,R_41_LCR_BASE))
		return;

#else
	/* SAA7113 and SAA7118 also should support VBI - Need testing */
952
	if (state->ident != V4L2_IDENT_SAA7115)
953
		return;
954
#endif
955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991

	for (i = 0; i <= 23; i++)
		lcr[i] = 0xff;

	if (fmt->service_set == 0) {
		/* raw VBI */
		if (is_50hz)
			for (i = 6; i <= 23; i++)
				lcr[i] = 0xdd;
		else
			for (i = 10; i <= 21; i++)
				lcr[i] = 0xdd;
	} else {
		/* sliced VBI */
		/* first clear lines that cannot be captured */
		if (is_50hz) {
			for (i = 0; i <= 5; i++)
				fmt->service_lines[0][i] =
					fmt->service_lines[1][i] = 0;
		}
		else {
			for (i = 0; i <= 9; i++)
				fmt->service_lines[0][i] =
					fmt->service_lines[1][i] = 0;
			for (i = 22; i <= 23; i++)
				fmt->service_lines[0][i] =
					fmt->service_lines[1][i] = 0;
		}

		/* Now set the lcr values according to the specified service */
		for (i = 6; i <= 23; i++) {
			lcr[i] = 0;
			for (x = 0; x <= 1; x++) {
				switch (fmt->service_lines[1-x][i]) {
					case 0:
						lcr[i] |= 0xf << (4 * x);
						break;
992
					case V4L2_SLICED_TELETEXT_B:
993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010
						lcr[i] |= 1 << (4 * x);
						break;
					case V4L2_SLICED_CAPTION_525:
						lcr[i] |= 4 << (4 * x);
						break;
					case V4L2_SLICED_WSS_625:
						lcr[i] |= 5 << (4 * x);
						break;
					case V4L2_SLICED_VPS:
						lcr[i] |= 7 << (4 * x);
						break;
				}
			}
		}
	}

	/* write the lcr registers */
	for (i = 2; i <= 23; i++) {
1011
		saa711x_write(client, i - 2 + R_41_LCR_BASE, lcr[i]);
1012 1013 1014
	}

	/* enable/disable raw VBI capturing */
1015
	saa711x_writeregs(client, fmt->service_set == 0 ?
1016 1017
				saa7115_cfg_vbi_on :
				saa7115_cfg_vbi_off);
1018 1019
}

1020
static int saa711x_get_v4lfmt(struct i2c_client *client, struct v4l2_format *fmt)
1021 1022
{
	static u16 lcr2vbi[] = {
1023
		0, V4L2_SLICED_TELETEXT_B, 0,	/* 1 */
1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
		0, V4L2_SLICED_CAPTION_525,	/* 4 */
		V4L2_SLICED_WSS_625, 0,		/* 5 */
		V4L2_SLICED_VPS, 0, 0, 0, 0,	/* 7 */
		0, 0, 0, 0
	};
	struct v4l2_sliced_vbi_format *sliced = &fmt->fmt.sliced;
	int i;

	if (fmt->type != V4L2_BUF_TYPE_SLICED_VBI_CAPTURE)
		return -EINVAL;
	memset(sliced, 0, sizeof(*sliced));
	/* done if using raw VBI */
1036
	if (saa711x_read(client, R_80_GLOBAL_CNTL_1) & 0x10)
1037 1038
		return 0;
	for (i = 2; i <= 23; i++) {
1039
		u8 v = saa711x_read(client, i - 2 + R_41_LCR_BASE);
1040 1041 1042 1043 1044 1045 1046 1047 1048

		sliced->service_lines[0][i] = lcr2vbi[v >> 4];
		sliced->service_lines[1][i] = lcr2vbi[v & 0xf];
		sliced->service_set |=
			sliced->service_lines[0][i] | sliced->service_lines[1][i];
	}
	return 0;
}

1049
static int saa711x_set_size(struct i2c_client *client, int width, int height)
1050
{
1051
	struct saa711x_state *state = i2c_get_clientdata(client);
1052
	int HPSC, HFSC;
1053
	int VSCY;
1054
	int res;
1055
	int is_50hz = state->std & V4L2_STD_625_50;
1056
	int Vsrc = is_50hz ? 576 : 480+16;
1057

1058
	v4l_dbg(1, debug, client, "decoder set size to %ix%i\n",width,height);
1059 1060

	/* FIXME need better bounds checking here */
1061
	if ((width < 1) || (width > 1440))
1062
		return -EINVAL;
1063
	if ((height < 1) || (height > 960))
1064 1065
		return -EINVAL;

1066 1067
	if (!saa711x_has_reg(state->ident,R_D0_B_HORIZ_PRESCALING)) {
		/* Decoder only supports 720 columns and 480 or 576 lines */
1068
		if (width != 720)
1069
			return -EINVAL;
1070
		if (height != Vsrc)
1071 1072
			return -EINVAL;
	}
1073 1074
	if (!saa711x_has_reg(state->ident,R_CC_B_HORIZ_OUTPUT_WINDOW_LENGTH))
		return 0;
1075

1076 1077 1078
	/* probably have a valid size, let's set it */
	/* Set output width/height */
	/* width */
1079

1080 1081 1082 1083 1084
	saa711x_write(client, R_CC_B_HORIZ_OUTPUT_WINDOW_LENGTH,
					(u8) (width & 0xff));
	saa711x_write(client, R_CD_B_HORIZ_OUTPUT_WINDOW_LENGTH_MSB,
					(u8) ((width >> 8) & 0xff));

1085 1086
	/* Vertical Scaling uses height/2 */
	res=height/2;
1087

1088
		/* height */
1089 1090 1091
	saa711x_write(client, R_CE_B_VERT_OUTPUT_WINDOW_LENGTH,
					(u8) (res & 0xff));
	saa711x_write(client, R_CF_B_VERT_OUTPUT_WINDOW_LENGTH_MSB,
1092
					(u8) ((res >> 8) & 0xff));
1093 1094 1095

	/* Scaling settings */
	/* Hprescaler is floor(inres/outres) */
1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122
	HPSC = (int)(720 / width);
	/* 0 is not allowed (div. by zero) */
	HPSC = HPSC ? HPSC : 1;
	HFSC = (int)((1024 * 720) / (HPSC * width));
	/* FIXME hardcodes to "Task B"
	 * write H prescaler integer */
	saa711x_write(client, R_D0_B_HORIZ_PRESCALING,
				(u8) (HPSC & 0x3f));

	v4l_dbg(1, debug, client, "Hpsc: 0x%05x, Hfsc: 0x%05x\n", HPSC, HFSC);
	/* write H fine-scaling (luminance) */
	saa711x_write(client, R_D8_B_HORIZ_LUMA_SCALING_INC,
				(u8) (HFSC & 0xff));
	saa711x_write(client, R_D9_B_HORIZ_LUMA_SCALING_INC_MSB,
				(u8) ((HFSC >> 8) & 0xff));
	/* write H fine-scaling (chrominance)
	 * must be lum/2, so i'll just bitshift :) */
	saa711x_write(client, R_DC_B_HORIZ_CHROMA_SCALING,
				(u8) ((HFSC >> 1) & 0xff));
	saa711x_write(client, R_DD_B_HORIZ_CHROMA_SCALING_MSB,
				(u8) ((HFSC >> 9) & 0xff));

	VSCY = (int)((1024 * Vsrc) / height);
	v4l_dbg(1, debug, client, "Vsrc: %d, Vscy: 0x%05x\n", Vsrc, VSCY);

	/* Correct Contrast and Luminance */
	saa711x_write(client, R_D5_B_LUMA_CONTRAST_CNTL,
1123
					(u8) (64 * 1024 / VSCY));
1124
	saa711x_write(client, R_D6_B_CHROMA_SATURATION_CNTL,
1125
					(u8) (64 * 1024 / VSCY));
1126 1127

		/* write V fine-scaling (luminance) */
1128
	saa711x_write(client, R_E0_B_VERT_LUMA_SCALING_INC,
1129
					(u8) (VSCY & 0xff));
1130
	saa711x_write(client, R_E1_B_VERT_LUMA_SCALING_INC_MSB,
1131
					(u8) ((VSCY >> 8) & 0xff));
1132
		/* write V fine-scaling (chrominance) */
1133
	saa711x_write(client, R_E2_B_VERT_CHROMA_SCALING_INC,
1134
					(u8) (VSCY & 0xff));
1135
	saa711x_write(client, R_E3_B_VERT_CHROMA_SCALING_INC_MSB,
1136
					(u8) ((VSCY >> 8) & 0xff));
1137

1138
	saa711x_writeregs(client, saa7115_cfg_reset_scaler);
1139

1140 1141 1142
	return 0;
}

1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
static int saa711x_set_v4lfmt(struct i2c_client *client, struct v4l2_format *fmt)
{
	if (fmt->type == V4L2_BUF_TYPE_SLICED_VBI_CAPTURE) {
		saa711x_set_lcr(client, &fmt->fmt.sliced);
		return 0;
	}
	if (fmt->type != V4L2_BUF_TYPE_VIDEO_CAPTURE)
		return -EINVAL;

	return saa711x_set_size(client,fmt->fmt.pix.width,fmt->fmt.pix.height);
}

1155 1156 1157 1158
/* Decode the sliced VBI data stream as created by the saa7115.
   The format is described in the saa7115 datasheet in Tables 25 and 26
   and in Figure 33.
   The current implementation uses SAV/EAV codes and not the ancillary data
1159
   headers. The vbi->p pointer points to the R_5E_SDID byte right after the SAV
1160
   code. */
1161
static void saa711x_decode_vbi_line(struct i2c_client *client,
1162 1163 1164 1165 1166
				    struct v4l2_decode_vbi_line *vbi)
{
	static const char vbi_no_data_pattern[] = {
		0xa0, 0xa0, 0xa0, 0xa0, 0xa0, 0xa0, 0xa0, 0xa0, 0xa0, 0xa0
	};
1167
	struct saa711x_state *state = i2c_get_clientdata(client);
1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
	u8 *p = vbi->p;
	u32 wss;
	int id1, id2;   /* the ID1 and ID2 bytes from the internal header */

	vbi->type = 0;  /* mark result as a failure */
	id1 = p[2];
	id2 = p[3];
	/* Note: the field bit is inverted for 60 Hz video */
	if (state->std & V4L2_STD_525_60)
		id1 ^= 0x40;

	/* Skip internal header, p now points to the start of the payload */
	p += 4;
	vbi->p = p;

	/* calculate field and line number of the VBI packet (1-23) */
	vbi->is_second_field = ((id1 & 0x40) != 0);
	vbi->line = (id1 & 0x3f) << 3;
	vbi->line |= (id2 & 0x70) >> 4;

	/* Obtain data type */
	id2 &= 0xf;

	/* If the VBI slicer does not detect any signal it will fill up
	   the payload buffer with 0xa0 bytes. */
	if (!memcmp(p, vbi_no_data_pattern, sizeof(vbi_no_data_pattern)))
		return;

	/* decode payloads */
	switch (id2) {
	case 1:
1199
		vbi->type = V4L2_SLICED_TELETEXT_B;
1200 1201
		break;
	case 4:
1202
		if (!saa711x_odd_parity(p[0]) || !saa711x_odd_parity(p[1]))
1203 1204 1205 1206
			return;
		vbi->type = V4L2_SLICED_CAPTION_525;
		break;
	case 5:
1207
		wss = saa711x_decode_wss(p);
1208 1209 1210 1211 1212 1213 1214
		if (wss == -1)
			return;
		p[0] = wss & 0xff;
		p[1] = wss >> 8;
		vbi->type = V4L2_SLICED_WSS_625;
		break;
	case 7:
1215
		if (saa711x_decode_vps(p, p) != 0)
1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
			return;
		vbi->type = V4L2_SLICED_VPS;
		break;
	default:
		return;
	}
}

/* ============ SAA7115 AUDIO settings (end) ============= */

1226
static int saa711x_command(struct i2c_client *client, unsigned int cmd, void *arg)
1227
{
1228
	struct saa711x_state *state = i2c_get_clientdata(client);
1229 1230 1231 1232 1233
	int *iarg = arg;

	/* ioctls to allow direct access to the saa7115 registers for testing */
	switch (cmd) {
	case VIDIOC_S_FMT:
1234
		return saa711x_set_v4lfmt(client, (struct v4l2_format *)arg);
1235 1236

	case VIDIOC_G_FMT:
1237
		return saa711x_get_v4lfmt(client, (struct v4l2_format *)arg);
1238 1239

	case VIDIOC_INT_AUDIO_CLOCK_FREQ:
1240
		return saa711x_set_audio_clock_freq(client, *(u32 *)arg);
1241 1242 1243 1244 1245 1246

	case VIDIOC_G_TUNER:
	{
		struct v4l2_tuner *vt = arg;
		int status;

1247 1248
		if (state->radio)
			break;
1249
		status = saa711x_read(client, R_1F_STATUS_BYTE_2_VD_DEC);
1250

M
 
Mauro Carvalho Chehab 已提交
1251
		v4l_dbg(1, debug, client, "status: 0x%02x\n", status);
1252 1253 1254 1255 1256
		vt->signal = ((status & (1 << 6)) == 0) ? 0xffff : 0x0;
		break;
	}

	case VIDIOC_LOG_STATUS:
1257
		saa711x_log_status(client);
1258 1259 1260
		break;

	case VIDIOC_G_CTRL:
1261
		return saa711x_get_v4lctrl(client, (struct v4l2_control *)arg);
1262 1263

	case VIDIOC_S_CTRL:
1264
		return saa711x_set_v4lctrl(client, (struct v4l2_control *)arg);
1265

1266 1267 1268 1269
	case VIDIOC_QUERYCTRL:
	{
		struct v4l2_queryctrl *qc = arg;

1270 1271 1272 1273 1274 1275 1276 1277 1278
		switch (qc->id) {
			case V4L2_CID_BRIGHTNESS:
			case V4L2_CID_CONTRAST:
			case V4L2_CID_SATURATION:
			case V4L2_CID_HUE:
				return v4l2_ctrl_query_fill_std(qc);
			default:
				return -EINVAL;
		}
1279 1280
	}

1281
	case VIDIOC_G_STD:
1282
		*(v4l2_std_id *)arg = saa711x_get_v4lstd(client);
1283 1284 1285
		break;

	case VIDIOC_S_STD:
1286
		state->radio = 0;
1287
		saa711x_set_v4lstd(client, *(v4l2_std_id *)arg);
1288 1289
		break;

1290 1291 1292 1293
	case AUDC_SET_RADIO:
		state->radio = 1;
		break;

1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322
	case VIDIOC_INT_G_VIDEO_ROUTING:
	{
		struct v4l2_routing *route = arg;

		route->input = state->input;
		route->output = 0;
		break;
	}

	case VIDIOC_INT_S_VIDEO_ROUTING:
	{
		struct v4l2_routing *route = arg;

		v4l_dbg(1, debug, client, "decoder set input %d\n", route->input);
		/* saa7113 does not have these inputs */
		if (state->ident == V4L2_IDENT_SAA7113 &&
		    (route->input == SAA7115_COMPOSITE4 ||
		     route->input == SAA7115_COMPOSITE5)) {
			return -EINVAL;
		}
		if (route->input > SAA7115_SVIDEO3)
			return -EINVAL;
		if (state->input == route->input)
			break;
		v4l_dbg(1, debug, client, "now setting %s input\n",
			(route->input >= SAA7115_SVIDEO0) ? "S-Video" : "Composite");
		state->input = route->input;

		/* select mode */
1323 1324
		saa711x_write(client, R_02_INPUT_CNTL_1,
			      (saa711x_read(client, R_02_INPUT_CNTL_1) & 0xf0) |
1325 1326 1327
			       state->input);

		/* bypass chrominance trap for S-Video modes */
1328 1329
		saa711x_write(client, R_09_LUMA_CNTL,
			      (saa711x_read(client, R_09_LUMA_CNTL) & 0x7f) |
1330 1331 1332 1333
			       (state->input >= SAA7115_SVIDEO0 ? 0x80 : 0x0));
		break;
	}

1334 1335
	case VIDIOC_STREAMON:
	case VIDIOC_STREAMOFF:
M
 
Mauro Carvalho Chehab 已提交
1336
		v4l_dbg(1, debug, client, "%s output\n",
1337 1338 1339 1340
			(cmd == VIDIOC_STREAMON) ? "enable" : "disable");

		if (state->enable != (cmd == VIDIOC_STREAMON)) {
			state->enable = (cmd == VIDIOC_STREAMON);
1341
			saa711x_write(client,
1342 1343
				R_87_I_PORT_I_O_ENA_OUT_CLK_AND_GATED,
				state->enable);
1344 1345 1346
		}
		break;

1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357
	case VIDIOC_INT_S_CRYSTAL_FREQ:
	{
		struct v4l2_crystal_freq *freq = arg;

		if (freq->freq != SAA7115_FREQ_32_11_MHZ &&
		    freq->freq != SAA7115_FREQ_24_576_MHZ)
			return -EINVAL;
		state->crystal_freq = freq->freq;
		state->cgcdiv = (freq->flags & SAA7115_FREQ_FL_CGCDIV) ? 3 : 4;
		state->ucgc = (freq->flags & SAA7115_FREQ_FL_UCGC) ? 1 : 0;
		state->apll = (freq->flags & SAA7115_FREQ_FL_APLL) ? 1 : 0;
1358
		saa711x_set_audio_clock_freq(client, state->audclk_freq);
1359 1360 1361
		break;
	}

1362
	case VIDIOC_INT_DECODE_VBI_LINE:
1363
		saa711x_decode_vbi_line(client, arg);
1364 1365 1366
		break;

	case VIDIOC_INT_RESET:
M
 
Mauro Carvalho Chehab 已提交
1367
		v4l_dbg(1, debug, client, "decoder RESET\n");
1368
		saa711x_writeregs(client, saa7115_cfg_reset_scaler);
1369 1370 1371 1372 1373 1374 1375 1376
		break;

	case VIDIOC_INT_G_VBI_DATA:
	{
		struct v4l2_sliced_vbi_data *data = arg;

		switch (data->id) {
		case V4L2_SLICED_WSS_625:
1377
			if (saa711x_read(client, 0x6b) & 0xc0)
1378
				return -EIO;
1379 1380
			data->data[0] = saa711x_read(client, 0x6c);
			data->data[1] = saa711x_read(client, 0x6d);
1381 1382 1383 1384
			return 0;
		case V4L2_SLICED_CAPTION_525:
			if (data->field == 0) {
				/* CC */
1385
				if (saa711x_read(client, 0x66) & 0xc0)
1386
					return -EIO;
1387 1388
				data->data[0] = saa711x_read(client, 0x67);
				data->data[1] = saa711x_read(client, 0x68);
1389 1390 1391
				return 0;
			}
			/* XDS */
1392
			if (saa711x_read(client, 0x66) & 0x30)
1393
				return -EIO;
1394 1395
			data->data[0] = saa711x_read(client, 0x69);
			data->data[1] = saa711x_read(client, 0x6a);
1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409
			return 0;
		default:
			return -EINVAL;
		}
		break;
	}

#ifdef CONFIG_VIDEO_ADV_DEBUG
	case VIDIOC_INT_G_REGISTER:
	{
		struct v4l2_register *reg = arg;

		if (reg->i2c_id != I2C_DRIVERID_SAA711X)
			return -EINVAL;
1410
		reg->val = saa711x_read(client, reg->reg & 0xff);
1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421
		break;
	}

	case VIDIOC_INT_S_REGISTER:
	{
		struct v4l2_register *reg = arg;

		if (reg->i2c_id != I2C_DRIVERID_SAA711X)
			return -EINVAL;
		if (!capable(CAP_SYS_ADMIN))
			return -EPERM;
1422
		saa711x_write(client, reg->reg & 0xff, reg->val & 0xff);
1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
		break;
	}
#endif

	case VIDIOC_INT_G_CHIP_IDENT:
		*iarg = state->ident;
		break;

	default:
		return -EINVAL;
	}

	return 0;
}

/* ----------------------------------------------------------------------- */

1440
static struct i2c_driver i2c_driver_saa711x;
1441

1442
static int saa711x_attach(struct i2c_adapter *adapter, int address, int kind)
1443 1444
{
	struct i2c_client *client;
1445
	struct saa711x_state *state;
1446 1447
	int	i;
	char	name[17];
1448 1449 1450 1451 1452 1453
	u8 chip_id;

	/* Check if the adapter supports the needed features */
	if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA))
		return 0;

P
 
Panagiotis Issaris 已提交
1454
	client = kzalloc(sizeof(struct i2c_client), GFP_KERNEL);
1455 1456 1457 1458
	if (client == 0)
		return -ENOMEM;
	client->addr = address;
	client->adapter = adapter;
1459
	client->driver = &i2c_driver_saa711x;
1460 1461
	snprintf(client->name, sizeof(client->name) - 1, "saa7115");

M
 
Mauro Carvalho Chehab 已提交
1462
	v4l_dbg(1, debug, client, "detecting saa7115 client on address 0x%x\n", address << 1);
1463

1464
	for (i=0;i<0x0f;i++) {
1465 1466
		saa711x_write(client, 0, i);
		name[i] = (saa711x_read(client, 0) &0x0f) +'0';
1467 1468 1469 1470 1471
		if (name[i]>'9')
			name[i]+='a'-'9'-1;
	}
	name[i]='\0';

1472 1473
	saa711x_write(client, 0, 5);
	chip_id = saa711x_read(client, 0) & 0x0f;
1474
	if (chip_id < 3 && chip_id > 5) {
M
 
Mauro Carvalho Chehab 已提交
1475
		v4l_dbg(1, debug, client, "saa7115 not found\n");
1476 1477 1478
		kfree(client);
		return 0;
	}
1479
	snprintf(client->name, sizeof(client->name) - 1, "saa711%d",chip_id);
1480
	v4l_info(client, "saa711%d found (%s) @ 0x%x (%s)\n", chip_id, name, address << 1, adapter->name);
1481

1482
	state = kzalloc(sizeof(struct saa711x_state), GFP_KERNEL);
1483 1484 1485 1486 1487 1488 1489
	i2c_set_clientdata(client, state);
	if (state == NULL) {
		kfree(client);
		return -ENOMEM;
	}
	state->input = -1;
	state->enable = 1;
1490
	state->radio = 0;
1491 1492 1493 1494
	state->bright = 128;
	state->contrast = 64;
	state->hue = 0;
	state->sat = 64;
1495
	switch (chip_id) {
1496 1497 1498
	case 1:
		state->ident = V4L2_IDENT_SAA7111;
		break;
1499 1500 1501 1502 1503 1504
	case 3:
		state->ident = V4L2_IDENT_SAA7113;
		break;
	case 4:
		state->ident = V4L2_IDENT_SAA7114;
		break;
1505
	case 5:
1506 1507
		state->ident = V4L2_IDENT_SAA7115;
		break;
1508 1509 1510 1511 1512 1513 1514
	case 8:
		state->ident = V4L2_IDENT_SAA7118;
		break;
	default:
		state->ident = V4L2_IDENT_SAA7111;
		v4l_info(client, "WARNING: Chip is not known - Falling back to saa7111\n");

1515 1516
	}

1517
	state->audclk_freq = 48000;
1518

M
 
Mauro Carvalho Chehab 已提交
1519
	v4l_dbg(1, debug, client, "writing init values\n");
1520 1521

	/* init to 60hz/48khz */
1522 1523
	if (state->ident == V4L2_IDENT_SAA7111 ||
			state->ident == V4L2_IDENT_SAA7113) {
1524
		state->crystal_freq = SAA7115_FREQ_24_576_MHZ;
1525
		saa711x_writeregs(client, saa7113_init_auto_input);
1526 1527
	} else {
		state->crystal_freq = SAA7115_FREQ_32_11_MHZ;
1528
		saa711x_writeregs(client, saa7115_init_auto_input);
1529
	}
1530
	saa711x_writeregs(client, saa7115_init_misc);
1531 1532
	state->std = V4L2_STD_NTSC;
	saa711x_set_size(client, 720, 480);
1533 1534 1535
	saa711x_writeregs(client, saa7115_cfg_60hz_video);
	saa711x_set_audio_clock_freq(client, state->audclk_freq);
	saa711x_writeregs(client, saa7115_cfg_reset_scaler);
1536 1537 1538

	i2c_attach_client(client);

M
 
Mauro Carvalho Chehab 已提交
1539
	v4l_dbg(1, debug, client, "status: (1E) 0x%02x, (1F) 0x%02x\n",
1540
		saa711x_read(client, R_1E_STATUS_BYTE_1_VD_DEC), saa711x_read(client, R_1F_STATUS_BYTE_2_VD_DEC));
1541 1542 1543 1544

	return 0;
}

1545
static int saa711x_probe(struct i2c_adapter *adapter)
1546 1547
{
	if (adapter->class & I2C_CLASS_TV_ANALOG)
1548
		return i2c_probe(adapter, &addr_data, &saa711x_attach);
1549 1550 1551
	return 0;
}

1552
static int saa711x_detach(struct i2c_client *client)
1553
{
1554
	struct saa711x_state *state = i2c_get_clientdata(client);
1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569
	int err;

	err = i2c_detach_client(client);
	if (err) {
		return err;
	}

	kfree(state);
	kfree(client);
	return 0;
}

/* ----------------------------------------------------------------------- */

/* i2c implementation */
1570
static struct i2c_driver i2c_driver_saa711x = {
1571 1572 1573
	.driver = {
		.name = "saa7115",
	},
1574
	.id = I2C_DRIVERID_SAA711X,
1575 1576 1577
	.attach_adapter = saa711x_probe,
	.detach_client = saa711x_detach,
	.command = saa711x_command,
1578 1579 1580
};


1581
static int __init saa711x_init_module(void)
1582
{
1583
	return i2c_add_driver(&i2c_driver_saa711x);
1584 1585
}

1586
static void __exit saa711x_cleanup_module(void)
1587
{
1588
	i2c_del_driver(&i2c_driver_saa711x);
1589 1590
}

1591 1592
module_init(saa711x_init_module);
module_exit(saa711x_cleanup_module);