iwl-trans.c 58.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
/******************************************************************************
 *
 * This file is provided under a dual BSD/GPLv2 license.  When using or
 * redistributing this file, you may do so under either license.
 *
 * GPL LICENSE SUMMARY
 *
 * Copyright(c) 2007 - 2011 Intel Corporation. All rights reserved.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
 * USA
 *
 * The full GNU General Public License is included in this distribution
 * in the file called LICENSE.GPL.
 *
 * Contact Information:
 *  Intel Linux Wireless <ilw@linux.intel.com>
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 * BSD LICENSE
 *
 * Copyright(c) 2005 - 2011 Intel Corporation. All rights reserved.
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 *
 *  * Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer.
 *  * Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in
 *    the documentation and/or other materials provided with the
 *    distribution.
 *  * Neither the name Intel Corporation nor the names of its
 *    contributors may be used to endorse or promote products derived
 *    from this software without specific prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 *
 *****************************************************************************/
63
#include <linux/interrupt.h>
64
#include <linux/debugfs.h>
65 66
#include <linux/bitops.h>
#include <linux/gfp.h>
67

68
#include "iwl-dev.h"
69
#include "iwl-trans.h"
70 71
#include "iwl-core.h"
#include "iwl-helpers.h"
72
#include "iwl-trans-int-pcie.h"
73 74
/*TODO remove uneeded includes when the transport layer tx_free will be here */
#include "iwl-agn.h"
75
#include "iwl-shared.h"
76

77
static int iwl_trans_rx_alloc(struct iwl_trans *trans)
78
{
79 80 81 82
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
	struct device *dev = bus(trans)->dev;
83

84
	memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
85 86 87 88 89 90 91 92 93

	spin_lock_init(&rxq->lock);
	INIT_LIST_HEAD(&rxq->rx_free);
	INIT_LIST_HEAD(&rxq->rx_used);

	if (WARN_ON(rxq->bd || rxq->rb_stts))
		return -EINVAL;

	/* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
94 95
	rxq->bd = dma_alloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
				     &rxq->bd_dma, GFP_KERNEL);
96 97
	if (!rxq->bd)
		goto err_bd;
98
	memset(rxq->bd, 0, sizeof(__le32) * RX_QUEUE_SIZE);
99 100 101 102 103 104 105 106 107 108 109

	/*Allocate the driver's pointer to receive buffer status */
	rxq->rb_stts = dma_alloc_coherent(dev, sizeof(*rxq->rb_stts),
					  &rxq->rb_stts_dma, GFP_KERNEL);
	if (!rxq->rb_stts)
		goto err_rb_stts;
	memset(rxq->rb_stts, 0, sizeof(*rxq->rb_stts));

	return 0;

err_rb_stts:
110 111
	dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
			rxq->bd, rxq->bd_dma);
112 113 114 115 116 117
	memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
	rxq->bd = NULL;
err_bd:
	return -ENOMEM;
}

118
static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
119
{
120 121 122
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
123
	int i;
124 125 126 127 128 129

	/* Fill the rx_used queue with _all_ of the Rx buffers */
	for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
		/* In the reset function, these buffers may have been allocated
		 * to an SKB, so we need to unmap and free potential storage */
		if (rxq->pool[i].page != NULL) {
130 131
			dma_unmap_page(bus(trans)->dev, rxq->pool[i].page_dma,
				PAGE_SIZE << hw_params(trans).rx_page_order,
132
				DMA_FROM_DEVICE);
133 134
			__free_pages(rxq->pool[i].page,
				     hw_params(trans).rx_page_order);
135 136 137 138
			rxq->pool[i].page = NULL;
		}
		list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
	}
139 140
}

141
static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
142 143 144 145 146 147 148 149 150 151 152 153 154 155
				 struct iwl_rx_queue *rxq)
{
	u32 rb_size;
	const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
	u32 rb_timeout = 0; /* FIXME: RX_RB_TIMEOUT for all devices? */

	rb_timeout = RX_RB_TIMEOUT;

	if (iwlagn_mod_params.amsdu_size_8K)
		rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
	else
		rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;

	/* Stop Rx DMA */
156
	iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
157 158

	/* Reset driver's Rx queue write index */
159
	iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
160 161

	/* Tell device where to find RBD circular buffer in DRAM */
162
	iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_RBDCB_BASE_REG,
163 164 165
			   (u32)(rxq->bd_dma >> 8));

	/* Tell device where in DRAM to update its Rx status */
166
	iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_STTS_WPTR_REG,
167 168 169 170 171 172 173 174 175 176
			   rxq->rb_stts_dma >> 4);

	/* Enable Rx DMA
	 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
	 *      the credit mechanism in 5000 HW RX FIFO
	 * Direct rx interrupts to hosts
	 * Rx buffer size 4 or 8k
	 * RB timeout 0x10
	 * 256 RBDs
	 */
177
	iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG,
178 179 180 181 182 183 184 185 186
			   FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
			   FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
			   FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
			   FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
			   rb_size|
			   (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
			   (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));

	/* Set interrupt coalescing timer to default (2048 usecs) */
187
	iwl_write8(bus(trans), CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
188 189
}

190
static int iwl_rx_init(struct iwl_trans *trans)
191
{
192 193 194 195
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;

196 197 198 199
	int i, err;
	unsigned long flags;

	if (!rxq->bd) {
200
		err = iwl_trans_rx_alloc(trans);
201 202 203 204 205 206 207 208
		if (err)
			return err;
	}

	spin_lock_irqsave(&rxq->lock, flags);
	INIT_LIST_HEAD(&rxq->rx_free);
	INIT_LIST_HEAD(&rxq->rx_used);

209
	iwl_trans_rxq_free_rx_bufs(trans);
210 211 212 213 214 215 216 217 218 219 220

	for (i = 0; i < RX_QUEUE_SIZE; i++)
		rxq->queue[i] = NULL;

	/* Set us so that we have processed and used all buffers, but have
	 * not restocked the Rx queue with fresh buffers */
	rxq->read = rxq->write = 0;
	rxq->write_actual = 0;
	rxq->free_count = 0;
	spin_unlock_irqrestore(&rxq->lock, flags);

221
	iwlagn_rx_replenish(trans);
222

223
	iwl_trans_rx_hw_init(trans, rxq);
224

225
	spin_lock_irqsave(&trans->shrd->lock, flags);
226
	rxq->need_update = 1;
227 228
	iwl_rx_queue_update_write_ptr(trans, rxq);
	spin_unlock_irqrestore(&trans->shrd->lock, flags);
229

230 231 232
	return 0;
}

233
static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
234
{
235 236 237 238
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;

239 240 241 242 243
	unsigned long flags;

	/*if rxq->bd is NULL, it means that nothing has been allocated,
	 * exit now */
	if (!rxq->bd) {
244
		IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
245 246 247 248
		return;
	}

	spin_lock_irqsave(&rxq->lock, flags);
249
	iwl_trans_rxq_free_rx_bufs(trans);
250 251
	spin_unlock_irqrestore(&rxq->lock, flags);

252
	dma_free_coherent(bus(trans)->dev, sizeof(__le32) * RX_QUEUE_SIZE,
253 254 255 256 257
			  rxq->bd, rxq->bd_dma);
	memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
	rxq->bd = NULL;

	if (rxq->rb_stts)
258
		dma_free_coherent(bus(trans)->dev,
259 260 261
				  sizeof(struct iwl_rb_status),
				  rxq->rb_stts, rxq->rb_stts_dma);
	else
262
		IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
263 264 265 266
	memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
	rxq->rb_stts = NULL;
}

267
static int iwl_trans_rx_stop(struct iwl_trans *trans)
268 269 270
{

	/* stop Rx DMA */
271 272
	iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
	return iwl_poll_direct_bit(bus(trans), FH_MEM_RSSR_RX_STATUS_REG,
273 274 275
			    FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
}

276
static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
277 278 279 280 281
				    struct iwl_dma_ptr *ptr, size_t size)
{
	if (WARN_ON(ptr->addr))
		return -EINVAL;

282
	ptr->addr = dma_alloc_coherent(bus(trans)->dev, size,
283 284 285 286 287 288 289
				       &ptr->dma, GFP_KERNEL);
	if (!ptr->addr)
		return -ENOMEM;
	ptr->size = size;
	return 0;
}

290
static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
291 292 293 294 295
				    struct iwl_dma_ptr *ptr)
{
	if (unlikely(!ptr->addr))
		return;

296
	dma_free_coherent(bus(trans)->dev, ptr->size, ptr->addr, ptr->dma);
297 298 299
	memset(ptr, 0, sizeof(*ptr));
}

300 301 302
static int iwl_trans_txq_alloc(struct iwl_trans *trans,
				struct iwl_tx_queue *txq, int slots_num,
				u32 txq_id)
303
{
304
	size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
305 306
	int i;

307
	if (WARN_ON(txq->meta || txq->cmd || txq->skbs || txq->tfds))
308 309
		return -EINVAL;

310 311
	txq->q.n_window = slots_num;

312 313 314 315 316 317 318 319
	txq->meta = kzalloc(sizeof(txq->meta[0]) * slots_num,
			    GFP_KERNEL);
	txq->cmd = kzalloc(sizeof(txq->cmd[0]) * slots_num,
			   GFP_KERNEL);

	if (!txq->meta || !txq->cmd)
		goto error;

320 321 322 323 324 325 326
	if (txq_id == trans->shrd->cmd_queue)
		for (i = 0; i < slots_num; i++) {
			txq->cmd[i] = kmalloc(sizeof(struct iwl_device_cmd),
						GFP_KERNEL);
			if (!txq->cmd[i])
				goto error;
		}
327 328 329 330

	/* Alloc driver data array and TFD circular buffer */
	/* Driver private data, only for Tx (not command) queues,
	 * not shared with device. */
331
	if (txq_id != trans->shrd->cmd_queue) {
332
		txq->skbs = kzalloc(sizeof(txq->skbs[0]) *
333
				   TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
334
		if (!txq->skbs) {
335
			IWL_ERR(trans, "kmalloc for auxiliary BD "
336 337 338 339
				  "structures failed\n");
			goto error;
		}
	} else {
340
		txq->skbs = NULL;
341 342 343 344
	}

	/* Circular buffer of transmit frame descriptors (TFDs),
	 * shared with device */
345 346
	txq->tfds = dma_alloc_coherent(bus(trans)->dev, tfd_sz,
				       &txq->q.dma_addr, GFP_KERNEL);
347
	if (!txq->tfds) {
348
		IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
349 350 351 352 353 354
		goto error;
	}
	txq->q.id = txq_id;

	return 0;
error:
355 356
	kfree(txq->skbs);
	txq->skbs = NULL;
357 358
	/* since txq->cmd has been zeroed,
	 * all non allocated cmd[i] will be NULL */
359
	if (txq->cmd && txq_id == trans->shrd->cmd_queue)
360 361 362 363 364 365 366 367 368 369 370
		for (i = 0; i < slots_num; i++)
			kfree(txq->cmd[i]);
	kfree(txq->meta);
	kfree(txq->cmd);
	txq->meta = NULL;
	txq->cmd = NULL;

	return -ENOMEM;

}

371
static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391
		      int slots_num, u32 txq_id)
{
	int ret;

	txq->need_update = 0;
	memset(txq->meta, 0, sizeof(txq->meta[0]) * slots_num);

	/*
	 * For the default queues 0-3, set up the swq_id
	 * already -- all others need to get one later
	 * (if they need one at all).
	 */
	if (txq_id < 4)
		iwl_set_swq_id(txq, txq_id, txq_id);

	/* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
	 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
	BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));

	/* Initialize queue's high/low-water marks, and head/tail indexes */
392
	ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
393 394 395 396 397 398 399 400
			txq_id);
	if (ret)
		return ret;

	/*
	 * Tell nic where to find circular buffer of Tx Frame Descriptors for
	 * given Tx queue, and enable the DMA channel used for that queue.
	 * Circular buffer (TFD queue in DRAM) physical base address */
401
	iwl_write_direct32(bus(trans), FH_MEM_CBBC_QUEUE(txq_id),
402 403 404 405 406
			     txq->q.dma_addr >> 8);

	return 0;
}

407 408 409
/**
 * iwl_tx_queue_unmap -  Unmap any remaining DMA mappings and free skb's
 */
410
static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
411
{
412 413
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
414 415 416 417 418 419 420
	struct iwl_queue *q = &txq->q;

	if (!q->n_bd)
		return;

	while (q->write_ptr != q->read_ptr) {
		/* The read_ptr needs to bound by q->n_window */
421
		iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr));
422 423 424 425
		q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
	}
}

426 427 428 429 430 431 432 433
/**
 * iwl_tx_queue_free - Deallocate DMA queue.
 * @txq: Transmit queue to deallocate.
 *
 * Empty queue by removing and destroying all BD's.
 * Free all buffers.
 * 0-fill, but do not free "txq" descriptor structure.
 */
434
static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
435
{
436 437
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
438
	struct device *dev = bus(trans)->dev;
439 440 441 442
	int i;
	if (WARN_ON(!txq))
		return;

443
	iwl_tx_queue_unmap(trans, txq_id);
444 445

	/* De-alloc array of command/tx buffers */
446 447 448 449

	if (txq_id == trans->shrd->cmd_queue)
		for (i = 0; i < txq->q.n_window; i++)
			kfree(txq->cmd[i]);
450 451 452

	/* De-alloc circular buffer of TFDs */
	if (txq->q.n_bd) {
453
		dma_free_coherent(dev, sizeof(struct iwl_tfd) *
454 455 456 457 458
				  txq->q.n_bd, txq->tfds, txq->q.dma_addr);
		memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
	}

	/* De-alloc array of per-TFD driver data */
459 460
	kfree(txq->skbs);
	txq->skbs = NULL;
461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476

	/* deallocate arrays */
	kfree(txq->cmd);
	kfree(txq->meta);
	txq->cmd = NULL;
	txq->meta = NULL;

	/* 0-fill queue descriptor structure */
	memset(txq, 0, sizeof(*txq));
}

/**
 * iwl_trans_tx_free - Free TXQ Context
 *
 * Destroy all TX DMA queues and structures
 */
477
static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
478 479
{
	int txq_id;
480
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
481 482

	/* Tx queues */
483
	if (trans_pcie->txq) {
484
		for (txq_id = 0;
485 486
		     txq_id < hw_params(trans).max_txq_num; txq_id++)
			iwl_tx_queue_free(trans, txq_id);
487 488
	}

489 490
	kfree(trans_pcie->txq);
	trans_pcie->txq = NULL;
491

492
	iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
493

494
	iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
495 496
}

497 498 499 500 501 502 503
/**
 * iwl_trans_tx_alloc - allocate TX context
 * Allocate all Tx DMA structures and initialize them
 *
 * @param priv
 * @return error code
 */
504
static int iwl_trans_tx_alloc(struct iwl_trans *trans)
505 506 507
{
	int ret;
	int txq_id, slots_num;
508
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
509

510
	u16 scd_bc_tbls_size = hw_params(trans).max_txq_num *
511 512
			sizeof(struct iwlagn_scd_bc_tbl);

513 514
	/*It is not allowed to alloc twice, so warn when this happens.
	 * We cannot rely on the previous allocation, so free and fail */
515
	if (WARN_ON(trans_pcie->txq)) {
516 517 518 519
		ret = -EINVAL;
		goto error;
	}

520
	ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
521
				   scd_bc_tbls_size);
522
	if (ret) {
523
		IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
524 525 526 527
		goto error;
	}

	/* Alloc keep-warm buffer */
528
	ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
529
	if (ret) {
530
		IWL_ERR(trans, "Keep Warm allocation failed\n");
531 532 533
		goto error;
	}

534
	trans_pcie->txq = kzalloc(sizeof(struct iwl_tx_queue) *
535
			hw_params(trans).max_txq_num, GFP_KERNEL);
536
	if (!trans_pcie->txq) {
537
		IWL_ERR(trans, "Not enough memory for txq\n");
538 539 540 541 542
		ret = ENOMEM;
		goto error;
	}

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
543 544
	for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
		slots_num = (txq_id == trans->shrd->cmd_queue) ?
545
					TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
546 547
		ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
					  slots_num, txq_id);
548
		if (ret) {
549
			IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
550 551 552 553 554 555 556
			goto error;
		}
	}

	return 0;

error:
557
	iwl_trans_pcie_tx_free(trans);
558 559 560

	return ret;
}
561
static int iwl_tx_init(struct iwl_trans *trans)
562 563 564 565 566
{
	int ret;
	int txq_id, slots_num;
	unsigned long flags;
	bool alloc = false;
567
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
568

569
	if (!trans_pcie->txq) {
570
		ret = iwl_trans_tx_alloc(trans);
571 572 573 574 575
		if (ret)
			goto error;
		alloc = true;
	}

576
	spin_lock_irqsave(&trans->shrd->lock, flags);
577 578

	/* Turn off all Tx DMA fifos */
579
	iwl_write_prph(bus(trans), SCD_TXFACT, 0);
580 581

	/* Tell NIC where to find the "keep warm" buffer */
582 583
	iwl_write_direct32(bus(trans), FH_KW_MEM_ADDR_REG,
			   trans_pcie->kw.dma >> 4);
584

585
	spin_unlock_irqrestore(&trans->shrd->lock, flags);
586 587

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
588 589
	for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
		slots_num = (txq_id == trans->shrd->cmd_queue) ?
590
					TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
591 592
		ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
					 slots_num, txq_id);
593
		if (ret) {
594
			IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
595 596 597 598 599 600 601 602
			goto error;
		}
	}

	return 0;
error:
	/*Upon error, free only if we allocated something */
	if (alloc)
603
		iwl_trans_pcie_tx_free(trans);
604 605 606
	return ret;
}

607 608
static void iwl_set_pwr_vmain(struct iwl_priv *priv)
{
609
	struct iwl_trans *trans = trans(priv);
610 611 612 613 614
/*
 * (for documentation purposes)
 * to set power to V_AUX, do:

		if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
615
			iwl_set_bits_mask_prph(bus(trans), APMG_PS_CTRL_REG,
616 617 618 619
					       APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
					       ~APMG_PS_CTRL_MSK_PWR_SRC);
 */

620
	iwl_set_bits_mask_prph(bus(trans), APMG_PS_CTRL_REG,
621 622 623 624
			       APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
			       ~APMG_PS_CTRL_MSK_PWR_SRC);
}

625
static int iwl_nic_init(struct iwl_trans *trans)
626 627
{
	unsigned long flags;
628
	struct iwl_priv *priv = priv(trans);
629 630

	/* nic_init */
631
	spin_lock_irqsave(&trans->shrd->lock, flags);
632 633 634
	iwl_apm_init(priv);

	/* Set interrupt coalescing calibration timer to default (512 usecs) */
635 636
	iwl_write8(bus(trans), CSR_INT_COALESCING,
		IWL_HOST_INT_CALIB_TIMEOUT_DEF);
637

638
	spin_unlock_irqrestore(&trans->shrd->lock, flags);
639 640 641 642 643 644

	iwl_set_pwr_vmain(priv);

	priv->cfg->lib->nic_config(priv);

	/* Allocate the RX queue, or reset if it is already allocated */
645
	iwl_rx_init(trans);
646 647

	/* Allocate or reset and init all Tx and Command queues */
648
	if (iwl_tx_init(trans))
649 650
		return -ENOMEM;

651
	if (hw_params(trans).shadow_reg_enable) {
652
		/* enable shadow regs in HW */
653
		iwl_set_bit(bus(trans), CSR_MAC_SHADOW_REG_CTRL,
654 655 656
			0x800FFFFF);
	}

657
	set_bit(STATUS_INIT, &trans->shrd->status);
658 659 660 661 662 663 664

	return 0;
}

#define HW_READY_TIMEOUT (50)

/* Note: returns poll_bit return value, which is >= 0 if success */
665
static int iwl_set_hw_ready(struct iwl_trans *trans)
666 667 668
{
	int ret;

669
	iwl_set_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
670 671 672
		CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);

	/* See if we got it */
673
	ret = iwl_poll_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
674 675 676 677
				CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
				CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
				HW_READY_TIMEOUT);

678
	IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
679 680 681 682
	return ret;
}

/* Note: returns standard 0/-ERROR code */
683
static int iwl_trans_pcie_prepare_card_hw(struct iwl_trans *trans)
684 685 686
{
	int ret;

687
	IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
688

689
	ret = iwl_set_hw_ready(trans);
690 691 692 693
	if (ret >= 0)
		return 0;

	/* If HW is not ready, prepare the conditions to check again */
694
	iwl_set_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
695 696
			CSR_HW_IF_CONFIG_REG_PREPARE);

697
	ret = iwl_poll_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
698 699 700 701 702 703 704
			~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
			CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);

	if (ret < 0)
		return ret;

	/* HW should be ready by now, check again. */
705
	ret = iwl_set_hw_ready(trans);
706 707 708 709 710
	if (ret >= 0)
		return 0;
	return ret;
}

711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763
#define IWL_AC_UNSET -1

struct queue_to_fifo_ac {
	s8 fifo, ac;
};

static const struct queue_to_fifo_ac iwlagn_default_queue_to_tx_fifo[] = {
	{ IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
	{ IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
	{ IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
	{ IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
	{ IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
};

static const struct queue_to_fifo_ac iwlagn_ipan_queue_to_tx_fifo[] = {
	{ IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
	{ IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
	{ IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
	{ IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
	{ IWL_TX_FIFO_BK_IPAN, IEEE80211_AC_BK, },
	{ IWL_TX_FIFO_BE_IPAN, IEEE80211_AC_BE, },
	{ IWL_TX_FIFO_VI_IPAN, IEEE80211_AC_VI, },
	{ IWL_TX_FIFO_VO_IPAN, IEEE80211_AC_VO, },
	{ IWL_TX_FIFO_BE_IPAN, 2, },
	{ IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_AUX, IWL_AC_UNSET, },
};

static const u8 iwlagn_bss_ac_to_fifo[] = {
	IWL_TX_FIFO_VO,
	IWL_TX_FIFO_VI,
	IWL_TX_FIFO_BE,
	IWL_TX_FIFO_BK,
};
static const u8 iwlagn_bss_ac_to_queue[] = {
	0, 1, 2, 3,
};
static const u8 iwlagn_pan_ac_to_fifo[] = {
	IWL_TX_FIFO_VO_IPAN,
	IWL_TX_FIFO_VI_IPAN,
	IWL_TX_FIFO_BE_IPAN,
	IWL_TX_FIFO_BK_IPAN,
};
static const u8 iwlagn_pan_ac_to_queue[] = {
	7, 6, 5, 4,
};

764
static int iwl_trans_pcie_start_device(struct iwl_trans *trans)
765 766
{
	int ret;
767
	struct iwl_priv *priv = priv(trans);
768 769
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
770

771
	trans->shrd->ucode_owner = IWL_OWNERSHIP_DRIVER;
772 773 774 775 776 777 778 779
	trans_pcie->ac_to_queue[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_queue;
	trans_pcie->ac_to_queue[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_queue;

	trans_pcie->ac_to_fifo[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_fifo;
	trans_pcie->ac_to_fifo[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_fifo;

	trans_pcie->mcast_queue[IWL_RXON_CTX_BSS] = 0;
	trans_pcie->mcast_queue[IWL_RXON_CTX_PAN] = IWL_IPAN_MCAST_QUEUE;
780

781
	if ((hw_params(trans).sku & EEPROM_SKU_CAP_AMT_ENABLE) &&
782 783
	     iwl_trans_pcie_prepare_card_hw(trans)) {
		IWL_WARN(trans, "Exit HW not ready\n");
784 785 786 787
		return -EIO;
	}

	/* If platform's RF_KILL switch is NOT set to KILL */
788
	if (iwl_read32(bus(trans), CSR_GP_CNTRL) &
789
			CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
790
		clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
791
	else
792
		set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
793

794
	if (iwl_is_rfkill(trans->shrd)) {
795
		wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
796
		iwl_enable_interrupts(trans);
797 798 799
		return -ERFKILL;
	}

800
	iwl_write32(bus(trans), CSR_INT, 0xFFFFFFFF);
801

802
	ret = iwl_nic_init(trans);
803
	if (ret) {
804
		IWL_ERR(trans, "Unable to init nic\n");
805 806 807 808
		return ret;
	}

	/* make sure rfkill handshake bits are cleared */
809 810
	iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
	iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR,
811 812 813
		    CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);

	/* clear (again), then enable host interrupts */
814
	iwl_write32(bus(trans), CSR_INT, 0xFFFFFFFF);
815
	iwl_enable_interrupts(trans);
816 817

	/* really make sure rfkill handshake bits are cleared */
818 819
	iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
	iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
820 821 822 823

	return 0;
}

824 825
/*
 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
826
 * must be called under priv->shrd->lock and mac access
827
 */
828
static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
829
{
830
	iwl_write_prph(bus(trans), SCD_TXFACT, mask);
831 832
}

833
static void iwl_trans_pcie_tx_start(struct iwl_trans *trans)
834 835 836
{
	const struct queue_to_fifo_ac *queue_to_fifo;
	struct iwl_rxon_context *ctx;
837
	struct iwl_priv *priv = priv(trans);
838 839
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
840 841 842 843 844
	u32 a;
	unsigned long flags;
	int i, chan;
	u32 reg_val;

845
	spin_lock_irqsave(&trans->shrd->lock, flags);
846

847 848
	trans_pcie->scd_base_addr =
		iwl_read_prph(bus(trans), SCD_SRAM_BASE_ADDR);
849
	a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
850
	/* reset conext data memory */
851
	for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
852
		a += 4)
853
		iwl_write_targ_mem(bus(trans), a, 0);
854
	/* reset tx status memory */
855
	for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
856
		a += 4)
857
		iwl_write_targ_mem(bus(trans), a, 0);
858
	for (; a < trans_pcie->scd_base_addr +
859
	       SCD_TRANS_TBL_OFFSET_QUEUE(hw_params(trans).max_txq_num);
860
	       a += 4)
861
		iwl_write_targ_mem(bus(trans), a, 0);
862

863
	iwl_write_prph(bus(trans), SCD_DRAM_BASE_ADDR,
864
		       trans_pcie->scd_bc_tbls.dma >> 10);
865 866 867

	/* Enable DMA channel */
	for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
868
		iwl_write_direct32(bus(trans), FH_TCSR_CHNL_TX_CONFIG_REG(chan),
869 870 871 872
				FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
				FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);

	/* Update FH chicken bits */
873 874
	reg_val = iwl_read_direct32(bus(trans), FH_TX_CHICKEN_BITS_REG);
	iwl_write_direct32(bus(trans), FH_TX_CHICKEN_BITS_REG,
875 876
			   reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);

877
	iwl_write_prph(bus(trans), SCD_QUEUECHAIN_SEL,
878
		SCD_QUEUECHAIN_SEL_ALL(trans));
879
	iwl_write_prph(bus(trans), SCD_AGGR_SEL, 0);
880 881

	/* initiate the queues */
882
	for (i = 0; i < hw_params(trans).max_txq_num; i++) {
883 884 885
		iwl_write_prph(bus(trans), SCD_QUEUE_RDPTR(i), 0);
		iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR, 0 | (i << 8));
		iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
886
				SCD_CONTEXT_QUEUE_OFFSET(i), 0);
887
		iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
888 889 890 891 892 893 894 895 896 897
				SCD_CONTEXT_QUEUE_OFFSET(i) +
				sizeof(u32),
				((SCD_WIN_SIZE <<
				SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
				SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
				((SCD_FRAME_LIMIT <<
				SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
				SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
	}

898
	iwl_write_prph(bus(trans), SCD_INTERRUPT_MASK,
899
			IWL_MASK(0, hw_params(trans).max_txq_num));
900 901

	/* Activate all Tx DMA/FIFO channels */
902
	iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
903 904 905 906 907 908 909

	/* map queues to FIFOs */
	if (priv->valid_contexts != BIT(IWL_RXON_CTX_BSS))
		queue_to_fifo = iwlagn_ipan_queue_to_tx_fifo;
	else
		queue_to_fifo = iwlagn_default_queue_to_tx_fifo;

910
	iwl_trans_set_wr_ptrs(trans, trans->shrd->cmd_queue, 0);
911 912

	/* make sure all queue are not stopped */
913 914
	memset(&trans_pcie->queue_stopped[0], 0,
		sizeof(trans_pcie->queue_stopped));
915
	for (i = 0; i < 4; i++)
916
		atomic_set(&trans_pcie->queue_stop_count[i], 0);
917 918 919 920
	for_each_context(priv, ctx)
		ctx->last_tx_rejected = false;

	/* reset to 0 to enable all the queue first */
921
	trans_pcie->txq_ctx_active_msk = 0;
922

923
	BUILD_BUG_ON(ARRAY_SIZE(iwlagn_default_queue_to_tx_fifo) <
924
						IWLAGN_FIRST_AMPDU_QUEUE);
925
	BUILD_BUG_ON(ARRAY_SIZE(iwlagn_ipan_queue_to_tx_fifo) <
926
						IWLAGN_FIRST_AMPDU_QUEUE);
927

928
	for (i = 0; i < IWLAGN_FIRST_AMPDU_QUEUE; i++) {
929 930 931
		int fifo = queue_to_fifo[i].fifo;
		int ac = queue_to_fifo[i].ac;

932
		iwl_txq_ctx_activate(trans_pcie, i);
933 934 935 936 937

		if (fifo == IWL_TX_FIFO_UNUSED)
			continue;

		if (ac != IWL_AC_UNSET)
938 939 940
			iwl_set_swq_id(&trans_pcie->txq[i], ac, i);
		iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
					      fifo, 0);
941 942
	}

943
	spin_unlock_irqrestore(&trans->shrd->lock, flags);
944 945

	/* Enable L1-Active */
946
	iwl_clear_bits_prph(bus(trans), APMG_PCIDEV_STT_REG,
947 948 949
			  APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
}

950 951 952
/**
 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
 */
953
static int iwl_trans_tx_stop(struct iwl_trans *trans)
954 955 956
{
	int ch, txq_id;
	unsigned long flags;
957
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
958 959

	/* Turn off all Tx DMA fifos */
960
	spin_lock_irqsave(&trans->shrd->lock, flags);
961

962
	iwl_trans_txq_set_sched(trans, 0);
963 964

	/* Stop each Tx DMA channel, and wait for it to be idle */
965
	for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
966
		iwl_write_direct32(bus(trans),
967
				   FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
968
		if (iwl_poll_direct_bit(bus(trans), FH_TSSR_TX_STATUS_REG,
969 970
				    FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
				    1000))
971
			IWL_ERR(trans, "Failing on timeout while stopping"
972
			    " DMA channel %d [0x%08x]", ch,
973
			    iwl_read_direct32(bus(trans),
974
					      FH_TSSR_TX_STATUS_REG));
975
	}
976
	spin_unlock_irqrestore(&trans->shrd->lock, flags);
977

978
	if (!trans_pcie->txq) {
979
		IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
980 981 982 983
		return 0;
	}

	/* Unmap DMA from host system and free skb's */
984 985
	for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
		iwl_tx_queue_unmap(trans, txq_id);
986 987 988 989

	return 0;
}

990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004
static void iwl_trans_pcie_disable_sync_irq(struct iwl_trans *trans)
{
	unsigned long flags;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);

	spin_lock_irqsave(&trans->shrd->lock, flags);
	iwl_disable_interrupts(trans);
	spin_unlock_irqrestore(&trans->shrd->lock, flags);

	/* wait to make sure we flush pending tasklet*/
	synchronize_irq(bus(trans)->irq);
	tasklet_kill(&trans_pcie->irq_tasklet);
}

1005
static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
1006 1007
{
	/* stop and reset the on-board processor */
1008
	iwl_write32(bus(trans), CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
1009 1010

	/* tell the device to stop sending interrupts */
1011
	iwl_trans_pcie_disable_sync_irq(trans);
1012 1013

	/* device going down, Stop using ICT table */
1014
	iwl_disable_ict(trans);
1015 1016 1017 1018 1019 1020 1021 1022

	/*
	 * If a HW restart happens during firmware loading,
	 * then the firmware loading might call this function
	 * and later it might be called again due to the
	 * restart. So don't process again if the device is
	 * already dead.
	 */
1023 1024 1025
	if (test_bit(STATUS_DEVICE_ENABLED, &trans->shrd->status)) {
		iwl_trans_tx_stop(trans);
		iwl_trans_rx_stop(trans);
1026 1027

		/* Power-down device's busmaster DMA clocks */
1028
		iwl_write_prph(bus(trans), APMG_CLK_DIS_REG,
1029 1030 1031 1032 1033
			       APMG_CLK_VAL_DMA_CLK_RQT);
		udelay(5);
	}

	/* Make sure (redundant) we've released our request to stay awake */
1034
	iwl_clear_bit(bus(trans), CSR_GP_CNTRL,
1035
			CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1036 1037

	/* Stop the device, and put it in low power state */
1038
	iwl_apm_stop(priv(trans));
1039 1040
}

1041 1042
static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
		struct iwl_device_cmd *dev_cmd, u8 ctx, u8 sta_id)
1043
{
1044 1045 1046
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1047
	struct iwl_tx_cmd *tx_cmd = &dev_cmd->cmd.tx;
1048
	struct iwl_cmd_meta *out_meta;
1049 1050
	struct iwl_tx_queue *txq;
	struct iwl_queue *q;
1051 1052 1053 1054 1055

	dma_addr_t phys_addr = 0;
	dma_addr_t txcmd_phys;
	dma_addr_t scratch_phys;
	u16 len, firstlen, secondlen;
1056
	u16 seq_number = 0;
1057
	u8 wait_write_ptr = 0;
1058 1059 1060 1061
	u8 txq_id;
	u8 tid = 0;
	bool is_agg = false;
	__le16 fc = hdr->frame_control;
1062 1063
	u8 hdr_len = ieee80211_hdrlen(fc);

1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106
	/*
	 * Send this frame after DTIM -- there's a special queue
	 * reserved for this for contexts that support AP mode.
	 */
	if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
		txq_id = trans_pcie->mcast_queue[ctx];

		/*
		 * The microcode will clear the more data
		 * bit in the last frame it transmits.
		 */
		hdr->frame_control |=
			cpu_to_le16(IEEE80211_FCTL_MOREDATA);
	} else if (info->flags & IEEE80211_TX_CTL_TX_OFFCHAN)
		txq_id = IWL_AUX_QUEUE;
	else
		txq_id =
		    trans_pcie->ac_to_queue[ctx][skb_get_queue_mapping(skb)];

	if (ieee80211_is_data_qos(fc)) {
		u8 *qc = NULL;
		struct iwl_tid_data *tid_data;
		qc = ieee80211_get_qos_ctl(hdr);
		tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
		tid_data = &trans->shrd->tid_data[sta_id][tid];

		if (WARN_ON_ONCE(tid >= IWL_MAX_TID_COUNT))
			return -1;

		seq_number = tid_data->seq_number;
		seq_number &= IEEE80211_SCTL_SEQ;
		hdr->seq_ctrl = hdr->seq_ctrl &
				cpu_to_le16(IEEE80211_SCTL_FRAG);
		hdr->seq_ctrl |= cpu_to_le16(seq_number);
		seq_number += 0x10;
		/* aggregation is on for this <sta,tid> */
		if (info->flags & IEEE80211_TX_CTL_AMPDU &&
		    tid_data->agg.state == IWL_AGG_ON) {
			txq_id = tid_data->agg.txq_id;
			is_agg = true;
		}
	}

1107
	txq = &trans_pcie->txq[txq_id];
1108 1109
	q = &txq->q;

1110
	/* Set up driver data for this TFD */
1111
	txq->skbs[q->write_ptr] = skb;
1112 1113 1114 1115 1116
	txq->cmd[q->write_ptr] = dev_cmd;

	dev_cmd->hdr.cmd = REPLY_TX;
	dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
				INDEX_TO_SEQ(q->write_ptr)));
1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139

	/* Set up first empty entry in queue's array of Tx/cmd buffers */
	out_meta = &txq->meta[q->write_ptr];

	/*
	 * Use the first empty entry in this queue's command buffer array
	 * to contain the Tx command and MAC header concatenated together
	 * (payload data will be in another buffer).
	 * Size of this varies, due to varying MAC header length.
	 * If end is not dword aligned, we'll have 2 extra bytes at the end
	 * of the MAC header (device reads on dword boundaries).
	 * We'll tell device about this padding later.
	 */
	len = sizeof(struct iwl_tx_cmd) +
		sizeof(struct iwl_cmd_header) + hdr_len;
	firstlen = (len + 3) & ~3;

	/* Tell NIC about any 2-byte padding after MAC header */
	if (firstlen != len)
		tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;

	/* Physical address of this Tx command's header (not MAC header!),
	 * within command buffer array. */
1140
	txcmd_phys = dma_map_single(bus(trans)->dev,
1141 1142
				    &dev_cmd->hdr, firstlen,
				    DMA_BIDIRECTIONAL);
1143
	if (unlikely(dma_mapping_error(bus(trans)->dev, txcmd_phys)))
1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
		return -1;
	dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
	dma_unmap_len_set(out_meta, len, firstlen);

	if (!ieee80211_has_morefrags(fc)) {
		txq->need_update = 1;
	} else {
		wait_write_ptr = 1;
		txq->need_update = 0;
	}

	/* Set up TFD's 2nd entry to point directly to remainder of skb,
	 * if any (802.11 null frames have no payload). */
	secondlen = skb->len - hdr_len;
	if (secondlen > 0) {
1159
		phys_addr = dma_map_single(bus(trans)->dev, skb->data + hdr_len,
1160
					   secondlen, DMA_TO_DEVICE);
1161 1162
		if (unlikely(dma_mapping_error(bus(trans)->dev, phys_addr))) {
			dma_unmap_single(bus(trans)->dev,
1163 1164 1165 1166 1167 1168 1169 1170
					 dma_unmap_addr(out_meta, mapping),
					 dma_unmap_len(out_meta, len),
					 DMA_BIDIRECTIONAL);
			return -1;
		}
	}

	/* Attach buffers to TFD */
1171
	iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
1172
	if (secondlen > 0)
1173
		iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
1174 1175 1176 1177 1178 1179
					     secondlen, 0);

	scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
				offsetof(struct iwl_tx_cmd, scratch);

	/* take back ownership of DMA buffer to enable update */
1180
	dma_sync_single_for_cpu(bus(trans)->dev, txcmd_phys, firstlen,
1181 1182 1183 1184
			DMA_BIDIRECTIONAL);
	tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
	tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);

1185
	IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
1186
		     le16_to_cpu(dev_cmd->hdr.sequence));
1187 1188 1189
	IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
	iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
	iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
1190 1191

	/* Set up entry for this TFD in Tx byte-count array */
1192 1193
	if (is_agg)
		iwl_trans_txq_update_byte_cnt_tbl(trans, txq,
1194 1195
					       le16_to_cpu(tx_cmd->len));

1196
	dma_sync_single_for_device(bus(trans)->dev, txcmd_phys, firstlen,
1197 1198
			DMA_BIDIRECTIONAL);

1199
	trace_iwlwifi_dev_tx(priv(trans),
1200 1201 1202 1203 1204 1205 1206
			     &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
			     sizeof(struct iwl_tfd),
			     &dev_cmd->hdr, firstlen,
			     skb->data + hdr_len, secondlen);

	/* Tell device the write index *just past* this latest filled TFD */
	q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
1207 1208 1209 1210 1211 1212 1213 1214
	iwl_txq_update_write_ptr(trans, txq);

	if (ieee80211_is_data_qos(fc)) {
		trans->shrd->tid_data[sta_id][tid].tfds_in_queue++;
		if (!ieee80211_has_morefrags(fc))
			trans->shrd->tid_data[sta_id][tid].seq_number =
				seq_number;
	}
1215 1216 1217 1218 1219 1220 1221

	/*
	 * At this point the frame is "transmitted" successfully
	 * and we will get a TX status notification eventually,
	 * regardless of the value of ret. "ret" only indicates
	 * whether or not we should update the write pointer.
	 */
1222
	if (iwl_queue_space(q) < q->high_mark) {
1223 1224
		if (wait_write_ptr) {
			txq->need_update = 1;
1225
			iwl_txq_update_write_ptr(trans, txq);
1226
		} else {
1227
			iwl_stop_queue(trans, txq);
1228 1229 1230 1231 1232
		}
	}
	return 0;
}

1233
static void iwl_trans_pcie_kick_nic(struct iwl_trans *trans)
1234 1235
{
	/* Remove all resets to allow NIC to operate */
1236
	iwl_write32(bus(trans), CSR_RESET, 0);
1237 1238
}

1239 1240
static int iwl_trans_pcie_request_irq(struct iwl_trans *trans)
{
1241 1242
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
1243 1244
	int err;

1245 1246 1247 1248
	trans_pcie->inta_mask = CSR_INI_SET_MASK;

	tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
		iwl_irq_tasklet, (unsigned long)trans);
1249

1250
	iwl_alloc_isr_ict(trans);
1251 1252

	err = request_irq(bus(trans)->irq, iwl_isr_ict, IRQF_SHARED,
1253
		DRV_NAME, trans);
1254
	if (err) {
1255 1256
		IWL_ERR(trans, "Error allocating IRQ %d\n", bus(trans)->irq);
		iwl_free_isr_ict(trans);
1257 1258 1259
		return err;
	}

1260
	INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
1261 1262 1263
	return 0;
}

1264 1265
static int iwlagn_txq_check_empty(struct iwl_trans *trans,
			   int sta_id, u8 tid, int txq_id)
1266
{
1267 1268
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_queue *q = &trans_pcie->txq[txq_id].q;
1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280
	struct iwl_tid_data *tid_data = &trans->shrd->tid_data[sta_id][tid];

	lockdep_assert_held(&trans->shrd->sta_lock);

	switch (trans->shrd->tid_data[sta_id][tid].agg.state) {
	case IWL_EMPTYING_HW_QUEUE_DELBA:
		/* We are reclaiming the last packet of the */
		/* aggregated HW queue */
		if ((txq_id  == tid_data->agg.txq_id) &&
		    (q->read_ptr == q->write_ptr)) {
			IWL_DEBUG_HT(trans,
				"HW queue empty: continue DELBA flow\n");
1281
			iwl_trans_pcie_txq_agg_disable(trans, txq_id);
1282 1283 1284 1285
			tid_data->agg.state = IWL_AGG_OFF;
			iwl_stop_tx_ba_trans_ready(priv(trans),
						   NUM_IWL_RXON_CTX,
						   sta_id, tid);
1286
			iwl_wake_queue(trans, &trans_pcie->txq[txq_id]);
1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
		}
		break;
	case IWL_EMPTYING_HW_QUEUE_ADDBA:
		/* We are reclaiming the last packet of the queue */
		if (tid_data->tfds_in_queue == 0) {
			IWL_DEBUG_HT(trans,
				"HW queue empty: continue ADDBA flow\n");
			tid_data->agg.state = IWL_AGG_ON;
			iwl_start_tx_ba_trans_ready(priv(trans),
						    NUM_IWL_RXON_CTX,
						    sta_id, tid);
		}
		break;
	}

	return 0;
}

static void iwl_free_tfds_in_queue(struct iwl_trans *trans,
			    int sta_id, int tid, int freed)
{
	lockdep_assert_held(&trans->shrd->sta_lock);

	if (trans->shrd->tid_data[sta_id][tid].tfds_in_queue >= freed)
		trans->shrd->tid_data[sta_id][tid].tfds_in_queue -= freed;
	else {
		IWL_DEBUG_TX(trans, "free more than tfds_in_queue (%u:%d)\n",
			trans->shrd->tid_data[sta_id][tid].tfds_in_queue,
			freed);
		trans->shrd->tid_data[sta_id][tid].tfds_in_queue = 0;
	}
}

static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int sta_id, int tid,
		      int txq_id, int ssn, u32 status,
		      struct sk_buff_head *skbs)
{
1324 1325
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
1326 1327
	/* n_bd is usually 256 => n_bd - 1 = 0xff */
	int tfd_num = ssn & (txq->q.n_bd - 1);
1328
	int freed = 0;
1329 1330 1331
	u8 agg_state;
	bool cond;

1332 1333
	txq->time_stamp = jiffies;

1334 1335
	if (txq->sched_retry) {
		agg_state =
1336
			trans->shrd->tid_data[txq->sta_id][txq->tid].agg.state;
1337 1338 1339 1340 1341 1342 1343 1344 1345
		cond = (agg_state != IWL_EMPTYING_HW_QUEUE_DELBA);
	} else {
		cond = (status != TX_STATUS_FAIL_PASSIVE_NO_RX);
	}

	if (txq->q.read_ptr != tfd_num) {
		IWL_DEBUG_TX_REPLY(trans, "Retry scheduler reclaim "
				"scd_ssn=%d idx=%d txq=%d swq=%d\n",
				ssn , tfd_num, txq_id, txq->swq_id);
1346
		freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
1347
		if (iwl_queue_space(&txq->q) > txq->q.low_mark && cond)
1348
			iwl_wake_queue(trans, txq);
1349
	}
1350 1351 1352

	iwl_free_tfds_in_queue(trans, sta_id, tid, freed);
	iwlagn_txq_check_empty(trans, sta_id, tid, txq_id);
1353 1354
}

1355
static void iwl_trans_pcie_free(struct iwl_trans *trans)
1356
{
1357 1358
	iwl_trans_pcie_tx_free(trans);
	iwl_trans_pcie_rx_free(trans);
1359 1360 1361 1362
	free_irq(bus(trans)->irq, trans);
	iwl_free_isr_ict(trans);
	trans->shrd->trans = NULL;
	kfree(trans);
1363 1364
}

1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388
#ifdef CONFIG_PM

static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
{
	/*
	 * This function is called when system goes into suspend state
	 * mac80211 will call iwl_mac_stop() from the mac80211 suspend function
	 * first but since iwl_mac_stop() has no knowledge of who the caller is,
	 * it will not call apm_ops.stop() to stop the DMA operation.
	 * Calling apm_ops.stop here to make sure we stop the DMA.
	 *
	 * But of course ... if we have configured WoWLAN then we did other
	 * things already :-)
	 */
	if (!trans->shrd->wowlan)
		iwl_apm_stop(priv(trans));

	return 0;
}

static int iwl_trans_pcie_resume(struct iwl_trans *trans)
{
	bool hw_rfkill = false;

1389
	iwl_enable_interrupts(trans);
1390

1391
	if (!(iwl_read32(bus(trans), CSR_GP_CNTRL) &
1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
				CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
		hw_rfkill = true;

	if (hw_rfkill)
		set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
	else
		clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);

	wiphy_rfkill_set_hw_state(priv(trans)->hw->wiphy, hw_rfkill);

	return 0;
}
#else /* CONFIG_PM */
static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
{ return 0; }

static int iwl_trans_pcie_resume(struct iwl_trans *trans)
{ return 0; }

#endif /* CONFIG_PM */

1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
static void iwl_trans_pcie_wake_any_queue(struct iwl_trans *trans,
					  u8 ctx)
{
	u8 ac, txq_id;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);

	for (ac = 0; ac < AC_NUM; ac++) {
		txq_id = trans_pcie->ac_to_queue[ctx][ac];
		IWL_DEBUG_INFO(trans, "Queue Status: Q[%d] %s\n",
			ac,
1424
			(atomic_read(&trans_pcie->queue_stop_count[ac]) > 0)
1425
			      ? "stopped" : "awake");
1426
		iwl_wake_queue(trans, &trans_pcie->txq[txq_id]);
1427 1428 1429
	}
}

1430
const struct iwl_trans_ops trans_ops_pcie;
1431

1432 1433 1434 1435 1436 1437
static struct iwl_trans *iwl_trans_pcie_alloc(struct iwl_shared *shrd)
{
	struct iwl_trans *iwl_trans = kzalloc(sizeof(struct iwl_trans) +
					      sizeof(struct iwl_trans_pcie),
					      GFP_KERNEL);
	if (iwl_trans) {
1438 1439
		struct iwl_trans_pcie *trans_pcie =
			IWL_TRANS_GET_PCIE_TRANS(iwl_trans);
1440 1441
		iwl_trans->ops = &trans_ops_pcie;
		iwl_trans->shrd = shrd;
1442
		trans_pcie->trans = iwl_trans;
1443
		spin_lock_init(&iwl_trans->hcmd_lock);
1444
	}
1445

1446 1447
	return iwl_trans;
}
1448

1449 1450
static void iwl_trans_pcie_stop_queue(struct iwl_trans *trans, int txq_id)
{
1451 1452 1453
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	iwl_stop_queue(trans, &trans_pcie->txq[txq_id]);
1454 1455
}

1456 1457 1458 1459
#define IWL_FLUSH_WAIT_MS	2000

static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
{
1460
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1461 1462 1463 1464 1465 1466 1467 1468 1469 1470
	struct iwl_tx_queue *txq;
	struct iwl_queue *q;
	int cnt;
	unsigned long now = jiffies;
	int ret = 0;

	/* waiting for all the tx frames complete might take a while */
	for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
		if (cnt == trans->shrd->cmd_queue)
			continue;
1471
		txq = &trans_pcie->txq[cnt];
1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485
		q = &txq->q;
		while (q->read_ptr != q->write_ptr && !time_after(jiffies,
		       now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
			msleep(1);

		if (q->read_ptr != q->write_ptr) {
			IWL_ERR(trans, "fail to flush all tx fifo queues\n");
			ret = -ETIMEDOUT;
			break;
		}
	}
	return ret;
}

1486 1487 1488 1489 1490 1491
/*
 * On every watchdog tick we check (latest) time stamp. If it does not
 * change during timeout period and queue is not empty we reset firmware.
 */
static int iwl_trans_pcie_check_stuck_queue(struct iwl_trans *trans, int cnt)
{
1492 1493
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[cnt];
1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
	struct iwl_queue *q = &txq->q;
	unsigned long timeout;

	if (q->read_ptr == q->write_ptr) {
		txq->time_stamp = jiffies;
		return 0;
	}

	timeout = txq->time_stamp +
		  msecs_to_jiffies(hw_params(trans).wd_timeout);

	if (time_after(jiffies, timeout)) {
		IWL_ERR(trans, "Queue %d stuck for %u ms.\n", q->id,
			hw_params(trans).wd_timeout);
		return 1;
	}

	return 0;
}

1514 1515 1516
#ifdef CONFIG_IWLWIFI_DEBUGFS
/* create and remove of files */
#define DEBUGFS_ADD_FILE(name, parent, mode) do {			\
1517
	if (!debugfs_create_file(#name, mode, parent, trans,		\
1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547
				 &iwl_dbgfs_##name##_ops))		\
		return -ENOMEM;						\
} while (0)

/* file operation */
#define DEBUGFS_READ_FUNC(name)                                         \
static ssize_t iwl_dbgfs_##name##_read(struct file *file,               \
					char __user *user_buf,          \
					size_t count, loff_t *ppos);

#define DEBUGFS_WRITE_FUNC(name)                                        \
static ssize_t iwl_dbgfs_##name##_write(struct file *file,              \
					const char __user *user_buf,    \
					size_t count, loff_t *ppos);


static int iwl_dbgfs_open_file_generic(struct inode *inode, struct file *file)
{
	file->private_data = inode->i_private;
	return 0;
}

#define DEBUGFS_READ_FILE_OPS(name)					\
	DEBUGFS_READ_FUNC(name);					\
static const struct file_operations iwl_dbgfs_##name##_ops = {		\
	.read = iwl_dbgfs_##name##_read,				\
	.open = iwl_dbgfs_open_file_generic,				\
	.llseek = generic_file_llseek,					\
};

1548 1549 1550 1551 1552 1553 1554 1555
#define DEBUGFS_WRITE_FILE_OPS(name)                                    \
	DEBUGFS_WRITE_FUNC(name);                                       \
static const struct file_operations iwl_dbgfs_##name##_ops = {          \
	.write = iwl_dbgfs_##name##_write,                              \
	.open = iwl_dbgfs_open_file_generic,				\
	.llseek = generic_file_llseek,					\
};

1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569
#define DEBUGFS_READ_WRITE_FILE_OPS(name)				\
	DEBUGFS_READ_FUNC(name);					\
	DEBUGFS_WRITE_FUNC(name);					\
static const struct file_operations iwl_dbgfs_##name##_ops = {		\
	.write = iwl_dbgfs_##name##_write,				\
	.read = iwl_dbgfs_##name##_read,				\
	.open = iwl_dbgfs_open_file_generic,				\
	.llseek = generic_file_llseek,					\
};

static ssize_t iwl_dbgfs_traffic_log_read(struct file *file,
					 char __user *user_buf,
					 size_t count, loff_t *ppos)
{
1570 1571
	struct iwl_trans *trans = file->private_data;
	struct iwl_priv *priv = priv(trans);
1572 1573
	int pos = 0, ofs = 0;
	int cnt = 0, entry;
1574 1575
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
1576 1577
	struct iwl_tx_queue *txq;
	struct iwl_queue *q;
1578
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
1579 1580
	char *buf;
	int bufsz = ((IWL_TRAFFIC_ENTRIES * IWL_TRAFFIC_ENTRY_SIZE * 64) * 2) +
1581
		(hw_params(trans).max_txq_num * 32 * 8) + 400;
1582 1583 1584
	const u8 *ptr;
	ssize_t ret;

1585
	if (!trans_pcie->txq) {
1586
		IWL_ERR(trans, "txq not ready\n");
1587 1588 1589 1590
		return -EAGAIN;
	}
	buf = kzalloc(bufsz, GFP_KERNEL);
	if (!buf) {
1591
		IWL_ERR(trans, "Can not allocate buffer\n");
1592 1593 1594
		return -ENOMEM;
	}
	pos += scnprintf(buf + pos, bufsz - pos, "Tx Queue\n");
1595
	for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
1596
		txq = &trans_pcie->txq[cnt];
1597 1598 1599 1600 1601 1602
		q = &txq->q;
		pos += scnprintf(buf + pos, bufsz - pos,
				"q[%d]: read_ptr: %u, write_ptr: %u\n",
				cnt, q->read_ptr, q->write_ptr);
	}
	if (priv->tx_traffic &&
1603
		(iwl_get_debug_level(trans->shrd) & IWL_DL_TX)) {
1604 1605
		ptr = priv->tx_traffic;
		pos += scnprintf(buf + pos, bufsz - pos,
1606
				"Tx Traffic idx: %u\n", priv->tx_traffic_idx);
1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626
		for (cnt = 0, ofs = 0; cnt < IWL_TRAFFIC_ENTRIES; cnt++) {
			for (entry = 0; entry < IWL_TRAFFIC_ENTRY_SIZE / 16;
			     entry++,  ofs += 16) {
				pos += scnprintf(buf + pos, bufsz - pos,
						"0x%.4x ", ofs);
				hex_dump_to_buffer(ptr + ofs, 16, 16, 2,
						   buf + pos, bufsz - pos, 0);
				pos += strlen(buf + pos);
				if (bufsz - pos > 0)
					buf[pos++] = '\n';
			}
		}
	}

	pos += scnprintf(buf + pos, bufsz - pos, "Rx Queue\n");
	pos += scnprintf(buf + pos, bufsz - pos,
			"read: %u, write: %u\n",
			 rxq->read, rxq->write);

	if (priv->rx_traffic &&
1627
		(iwl_get_debug_level(trans->shrd) & IWL_DL_RX)) {
1628 1629
		ptr = priv->rx_traffic;
		pos += scnprintf(buf + pos, bufsz - pos,
1630
				"Rx Traffic idx: %u\n", priv->rx_traffic_idx);
1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653
		for (cnt = 0, ofs = 0; cnt < IWL_TRAFFIC_ENTRIES; cnt++) {
			for (entry = 0; entry < IWL_TRAFFIC_ENTRY_SIZE / 16;
			     entry++,  ofs += 16) {
				pos += scnprintf(buf + pos, bufsz - pos,
						"0x%.4x ", ofs);
				hex_dump_to_buffer(ptr + ofs, 16, 16, 2,
						   buf + pos, bufsz - pos, 0);
				pos += strlen(buf + pos);
				if (bufsz - pos > 0)
					buf[pos++] = '\n';
			}
		}
	}

	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
	kfree(buf);
	return ret;
}

static ssize_t iwl_dbgfs_traffic_log_write(struct file *file,
					 const char __user *user_buf,
					 size_t count, loff_t *ppos)
{
1654
	struct iwl_trans *trans = file->private_data;
1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665
	char buf[8];
	int buf_size;
	int traffic_log;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%d", &traffic_log) != 1)
		return -EFAULT;
	if (traffic_log == 0)
1666
		iwl_reset_traffic_log(priv(trans));
1667 1668 1669 1670 1671 1672

	return count;
}

static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
						char __user *user_buf,
1673 1674
						size_t count, loff_t *ppos)
{
1675
	struct iwl_trans *trans = file->private_data;
1676
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1677
	struct iwl_priv *priv = priv(trans);
1678 1679 1680 1681 1682 1683
	struct iwl_tx_queue *txq;
	struct iwl_queue *q;
	char *buf;
	int pos = 0;
	int cnt;
	int ret;
1684
	const size_t bufsz = sizeof(char) * 64 * hw_params(trans).max_txq_num;
1685

1686
	if (!trans_pcie->txq) {
1687 1688 1689 1690 1691 1692 1693
		IWL_ERR(priv, "txq not ready\n");
		return -EAGAIN;
	}
	buf = kzalloc(bufsz, GFP_KERNEL);
	if (!buf)
		return -ENOMEM;

1694
	for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
1695
		txq = &trans_pcie->txq[cnt];
1696 1697 1698 1699 1700
		q = &txq->q;
		pos += scnprintf(buf + pos, bufsz - pos,
				"hwq %.2d: read=%u write=%u stop=%d"
				" swq_id=%#.2x (ac %d/hwq %d)\n",
				cnt, q->read_ptr, q->write_ptr,
1701
				!!test_bit(cnt, trans_pcie->queue_stopped),
1702 1703 1704 1705 1706 1707
				txq->swq_id, txq->swq_id & 3,
				(txq->swq_id >> 2) & 0x1f);
		if (cnt >= 4)
			continue;
		/* for the ACs, display the stop count too */
		pos += scnprintf(buf + pos, bufsz - pos,
1708 1709
			"        stop-count: %d\n",
			atomic_read(&trans_pcie->queue_stop_count[cnt]));
1710 1711 1712 1713 1714 1715 1716 1717 1718
	}
	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
	kfree(buf);
	return ret;
}

static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
						char __user *user_buf,
						size_t count, loff_t *ppos) {
1719 1720 1721 1722
	struct iwl_trans *trans = file->private_data;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742
	char buf[256];
	int pos = 0;
	const size_t bufsz = sizeof(buf);

	pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
						rxq->read);
	pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
						rxq->write);
	pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
						rxq->free_count);
	if (rxq->rb_stts) {
		pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
			 le16_to_cpu(rxq->rb_stts->closed_rb_num) &  0x0FFF);
	} else {
		pos += scnprintf(buf + pos, bufsz - pos,
					"closed_rb_num: Not Allocated\n");
	}
	return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
}

1743 1744 1745 1746 1747 1748 1749 1750 1751
static ssize_t iwl_dbgfs_log_event_read(struct file *file,
					 char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	char *buf;
	int pos = 0;
	ssize_t ret = -ENOMEM;

1752
	ret = pos = iwl_dump_nic_event_log(trans, true, &buf, true);
1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775
	if (buf) {
		ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
		kfree(buf);
	}
	return ret;
}

static ssize_t iwl_dbgfs_log_event_write(struct file *file,
					const char __user *user_buf,
					size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	u32 event_log_flag;
	char buf[8];
	int buf_size;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%d", &event_log_flag) != 1)
		return -EFAULT;
	if (event_log_flag == 1)
1776
		iwl_dump_nic_event_log(trans, true, NULL, false);
1777 1778 1779 1780

	return count;
}

1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866
static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
					char __user *user_buf,
					size_t count, loff_t *ppos) {

	struct iwl_trans *trans = file->private_data;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;

	int pos = 0;
	char *buf;
	int bufsz = 24 * 64; /* 24 items * 64 char per item */
	ssize_t ret;

	buf = kzalloc(bufsz, GFP_KERNEL);
	if (!buf) {
		IWL_ERR(trans, "Can not allocate Buffer\n");
		return -ENOMEM;
	}

	pos += scnprintf(buf + pos, bufsz - pos,
			"Interrupt Statistics Report:\n");

	pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
		isr_stats->hw);
	pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
		isr_stats->sw);
	if (isr_stats->sw || isr_stats->hw) {
		pos += scnprintf(buf + pos, bufsz - pos,
			"\tLast Restarting Code:  0x%X\n",
			isr_stats->err_code);
	}
#ifdef CONFIG_IWLWIFI_DEBUG
	pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
		isr_stats->sch);
	pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
		isr_stats->alive);
#endif
	pos += scnprintf(buf + pos, bufsz - pos,
		"HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);

	pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
		isr_stats->ctkill);

	pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
		isr_stats->wakeup);

	pos += scnprintf(buf + pos, bufsz - pos,
		"Rx command responses:\t\t %u\n", isr_stats->rx);

	pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
		isr_stats->tx);

	pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
		isr_stats->unhandled);

	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
	kfree(buf);
	return ret;
}

static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
					 const char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;

	char buf[8];
	int buf_size;
	u32 reset_flag;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%x", &reset_flag) != 1)
		return -EFAULT;
	if (reset_flag == 0)
		memset(isr_stats, 0, sizeof(*isr_stats));

	return count;
}

1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931
static const char *get_csr_string(int cmd)
{
	switch (cmd) {
	IWL_CMD(CSR_HW_IF_CONFIG_REG);
	IWL_CMD(CSR_INT_COALESCING);
	IWL_CMD(CSR_INT);
	IWL_CMD(CSR_INT_MASK);
	IWL_CMD(CSR_FH_INT_STATUS);
	IWL_CMD(CSR_GPIO_IN);
	IWL_CMD(CSR_RESET);
	IWL_CMD(CSR_GP_CNTRL);
	IWL_CMD(CSR_HW_REV);
	IWL_CMD(CSR_EEPROM_REG);
	IWL_CMD(CSR_EEPROM_GP);
	IWL_CMD(CSR_OTP_GP_REG);
	IWL_CMD(CSR_GIO_REG);
	IWL_CMD(CSR_GP_UCODE_REG);
	IWL_CMD(CSR_GP_DRIVER_REG);
	IWL_CMD(CSR_UCODE_DRV_GP1);
	IWL_CMD(CSR_UCODE_DRV_GP2);
	IWL_CMD(CSR_LED_REG);
	IWL_CMD(CSR_DRAM_INT_TBL_REG);
	IWL_CMD(CSR_GIO_CHICKEN_BITS);
	IWL_CMD(CSR_ANA_PLL_CFG);
	IWL_CMD(CSR_HW_REV_WA_REG);
	IWL_CMD(CSR_DBG_HPET_MEM_REG);
	default:
		return "UNKNOWN";
	}
}

void iwl_dump_csr(struct iwl_trans *trans)
{
	int i;
	static const u32 csr_tbl[] = {
		CSR_HW_IF_CONFIG_REG,
		CSR_INT_COALESCING,
		CSR_INT,
		CSR_INT_MASK,
		CSR_FH_INT_STATUS,
		CSR_GPIO_IN,
		CSR_RESET,
		CSR_GP_CNTRL,
		CSR_HW_REV,
		CSR_EEPROM_REG,
		CSR_EEPROM_GP,
		CSR_OTP_GP_REG,
		CSR_GIO_REG,
		CSR_GP_UCODE_REG,
		CSR_GP_DRIVER_REG,
		CSR_UCODE_DRV_GP1,
		CSR_UCODE_DRV_GP2,
		CSR_LED_REG,
		CSR_DRAM_INT_TBL_REG,
		CSR_GIO_CHICKEN_BITS,
		CSR_ANA_PLL_CFG,
		CSR_HW_REV_WA_REG,
		CSR_DBG_HPET_MEM_REG
	};
	IWL_ERR(trans, "CSR values:\n");
	IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
		"CSR_INT_PERIODIC_REG)\n");
	for (i = 0; i <  ARRAY_SIZE(csr_tbl); i++) {
		IWL_ERR(trans, "  %25s: 0X%08x\n",
			get_csr_string(csr_tbl[i]),
1932
			iwl_read32(bus(trans), csr_tbl[i]));
1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003
	}
}

static ssize_t iwl_dbgfs_csr_write(struct file *file,
					 const char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	char buf[8];
	int buf_size;
	int csr;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%d", &csr) != 1)
		return -EFAULT;

	iwl_dump_csr(trans);

	return count;
}

static const char *get_fh_string(int cmd)
{
	switch (cmd) {
	IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
	IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
	IWL_CMD(FH_RSCSR_CHNL0_WPTR);
	IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
	IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
	IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
	IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
	IWL_CMD(FH_TSSR_TX_STATUS_REG);
	IWL_CMD(FH_TSSR_TX_ERROR_REG);
	default:
		return "UNKNOWN";
	}
}

int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
{
	int i;
#ifdef CONFIG_IWLWIFI_DEBUG
	int pos = 0;
	size_t bufsz = 0;
#endif
	static const u32 fh_tbl[] = {
		FH_RSCSR_CHNL0_STTS_WPTR_REG,
		FH_RSCSR_CHNL0_RBDCB_BASE_REG,
		FH_RSCSR_CHNL0_WPTR,
		FH_MEM_RCSR_CHNL0_CONFIG_REG,
		FH_MEM_RSSR_SHARED_CTRL_REG,
		FH_MEM_RSSR_RX_STATUS_REG,
		FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
		FH_TSSR_TX_STATUS_REG,
		FH_TSSR_TX_ERROR_REG
	};
#ifdef CONFIG_IWLWIFI_DEBUG
	if (display) {
		bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
		*buf = kmalloc(bufsz, GFP_KERNEL);
		if (!*buf)
			return -ENOMEM;
		pos += scnprintf(*buf + pos, bufsz - pos,
				"FH register values:\n");
		for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
			pos += scnprintf(*buf + pos, bufsz - pos,
				"  %34s: 0X%08x\n",
				get_fh_string(fh_tbl[i]),
2004
				iwl_read_direct32(bus(trans), fh_tbl[i]));
2005 2006 2007 2008 2009 2010 2011 2012
		}
		return pos;
	}
#endif
	IWL_ERR(trans, "FH register values:\n");
	for (i = 0; i <  ARRAY_SIZE(fh_tbl); i++) {
		IWL_ERR(trans, "  %34s: 0X%08x\n",
			get_fh_string(fh_tbl[i]),
2013
			iwl_read_direct32(bus(trans), fh_tbl[i]));
2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036
	}
	return 0;
}

static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
					 char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	char *buf;
	int pos = 0;
	ssize_t ret = -EFAULT;

	ret = pos = iwl_dump_fh(trans, &buf, true);
	if (buf) {
		ret = simple_read_from_buffer(user_buf,
					      count, ppos, buf, pos);
		kfree(buf);
	}

	return ret;
}

2037
DEBUGFS_READ_WRITE_FILE_OPS(traffic_log);
2038
DEBUGFS_READ_WRITE_FILE_OPS(log_event);
2039
DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
2040
DEBUGFS_READ_FILE_OPS(fh_reg);
2041 2042
DEBUGFS_READ_FILE_OPS(rx_queue);
DEBUGFS_READ_FILE_OPS(tx_queue);
2043
DEBUGFS_WRITE_FILE_OPS(csr);
2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054

/*
 * Create the debugfs files and directories
 *
 */
static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
					struct dentry *dir)
{
	DEBUGFS_ADD_FILE(traffic_log, dir, S_IWUSR | S_IRUSR);
	DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
	DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
2055
	DEBUGFS_ADD_FILE(log_event, dir, S_IWUSR | S_IRUSR);
2056
	DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
2057 2058
	DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
	DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
2059 2060 2061 2062 2063 2064 2065 2066 2067
	return 0;
}
#else
static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
					struct dentry *dir)
{ return 0; }

#endif /*CONFIG_IWLWIFI_DEBUGFS */

2068 2069 2070 2071 2072 2073
const struct iwl_trans_ops trans_ops_pcie = {
	.alloc = iwl_trans_pcie_alloc,
	.request_irq = iwl_trans_pcie_request_irq,
	.start_device = iwl_trans_pcie_start_device,
	.prepare_card_hw = iwl_trans_pcie_prepare_card_hw,
	.stop_device = iwl_trans_pcie_stop_device,
2074

2075
	.tx_start = iwl_trans_pcie_tx_start,
2076
	.wake_any_queue = iwl_trans_pcie_wake_any_queue,
2077

2078 2079
	.send_cmd = iwl_trans_pcie_send_cmd,
	.send_cmd_pdu = iwl_trans_pcie_send_cmd_pdu,
2080

2081
	.tx = iwl_trans_pcie_tx,
2082
	.reclaim = iwl_trans_pcie_reclaim,
2083

2084
	.tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
2085
	.tx_agg_alloc = iwl_trans_pcie_tx_agg_alloc,
2086
	.tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
2087

2088
	.kick_nic = iwl_trans_pcie_kick_nic,
2089

2090
	.free = iwl_trans_pcie_free,
2091
	.stop_queue = iwl_trans_pcie_stop_queue,
2092 2093

	.dbgfs_register = iwl_trans_pcie_dbgfs_register,
2094 2095

	.wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
2096
	.check_stuck_queue = iwl_trans_pcie_check_stuck_queue,
2097

2098 2099
	.suspend = iwl_trans_pcie_suspend,
	.resume = iwl_trans_pcie_resume,
2100
};
2101