be_cmds.c 122.9 KB
Newer Older
S
Sathya Perla 已提交
1
/*
2
 * Copyright (C) 2005 - 2015 Emulex
S
Sathya Perla 已提交
3 4 5 6 7 8 9 10
 * All rights reserved.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License version 2
 * as published by the Free Software Foundation.  The full GNU General
 * Public License is included in this distribution in the file called COPYING.
 *
 * Contact Information:
11
 * linux-drivers@emulex.com
S
Sathya Perla 已提交
12
 *
13 14 15
 * Emulex
 * 3333 Susan Street
 * Costa Mesa, CA 92626
S
Sathya Perla 已提交
16 17
 */

18
#include <linux/module.h>
S
Sathya Perla 已提交
19
#include "be.h"
20
#include "be_cmds.h"
S
Sathya Perla 已提交
21

22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37
static char *be_port_misconfig_evt_desc[] = {
	"A valid SFP module detected",
	"Optics faulted/ incorrectly installed/ not installed.",
	"Optics of two types installed.",
	"Incompatible optics.",
	"Unknown port SFP status"
};

static char *be_port_misconfig_remedy_desc[] = {
	"",
	"Reseat optics. If issue not resolved, replace",
	"Remove one optic or install matching pair of optics",
	"Replace with compatible optics for card to function",
	""
};

38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67
static struct be_cmd_priv_map cmd_priv_map[] = {
	{
		OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
		CMD_SUBSYSTEM_ETH,
		BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
	},
	{
		OPCODE_COMMON_GET_FLOW_CONTROL,
		CMD_SUBSYSTEM_COMMON,
		BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
	},
	{
		OPCODE_COMMON_SET_FLOW_CONTROL,
		CMD_SUBSYSTEM_COMMON,
		BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
	},
	{
		OPCODE_ETH_GET_PPORT_STATS,
		CMD_SUBSYSTEM_ETH,
		BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
	},
	{
		OPCODE_COMMON_GET_PHY_DETAILS,
		CMD_SUBSYSTEM_COMMON,
		BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83
	},
	{
		OPCODE_LOWLEVEL_HOST_DDR_DMA,
		CMD_SUBSYSTEM_LOWLEVEL,
		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
	},
	{
		OPCODE_LOWLEVEL_LOOPBACK_TEST,
		CMD_SUBSYSTEM_LOWLEVEL,
		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
	},
	{
		OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
		CMD_SUBSYSTEM_LOWLEVEL,
		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
	},
84 85
};

86
static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode, u8 subsystem)
87 88 89 90 91 92 93 94 95 96 97 98 99 100
{
	int i;
	int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
	u32 cmd_privileges = adapter->cmd_privileges;

	for (i = 0; i < num_entries; i++)
		if (opcode == cmd_priv_map[i].opcode &&
		    subsystem == cmd_priv_map[i].subsystem)
			if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
				return false;

	return true;
}

101 102 103 104
static inline void *embedded_payload(struct be_mcc_wrb *wrb)
{
	return wrb->payload.embedded_payload;
}
105

106
static int be_mcc_notify(struct be_adapter *adapter)
107
{
108
	struct be_queue_info *mccq = &adapter->mcc_obj.q;
109 110
	u32 val = 0;

111
	if (be_check_error(adapter, BE_ERROR_ANY))
112
		return -EIO;
113

114 115
	val |= mccq->id & DB_MCCQ_RING_ID_MASK;
	val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
116 117

	wmb();
118
	iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
119 120

	return 0;
121 122 123 124 125
}

/* To check if valid bit is set, check the entire word as we don't know
 * the endianness of the data (old entry is host endian while a new entry is
 * little endian) */
126
static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
127
{
128 129
	u32 flags;

130
	if (compl->flags != 0) {
131 132 133 134 135
		flags = le32_to_cpu(compl->flags);
		if (flags & CQE_FLAGS_VALID_MASK) {
			compl->flags = flags;
			return true;
		}
136
	}
137
	return false;
138 139 140
}

/* Need to reset the entire word that houses the valid bit */
141
static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
142 143 144 145
{
	compl->flags = 0;
}

146 147 148 149 150 151 152 153 154
static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
{
	unsigned long addr;

	addr = tag1;
	addr = ((addr << 16) << 16) | tag0;
	return (void *)addr;
}

155 156 157 158 159
static bool be_skip_err_log(u8 opcode, u16 base_status, u16 addl_status)
{
	if (base_status == MCC_STATUS_NOT_SUPPORTED ||
	    base_status == MCC_STATUS_ILLEGAL_REQUEST ||
	    addl_status == MCC_ADDL_STATUS_TOO_MANY_INTERFACES ||
160
	    addl_status == MCC_ADDL_STATUS_INSUFFICIENT_VLANS ||
161 162 163 164 165 166 167 168
	    (opcode == OPCODE_COMMON_WRITE_FLASHROM &&
	    (base_status == MCC_STATUS_ILLEGAL_FIELD ||
	     addl_status == MCC_ADDL_STATUS_FLASH_IMAGE_CRC_MISMATCH)))
		return true;
	else
		return false;
}

169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
/* Place holder for all the async MCC cmds wherein the caller is not in a busy
 * loop (has not issued be_mcc_notify_wait())
 */
static void be_async_cmd_process(struct be_adapter *adapter,
				 struct be_mcc_compl *compl,
				 struct be_cmd_resp_hdr *resp_hdr)
{
	enum mcc_base_status base_status = base_status(compl->status);
	u8 opcode = 0, subsystem = 0;

	if (resp_hdr) {
		opcode = resp_hdr->opcode;
		subsystem = resp_hdr->subsystem;
	}

	if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
	    subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
		complete(&adapter->et_cmd_compl);
		return;
	}

190 191 192 193 194 195
	if (opcode == OPCODE_LOWLEVEL_SET_LOOPBACK_MODE &&
	    subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
		complete(&adapter->et_cmd_compl);
		return;
	}

196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217
	if ((opcode == OPCODE_COMMON_WRITE_FLASHROM ||
	     opcode == OPCODE_COMMON_WRITE_OBJECT) &&
	    subsystem == CMD_SUBSYSTEM_COMMON) {
		adapter->flash_status = compl->status;
		complete(&adapter->et_cmd_compl);
		return;
	}

	if ((opcode == OPCODE_ETH_GET_STATISTICS ||
	     opcode == OPCODE_ETH_GET_PPORT_STATS) &&
	    subsystem == CMD_SUBSYSTEM_ETH &&
	    base_status == MCC_STATUS_SUCCESS) {
		be_parse_stats(adapter);
		adapter->stats_cmd_sent = false;
		return;
	}

	if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
	    subsystem == CMD_SUBSYSTEM_COMMON) {
		if (base_status == MCC_STATUS_SUCCESS) {
			struct be_cmd_resp_get_cntl_addnl_attribs *resp =
							(void *)resp_hdr;
218
			adapter->hwmon_info.be_on_die_temp =
219 220 221
						resp->on_die_temperature;
		} else {
			adapter->be_get_temp_freq = 0;
222 223
			adapter->hwmon_info.be_on_die_temp =
						BE_INVALID_DIE_TEMP;
224 225 226 227 228
		}
		return;
	}
}

229
static int be_mcc_compl_process(struct be_adapter *adapter,
230
				struct be_mcc_compl *compl)
231
{
232 233
	enum mcc_base_status base_status;
	enum mcc_addl_status addl_status;
234 235
	struct be_cmd_resp_hdr *resp_hdr;
	u8 opcode = 0, subsystem = 0;
236 237 238 239 240

	/* Just swap the status to host endian; mcc tag is opaquely copied
	 * from mcc_wrb */
	be_dws_le_to_cpu(compl, 4);

241 242
	base_status = base_status(compl->status);
	addl_status = addl_status(compl->status);
243

244 245 246 247 248 249
	resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
	if (resp_hdr) {
		opcode = resp_hdr->opcode;
		subsystem = resp_hdr->subsystem;
	}

250
	be_async_cmd_process(adapter, compl, resp_hdr);
251

252 253
	if (base_status != MCC_STATUS_SUCCESS &&
	    !be_skip_err_log(opcode, base_status, addl_status)) {
254 255
		if (base_status == MCC_STATUS_UNAUTHORIZED_REQUEST ||
		    addl_status == MCC_ADDL_STATUS_INSUFFICIENT_PRIVILEGES) {
256
			dev_warn(&adapter->pdev->dev,
257
				 "VF is not privileged to issue opcode %d-%d\n",
258
				 opcode, subsystem);
259
		} else {
260 261
			dev_err(&adapter->pdev->dev,
				"opcode %d-%d failed:status %d-%d\n",
262
				opcode, subsystem, base_status, addl_status);
263
		}
264
	}
265
	return compl->status;
266 267
}

268
/* Link state evt is a string of bytes; no need for endian swapping */
269
static void be_async_link_state_process(struct be_adapter *adapter,
270
					struct be_mcc_compl *compl)
271
{
272 273 274
	struct be_async_event_link_state *evt =
			(struct be_async_event_link_state *)compl;

275
	/* When link status changes, link speed must be re-queried from FW */
A
Ajit Khaparde 已提交
276
	adapter->phy.link_speed = -1;
277

278 279 280 281 282 283
	/* On BEx the FW does not send a separate link status
	 * notification for physical and logical link.
	 * On other chips just process the logical link
	 * status notification
	 */
	if (!BEx_chip(adapter) &&
284 285 286
	    !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
		return;

287 288 289 290
	/* For the initial link status do not rely on the ASYNC event as
	 * it may not be received in some cases.
	 */
	if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
291 292
		be_link_status_update(adapter,
				      evt->port_link_status & LINK_STATUS_MASK);
293 294
}

295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317
static void be_async_port_misconfig_event_process(struct be_adapter *adapter,
						  struct be_mcc_compl *compl)
{
	struct be_async_event_misconfig_port *evt =
			(struct be_async_event_misconfig_port *)compl;
	u32 sfp_mismatch_evt = le32_to_cpu(evt->event_data_word1);
	struct device *dev = &adapter->pdev->dev;
	u8 port_misconfig_evt;

	port_misconfig_evt =
		((sfp_mismatch_evt >> (adapter->hba_port_num * 8)) & 0xff);

	/* Log an error message that would allow a user to determine
	 * whether the SFPs have an issue
	 */
	dev_info(dev, "Port %c: %s %s", adapter->port_name,
		 be_port_misconfig_evt_desc[port_misconfig_evt],
		 be_port_misconfig_remedy_desc[port_misconfig_evt]);

	if (port_misconfig_evt == INCOMPATIBLE_SFP)
		adapter->flags |= BE_FLAGS_EVT_INCOMPATIBLE_SFP;
}

318 319
/* Grp5 CoS Priority evt */
static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
320
					       struct be_mcc_compl *compl)
321
{
322 323 324
	struct be_async_event_grp5_cos_priority *evt =
			(struct be_async_event_grp5_cos_priority *)compl;

325 326
	if (evt->valid) {
		adapter->vlan_prio_bmap = evt->available_priority_bmap;
327
		adapter->recommended_prio_bits =
328 329 330 331
			evt->reco_default_priority << VLAN_PRIO_SHIFT;
	}
}

332
/* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
333
static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
334
					    struct be_mcc_compl *compl)
335
{
336 337 338
	struct be_async_event_grp5_qos_link_speed *evt =
			(struct be_async_event_grp5_qos_link_speed *)compl;

339 340 341
	if (adapter->phy.link_speed >= 0 &&
	    evt->physical_port == adapter->port_num)
		adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
342 343
}

344 345
/*Grp5 PVID evt*/
static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
346
					     struct be_mcc_compl *compl)
347
{
348 349 350
	struct be_async_event_grp5_pvid_state *evt =
			(struct be_async_event_grp5_pvid_state *)compl;

351
	if (evt->enabled) {
352
		adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
353 354
		dev_info(&adapter->pdev->dev, "LPVID: %d\n", adapter->pvid);
	} else {
355
		adapter->pvid = 0;
356
	}
357 358
}

V
Venkata Duvvuru 已提交
359 360 361 362 363 364 365 366 367 368 369 370 371 372 373
#define MGMT_ENABLE_MASK	0x4
static void be_async_grp5_fw_control_process(struct be_adapter *adapter,
					     struct be_mcc_compl *compl)
{
	struct be_async_fw_control *evt = (struct be_async_fw_control *)compl;
	u32 evt_dw1 = le32_to_cpu(evt->event_data_word1);

	if (evt_dw1 & MGMT_ENABLE_MASK) {
		adapter->flags |= BE_FLAGS_OS2BMC;
		adapter->bmc_filt_mask = le32_to_cpu(evt->event_data_word2);
	} else {
		adapter->flags &= ~BE_FLAGS_OS2BMC;
	}
}

374
static void be_async_grp5_evt_process(struct be_adapter *adapter,
375
				      struct be_mcc_compl *compl)
376
{
377 378
	u8 event_type = (compl->flags >> ASYNC_EVENT_TYPE_SHIFT) &
				ASYNC_EVENT_TYPE_MASK;
379 380 381

	switch (event_type) {
	case ASYNC_EVENT_COS_PRIORITY:
382 383
		be_async_grp5_cos_priority_process(adapter, compl);
		break;
384
	case ASYNC_EVENT_QOS_SPEED:
385 386
		be_async_grp5_qos_speed_process(adapter, compl);
		break;
387
	case ASYNC_EVENT_PVID_STATE:
388 389
		be_async_grp5_pvid_state_process(adapter, compl);
		break;
V
Venkata Duvvuru 已提交
390 391 392 393
	/* Async event to disable/enable os2bmc and/or mac-learning */
	case ASYNC_EVENT_FW_CONTROL:
		be_async_grp5_fw_control_process(adapter, compl);
		break;
394 395 396 397 398
	default:
		break;
	}
}

399
static void be_async_dbg_evt_process(struct be_adapter *adapter,
400
				     struct be_mcc_compl *cmp)
401 402
{
	u8 event_type = 0;
K
Kalesh AP 已提交
403
	struct be_async_event_qnq *evt = (struct be_async_event_qnq *)cmp;
404

405 406
	event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
			ASYNC_EVENT_TYPE_MASK;
407 408 409 410 411 412 413 414

	switch (event_type) {
	case ASYNC_DEBUG_EVENT_TYPE_QNQ:
		if (evt->valid)
			adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
		adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
	break;
	default:
415 416
		dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
			 event_type);
417 418 419 420
	break;
	}
}

421 422 423 424 425 426 427 428 429 430
static void be_async_sliport_evt_process(struct be_adapter *adapter,
					 struct be_mcc_compl *cmp)
{
	u8 event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
			ASYNC_EVENT_TYPE_MASK;

	if (event_type == ASYNC_EVENT_PORT_MISCONFIG)
		be_async_port_misconfig_event_process(adapter, cmp);
}

431
static inline bool is_link_state_evt(u32 flags)
432
{
433 434
	return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
			ASYNC_EVENT_CODE_LINK_STATE;
435
}
436

437
static inline bool is_grp5_evt(u32 flags)
438
{
439 440
	return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
			ASYNC_EVENT_CODE_GRP_5;
441 442
}

443
static inline bool is_dbg_evt(u32 flags)
444
{
445 446 447 448
	return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
			ASYNC_EVENT_CODE_QNQ;
}

449 450 451 452 453 454
static inline bool is_sliport_evt(u32 flags)
{
	return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
		ASYNC_EVENT_CODE_SLIPORT;
}

455 456 457 458 459 460 461 462 463
static void be_mcc_event_process(struct be_adapter *adapter,
				 struct be_mcc_compl *compl)
{
	if (is_link_state_evt(compl->flags))
		be_async_link_state_process(adapter, compl);
	else if (is_grp5_evt(compl->flags))
		be_async_grp5_evt_process(adapter, compl);
	else if (is_dbg_evt(compl->flags))
		be_async_dbg_evt_process(adapter, compl);
464 465
	else if (is_sliport_evt(compl->flags))
		be_async_sliport_evt_process(adapter, compl);
466 467
}

468
static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
469
{
470
	struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
471
	struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
472 473 474 475 476 477 478 479

	if (be_mcc_compl_is_new(compl)) {
		queue_tail_inc(mcc_cq);
		return compl;
	}
	return NULL;
}

480 481 482 483 484 485 486 487 488 489 490 491
void be_async_mcc_enable(struct be_adapter *adapter)
{
	spin_lock_bh(&adapter->mcc_cq_lock);

	be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
	adapter->mcc_obj.rearm_cq = true;

	spin_unlock_bh(&adapter->mcc_cq_lock);
}

void be_async_mcc_disable(struct be_adapter *adapter)
{
492 493
	spin_lock_bh(&adapter->mcc_cq_lock);

494
	adapter->mcc_obj.rearm_cq = false;
495 496 497
	be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);

	spin_unlock_bh(&adapter->mcc_cq_lock);
498 499
}

S
Sathya Perla 已提交
500
int be_process_mcc(struct be_adapter *adapter)
501
{
502
	struct be_mcc_compl *compl;
S
Sathya Perla 已提交
503
	int num = 0, status = 0;
504
	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
505

506
	spin_lock(&adapter->mcc_cq_lock);
507

508
	while ((compl = be_mcc_compl_get(adapter))) {
509
		if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
510
			be_mcc_event_process(adapter, compl);
511
		} else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
512 513
			status = be_mcc_compl_process(adapter, compl);
			atomic_dec(&mcc_obj->q.used);
514 515 516 517
		}
		be_mcc_compl_use(compl);
		num++;
	}
518

S
Sathya Perla 已提交
519 520 521
	if (num)
		be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);

522
	spin_unlock(&adapter->mcc_cq_lock);
S
Sathya Perla 已提交
523
	return status;
524 525
}

526
/* Wait till no more pending mcc requests are present */
527
static int be_mcc_wait_compl(struct be_adapter *adapter)
528
{
529
#define mcc_timeout		120000 /* 12s timeout */
S
Sathya Perla 已提交
530
	int i, status = 0;
S
Sathya Perla 已提交
531 532
	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;

533
	for (i = 0; i < mcc_timeout; i++) {
534
		if (be_check_error(adapter, BE_ERROR_ANY))
535 536
			return -EIO;

537
		local_bh_disable();
S
Sathya Perla 已提交
538
		status = be_process_mcc(adapter);
539
		local_bh_enable();
540

S
Sathya Perla 已提交
541
		if (atomic_read(&mcc_obj->q.used) == 0)
542 543 544
			break;
		udelay(100);
	}
545
	if (i == mcc_timeout) {
546
		dev_err(&adapter->pdev->dev, "FW not responding\n");
547
		be_set_error(adapter, BE_ERROR_FW);
548
		return -EIO;
549
	}
S
Sathya Perla 已提交
550
	return status;
551 552 553
}

/* Notify MCC requests and wait for completion */
554
static int be_mcc_notify_wait(struct be_adapter *adapter)
555
{
556 557 558 559 560 561 562 563 564 565 566
	int status;
	struct be_mcc_wrb *wrb;
	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
	u16 index = mcc_obj->q.head;
	struct be_cmd_resp_hdr *resp;

	index_dec(&index, mcc_obj->q.len);
	wrb = queue_index_node(&mcc_obj->q, index);

	resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);

567 568 569
	status = be_mcc_notify(adapter);
	if (status)
		goto out;
570 571 572 573 574

	status = be_mcc_wait_compl(adapter);
	if (status == -EIO)
		goto out;

575 576 577
	status = (resp->base_status |
		  ((resp->addl_status & CQE_ADDL_STATUS_MASK) <<
		   CQE_ADDL_STATUS_SHIFT));
578 579
out:
	return status;
580 581
}

582
static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
S
Sathya Perla 已提交
583
{
584
	int msecs = 0;
S
Sathya Perla 已提交
585 586 587
	u32 ready;

	do {
588
		if (be_check_error(adapter, BE_ERROR_ANY))
589 590
			return -EIO;

591
		ready = ioread32(db);
592
		if (ready == 0xffffffff)
593 594 595
			return -1;

		ready &= MPU_MAILBOX_DB_RDY_MASK;
S
Sathya Perla 已提交
596 597 598
		if (ready)
			break;

599
		if (msecs > 4000) {
600
			dev_err(&adapter->pdev->dev, "FW not responding\n");
601
			be_set_error(adapter, BE_ERROR_FW);
602
			be_detect_error(adapter);
S
Sathya Perla 已提交
603 604 605
			return -1;
		}

606
		msleep(1);
607
		msecs++;
S
Sathya Perla 已提交
608 609 610 611 612 613 614
	} while (true);

	return 0;
}

/*
 * Insert the mailbox address into the doorbell in two steps
615
 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
S
Sathya Perla 已提交
616
 */
617
static int be_mbox_notify_wait(struct be_adapter *adapter)
S
Sathya Perla 已提交
618 619 620
{
	int status;
	u32 val = 0;
621 622
	void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
S
Sathya Perla 已提交
623
	struct be_mcc_mailbox *mbox = mbox_mem->va;
624
	struct be_mcc_compl *compl = &mbox->compl;
S
Sathya Perla 已提交
625

626 627 628 629 630
	/* wait for ready to be set */
	status = be_mbox_db_ready_wait(adapter, db);
	if (status != 0)
		return status;

S
Sathya Perla 已提交
631 632 633 634 635 636
	val |= MPU_MAILBOX_DB_HI_MASK;
	/* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
	val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
	iowrite32(val, db);

	/* wait for ready to be set */
637
	status = be_mbox_db_ready_wait(adapter, db);
S
Sathya Perla 已提交
638 639 640 641 642 643 644 645
	if (status != 0)
		return status;

	val = 0;
	/* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
	val |= (u32)(mbox_mem->dma >> 4) << 2;
	iowrite32(val, db);

646
	status = be_mbox_db_ready_wait(adapter, db);
S
Sathya Perla 已提交
647 648 649
	if (status != 0)
		return status;

650
	/* A cq entry has been made now */
651 652 653
	if (be_mcc_compl_is_new(compl)) {
		status = be_mcc_compl_process(adapter, &mbox->compl);
		be_mcc_compl_use(compl);
654 655 656
		if (status)
			return status;
	} else {
657
		dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
S
Sathya Perla 已提交
658 659
		return -1;
	}
660
	return 0;
S
Sathya Perla 已提交
661 662
}

663
static u16 be_POST_stage_get(struct be_adapter *adapter)
S
Sathya Perla 已提交
664
{
665 666
	u32 sem;

667 668
	if (BEx_chip(adapter))
		sem  = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
S
Sathya Perla 已提交
669
	else
670 671 672 673
		pci_read_config_dword(adapter->pdev,
				      SLIPORT_SEMAPHORE_OFFSET_SH, &sem);

	return sem & POST_STAGE_MASK;
S
Sathya Perla 已提交
674 675
}

676
static int lancer_wait_ready(struct be_adapter *adapter)
677 678 679
{
#define SLIPORT_READY_TIMEOUT 30
	u32 sliport_status;
680
	int i;
681 682 683 684

	for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
		sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
		if (sliport_status & SLIPORT_STATUS_RDY_MASK)
685
			return 0;
686

687 688 689
		if (sliport_status & SLIPORT_STATUS_ERR_MASK &&
		    !(sliport_status & SLIPORT_STATUS_RN_MASK))
			return -EIO;
690

691
		msleep(1000);
692
	}
693

694
	return sliport_status ? : -1;
695 696 697
}

int be_fw_wait_ready(struct be_adapter *adapter)
S
Sathya Perla 已提交
698
{
699 700
	u16 stage;
	int status, timeout = 0;
701
	struct device *dev = &adapter->pdev->dev;
S
Sathya Perla 已提交
702

703 704
	if (lancer_chip(adapter)) {
		status = lancer_wait_ready(adapter);
705 706 707 708 709
		if (status) {
			stage = status;
			goto err;
		}
		return 0;
710 711
	}

712
	do {
713 714 715 716
		/* There's no means to poll POST state on BE2/3 VFs */
		if (BEx_chip(adapter) && be_virtfn(adapter))
			return 0;

717
		stage = be_POST_stage_get(adapter);
G
Gavin Shan 已提交
718
		if (stage == POST_STAGE_ARMFW_RDY)
719
			return 0;
G
Gavin Shan 已提交
720

721
		dev_info(dev, "Waiting for POST, %ds elapsed\n", timeout);
G
Gavin Shan 已提交
722 723 724
		if (msleep_interruptible(2000)) {
			dev_err(dev, "Waiting for POST aborted\n");
			return -EINTR;
725
		}
G
Gavin Shan 已提交
726
		timeout += 2;
727
	} while (timeout < 60);
S
Sathya Perla 已提交
728

729 730
err:
	dev_err(dev, "POST timeout; stage=%#x\n", stage);
731
	return -ETIMEDOUT;
S
Sathya Perla 已提交
732 733 734 735 736 737 738
}

static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
{
	return &wrb->payload.sgl[0];
}

739
static inline void fill_wrb_tags(struct be_mcc_wrb *wrb, unsigned long addr)
740 741 742 743
{
	wrb->tag0 = addr & 0xFFFFFFFF;
	wrb->tag1 = upper_32_bits(addr);
}
S
Sathya Perla 已提交
744 745

/* Don't touch the hdr after it's prepared */
S
Somnath Kotur 已提交
746 747
/* mem will be NULL for embedded commands */
static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
748 749 750
				   u8 subsystem, u8 opcode, int cmd_len,
				   struct be_mcc_wrb *wrb,
				   struct be_dma_mem *mem)
S
Sathya Perla 已提交
751
{
S
Somnath Kotur 已提交
752 753
	struct be_sge *sge;

S
Sathya Perla 已提交
754 755 756
	req_hdr->opcode = opcode;
	req_hdr->subsystem = subsystem;
	req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
757
	req_hdr->version = 0;
758
	fill_wrb_tags(wrb, (ulong) req_hdr);
S
Somnath Kotur 已提交
759 760 761 762 763 764 765 766 767 768 769
	wrb->payload_length = cmd_len;
	if (mem) {
		wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
			MCC_WRB_SGE_CNT_SHIFT;
		sge = nonembedded_sgl(wrb);
		sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
		sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
		sge->len = cpu_to_le32(mem->size);
	} else
		wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
	be_dws_cpu_to_le(wrb, 8);
S
Sathya Perla 已提交
770 771 772
}

static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
773
				      struct be_dma_mem *mem)
S
Sathya Perla 已提交
774 775 776 777 778 779 780 781 782 783 784
{
	int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
	u64 dma = (u64)mem->dma;

	for (i = 0; i < buf_pages; i++) {
		pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
		pages[i].hi = cpu_to_le32(upper_32_bits(dma));
		dma += PAGE_SIZE_4K;
	}
}

785
static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
S
Sathya Perla 已提交
786
{
787 788 789 790 791
	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
	struct be_mcc_wrb *wrb
		= &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
	memset(wrb, 0, sizeof(*wrb));
	return wrb;
S
Sathya Perla 已提交
792 793
}

794
static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
795
{
796 797 798
	struct be_queue_info *mccq = &adapter->mcc_obj.q;
	struct be_mcc_wrb *wrb;

799 800 801
	if (!mccq->created)
		return NULL;

802
	if (atomic_read(&mccq->used) >= mccq->len)
803 804
		return NULL;

805 806 807 808
	wrb = queue_head_node(mccq);
	queue_head_inc(mccq);
	atomic_inc(&mccq->used);
	memset(wrb, 0, sizeof(*wrb));
809 810 811
	return wrb;
}

812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868
static bool use_mcc(struct be_adapter *adapter)
{
	return adapter->mcc_obj.q.created;
}

/* Must be used only in process context */
static int be_cmd_lock(struct be_adapter *adapter)
{
	if (use_mcc(adapter)) {
		spin_lock_bh(&adapter->mcc_lock);
		return 0;
	} else {
		return mutex_lock_interruptible(&adapter->mbox_lock);
	}
}

/* Must be used only in process context */
static void be_cmd_unlock(struct be_adapter *adapter)
{
	if (use_mcc(adapter))
		spin_unlock_bh(&adapter->mcc_lock);
	else
		return mutex_unlock(&adapter->mbox_lock);
}

static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
				      struct be_mcc_wrb *wrb)
{
	struct be_mcc_wrb *dest_wrb;

	if (use_mcc(adapter)) {
		dest_wrb = wrb_from_mccq(adapter);
		if (!dest_wrb)
			return NULL;
	} else {
		dest_wrb = wrb_from_mbox(adapter);
	}

	memcpy(dest_wrb, wrb, sizeof(*wrb));
	if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
		fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));

	return dest_wrb;
}

/* Must be used only in process context */
static int be_cmd_notify_wait(struct be_adapter *adapter,
			      struct be_mcc_wrb *wrb)
{
	struct be_mcc_wrb *dest_wrb;
	int status;

	status = be_cmd_lock(adapter);
	if (status)
		return status;

	dest_wrb = be_cmd_copy(adapter, wrb);
869 870 871 872
	if (!dest_wrb) {
		status = -EBUSY;
		goto unlock;
	}
873 874 875 876 877 878 879 880 881

	if (use_mcc(adapter))
		status = be_mcc_notify_wait(adapter);
	else
		status = be_mbox_notify_wait(adapter);

	if (!status)
		memcpy(wrb, dest_wrb, sizeof(*wrb));

882
unlock:
883 884 885 886
	be_cmd_unlock(adapter);
	return status;
}

887 888 889 890 891 892 893 894
/* Tell fw we're about to start firing cmds by writing a
 * special pattern across the wrb hdr; uses mbox
 */
int be_cmd_fw_init(struct be_adapter *adapter)
{
	u8 *wrb;
	int status;

895 896 897
	if (lancer_chip(adapter))
		return 0;

898 899
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
900 901

	wrb = (u8 *)wrb_from_mbox(adapter);
S
Sathya Perla 已提交
902 903 904 905 906 907 908 909
	*wrb++ = 0xFF;
	*wrb++ = 0x12;
	*wrb++ = 0x34;
	*wrb++ = 0xFF;
	*wrb++ = 0xFF;
	*wrb++ = 0x56;
	*wrb++ = 0x78;
	*wrb = 0xFF;
910 911 912

	status = be_mbox_notify_wait(adapter);

913
	mutex_unlock(&adapter->mbox_lock);
914 915 916 917 918 919 920 921 922 923 924
	return status;
}

/* Tell fw we're done with firing cmds by writing a
 * special pattern across the wrb hdr; uses mbox
 */
int be_cmd_fw_clean(struct be_adapter *adapter)
{
	u8 *wrb;
	int status;

925 926 927
	if (lancer_chip(adapter))
		return 0;

928 929
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
930 931 932 933 934 935 936 937 938 939 940 941 942

	wrb = (u8 *)wrb_from_mbox(adapter);
	*wrb++ = 0xFF;
	*wrb++ = 0xAA;
	*wrb++ = 0xBB;
	*wrb++ = 0xFF;
	*wrb++ = 0xFF;
	*wrb++ = 0xCC;
	*wrb++ = 0xDD;
	*wrb = 0xFF;

	status = be_mbox_notify_wait(adapter);

943
	mutex_unlock(&adapter->mbox_lock);
944 945
	return status;
}
946

S
Sathya Perla 已提交
947
int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
S
Sathya Perla 已提交
948
{
949 950
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eq_create *req;
S
Sathya Perla 已提交
951 952
	struct be_dma_mem *q_mem = &eqo->q.dma_mem;
	int status, ver = 0;
S
Sathya Perla 已提交
953

954 955
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
956 957 958

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
959

S
Somnath Kotur 已提交
960
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
961 962
			       OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb,
			       NULL);
S
Sathya Perla 已提交
963

S
Sathya Perla 已提交
964 965 966 967 968
	/* Support for EQ_CREATEv2 available only SH-R onwards */
	if (!(BEx_chip(adapter) || lancer_chip(adapter)))
		ver = 2;

	req->hdr.version = ver;
S
Sathya Perla 已提交
969 970 971 972 973 974
	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));

	AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
	/* 4byte eqe*/
	AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
	AMAP_SET_BITS(struct amap_eq_context, count, req->context,
S
Sathya Perla 已提交
975
		      __ilog2_u32(eqo->q.len / 256));
S
Sathya Perla 已提交
976 977 978 979
	be_dws_cpu_to_le(req->context, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

980
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
981
	if (!status) {
982
		struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
983

S
Sathya Perla 已提交
984 985 986 987
		eqo->q.id = le16_to_cpu(resp->eq_id);
		eqo->msix_idx =
			(ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
		eqo->q.created = true;
S
Sathya Perla 已提交
988
	}
989

990
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
991 992 993
	return status;
}

994
/* Use MCC */
995
int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
996
			  bool permanent, u32 if_handle, u32 pmac_id)
S
Sathya Perla 已提交
997
{
998 999
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_mac_query *req;
S
Sathya Perla 已提交
1000 1001
	int status;

1002
	spin_lock_bh(&adapter->mcc_lock);
1003

1004 1005 1006 1007 1008
	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1009
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1010

S
Somnath Kotur 已提交
1011
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1012 1013
			       OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb,
			       NULL);
1014
	req->type = MAC_ADDRESS_TYPE_NETWORK;
S
Sathya Perla 已提交
1015 1016 1017
	if (permanent) {
		req->permanent = 1;
	} else {
K
Kalesh AP 已提交
1018
		req->if_id = cpu_to_le16((u16)if_handle);
1019
		req->pmac_id = cpu_to_le32(pmac_id);
S
Sathya Perla 已提交
1020 1021 1022
		req->permanent = 0;
	}

1023
	status = be_mcc_notify_wait(adapter);
1024 1025
	if (!status) {
		struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
1026

S
Sathya Perla 已提交
1027
		memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
1028
	}
S
Sathya Perla 已提交
1029

1030 1031
err:
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1032 1033 1034
	return status;
}

1035
/* Uses synchronous MCCQ */
1036
int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
1037
		    u32 if_id, u32 *pmac_id, u32 domain)
S
Sathya Perla 已提交
1038
{
1039 1040
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_pmac_add *req;
S
Sathya Perla 已提交
1041 1042
	int status;

1043 1044 1045
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1046 1047 1048 1049
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1050
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1051

S
Somnath Kotur 已提交
1052
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1053 1054
			       OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb,
			       NULL);
S
Sathya Perla 已提交
1055

1056
	req->hdr.domain = domain;
S
Sathya Perla 已提交
1057 1058 1059
	req->if_id = cpu_to_le32(if_id);
	memcpy(req->mac_address, mac_addr, ETH_ALEN);

1060
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1061 1062
	if (!status) {
		struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
1063

S
Sathya Perla 已提交
1064 1065 1066
		*pmac_id = le32_to_cpu(resp->pmac_id);
	}

1067
err:
1068
	spin_unlock_bh(&adapter->mcc_lock);
1069 1070 1071 1072

	 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
		status = -EPERM;

S
Sathya Perla 已提交
1073 1074 1075
	return status;
}

1076
/* Uses synchronous MCCQ */
1077
int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
S
Sathya Perla 已提交
1078
{
1079 1080
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_pmac_del *req;
S
Sathya Perla 已提交
1081 1082
	int status;

1083 1084 1085
	if (pmac_id == -1)
		return 0;

1086 1087 1088
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1089 1090 1091 1092
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1093
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1094

S
Somnath Kotur 已提交
1095
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
K
Kalesh AP 已提交
1096 1097
			       OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req),
			       wrb, NULL);
S
Sathya Perla 已提交
1098

1099
	req->hdr.domain = dom;
S
Sathya Perla 已提交
1100 1101 1102
	req->if_id = cpu_to_le32(if_id);
	req->pmac_id = cpu_to_le32(pmac_id);

1103 1104
	status = be_mcc_notify_wait(adapter);

1105
err:
1106
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1107 1108 1109
	return status;
}

1110
/* Uses Mbox */
S
Sathya Perla 已提交
1111
int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
1112
		     struct be_queue_info *eq, bool no_delay, int coalesce_wm)
S
Sathya Perla 已提交
1113
{
1114 1115
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_cq_create *req;
S
Sathya Perla 已提交
1116
	struct be_dma_mem *q_mem = &cq->dma_mem;
1117
	void *ctxt;
S
Sathya Perla 已提交
1118 1119
	int status;

1120 1121
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1122 1123 1124 1125

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
S
Sathya Perla 已提交
1126

S
Somnath Kotur 已提交
1127
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1128 1129
			       OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb,
			       NULL);
S
Sathya Perla 已提交
1130 1131

	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1132 1133

	if (BEx_chip(adapter)) {
1134
		AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
1135
			      coalesce_wm);
1136
		AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
1137
			      ctxt, no_delay);
1138
		AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
1139
			      __ilog2_u32(cq->len / 256));
1140 1141 1142
		AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
1143 1144 1145
	} else {
		req->hdr.version = 2;
		req->page_size = 1; /* 1 for 4K */
1146 1147 1148 1149 1150 1151 1152

		/* coalesce-wm field in this cmd is not relevant to Lancer.
		 * Lancer uses COMMON_MODIFY_CQ to set this field
		 */
		if (!lancer_chip(adapter))
			AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
				      ctxt, coalesce_wm);
1153
		AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
1154
			      no_delay);
1155
		AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
1156
			      __ilog2_u32(cq->len / 256));
1157
		AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
1158 1159
		AMAP_SET_BITS(struct amap_cq_context_v2, eventable, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_v2, eqid, ctxt, eq->id);
1160
	}
S
Sathya Perla 已提交
1161 1162 1163 1164 1165

	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

1166
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
1167
	if (!status) {
1168
		struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
1169

S
Sathya Perla 已提交
1170 1171 1172
		cq->id = le16_to_cpu(resp->cq_id);
		cq->created = true;
	}
1173

1174
	mutex_unlock(&adapter->mbox_lock);
1175 1176 1177 1178 1179 1180 1181

	return status;
}

static u32 be_encoded_q_len(int q_len)
{
	u32 len_encoded = fls(q_len); /* log2(len) + 1 */
1182

1183 1184 1185 1186 1187
	if (len_encoded == 16)
		len_encoded = 0;
	return len_encoded;
}

J
Jingoo Han 已提交
1188
static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
1189 1190
				  struct be_queue_info *mccq,
				  struct be_queue_info *cq)
1191
{
1192
	struct be_mcc_wrb *wrb;
1193
	struct be_cmd_req_mcc_ext_create *req;
1194
	struct be_dma_mem *q_mem = &mccq->dma_mem;
1195
	void *ctxt;
1196 1197
	int status;

1198 1199
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1200 1201 1202 1203

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
1204

S
Somnath Kotur 已提交
1205
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1206 1207
			       OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb,
			       NULL);
1208

1209
	req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1210
	if (BEx_chip(adapter)) {
1211 1212
		AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1213
			      be_encoded_q_len(mccq->len));
1214
		AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
	} else {
		req->hdr.version = 1;
		req->cq_id = cpu_to_le16(cq->id);

		AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
			      be_encoded_q_len(mccq->len));
		AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
			      ctxt, cq->id);
		AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
			      ctxt, 1);
1226
	}
1227

1228 1229 1230 1231 1232 1233 1234 1235 1236
	/* Subscribe to Link State, Sliport Event and Group 5 Events
	 * (bits 1, 5 and 17 set)
	 */
	req->async_event_bitmap[0] =
			cpu_to_le32(BIT(ASYNC_EVENT_CODE_LINK_STATE) |
				    BIT(ASYNC_EVENT_CODE_GRP_5) |
				    BIT(ASYNC_EVENT_CODE_QNQ) |
				    BIT(ASYNC_EVENT_CODE_SLIPORT));

1237 1238 1239 1240
	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

1241
	status = be_mbox_notify_wait(adapter);
1242 1243
	if (!status) {
		struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1244

1245 1246 1247
		mccq->id = le16_to_cpu(resp->id);
		mccq->created = true;
	}
1248
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1249 1250 1251 1252

	return status;
}

J
Jingoo Han 已提交
1253
static int be_cmd_mccq_org_create(struct be_adapter *adapter,
1254 1255
				  struct be_queue_info *mccq,
				  struct be_queue_info *cq)
1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_mcc_create *req;
	struct be_dma_mem *q_mem = &mccq->dma_mem;
	void *ctxt;
	int status;

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;

S
Somnath Kotur 已提交
1270
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1271 1272
			       OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb,
			       NULL);
1273 1274 1275 1276 1277

	req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));

	AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
	AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1278
		      be_encoded_q_len(mccq->len));
1279 1280 1281 1282 1283 1284 1285 1286 1287
	AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);

	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1288

1289 1290 1291 1292 1293 1294 1295 1296 1297
		mccq->id = le16_to_cpu(resp->id);
		mccq->created = true;
	}

	mutex_unlock(&adapter->mbox_lock);
	return status;
}

int be_cmd_mccq_create(struct be_adapter *adapter,
1298
		       struct be_queue_info *mccq, struct be_queue_info *cq)
1299 1300 1301 1302
{
	int status;

	status = be_cmd_mccq_ext_create(adapter, mccq, cq);
1303
	if (status && BEx_chip(adapter)) {
1304 1305 1306 1307 1308 1309 1310 1311
		dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
			"or newer to avoid conflicting priorities between NIC "
			"and FCoE traffic");
		status = be_cmd_mccq_org_create(adapter, mccq, cq);
	}
	return status;
}

V
Vasundhara Volam 已提交
1312
int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
S
Sathya Perla 已提交
1313
{
1314
	struct be_mcc_wrb wrb = {0};
1315
	struct be_cmd_req_eth_tx_create *req;
V
Vasundhara Volam 已提交
1316 1317
	struct be_queue_info *txq = &txo->q;
	struct be_queue_info *cq = &txo->cq;
S
Sathya Perla 已提交
1318
	struct be_dma_mem *q_mem = &txq->dma_mem;
V
Vasundhara Volam 已提交
1319
	int status, ver = 0;
S
Sathya Perla 已提交
1320

1321
	req = embedded_payload(&wrb);
S
Somnath Kotur 已提交
1322
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1323
			       OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
S
Sathya Perla 已提交
1324

1325 1326
	if (lancer_chip(adapter)) {
		req->hdr.version = 1;
V
Vasundhara Volam 已提交
1327 1328 1329 1330 1331
	} else if (BEx_chip(adapter)) {
		if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
			req->hdr.version = 2;
	} else { /* For SH */
		req->hdr.version = 2;
1332 1333
	}

1334 1335
	if (req->hdr.version > 0)
		req->if_id = cpu_to_le16(adapter->if_handle);
S
Sathya Perla 已提交
1336 1337 1338
	req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
	req->ulp_num = BE_ULP1_NUM;
	req->type = BE_ETH_TX_RING_TYPE_STANDARD;
V
Vasundhara Volam 已提交
1339 1340
	req->cq_id = cpu_to_le16(cq->id);
	req->queue_size = be_encoded_q_len(txq->len);
S
Sathya Perla 已提交
1341
	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
V
Vasundhara Volam 已提交
1342 1343
	ver = req->hdr.version;

1344
	status = be_cmd_notify_wait(adapter, &wrb);
S
Sathya Perla 已提交
1345
	if (!status) {
1346
		struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
1347

S
Sathya Perla 已提交
1348
		txq->id = le16_to_cpu(resp->cid);
V
Vasundhara Volam 已提交
1349 1350 1351 1352
		if (ver == 2)
			txo->db_offset = le32_to_cpu(resp->db_offset);
		else
			txo->db_offset = DB_TXULP1_OFFSET;
S
Sathya Perla 已提交
1353 1354
		txq->created = true;
	}
1355

S
Sathya Perla 已提交
1356 1357 1358
	return status;
}

1359
/* Uses MCC */
1360
int be_cmd_rxq_create(struct be_adapter *adapter,
1361 1362
		      struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
		      u32 if_id, u32 rss, u8 *rss_id)
S
Sathya Perla 已提交
1363
{
1364 1365
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eth_rx_create *req;
S
Sathya Perla 已提交
1366 1367 1368
	struct be_dma_mem *q_mem = &rxq->dma_mem;
	int status;

1369
	spin_lock_bh(&adapter->mcc_lock);
1370

1371 1372 1373 1374 1375
	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1376
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1377

S
Somnath Kotur 已提交
1378
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1379
			       OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
S
Sathya Perla 已提交
1380 1381 1382 1383 1384 1385

	req->cq_id = cpu_to_le16(cq_id);
	req->frag_size = fls(frag_size) - 1;
	req->num_pages = 2;
	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
	req->interface_id = cpu_to_le32(if_id);
S
Sathya Perla 已提交
1386
	req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
S
Sathya Perla 已提交
1387 1388
	req->rss_queue = cpu_to_le32(rss);

1389
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1390 1391
	if (!status) {
		struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
1392

S
Sathya Perla 已提交
1393 1394
		rxq->id = le16_to_cpu(resp->id);
		rxq->created = true;
1395
		*rss_id = resp->rss_id;
S
Sathya Perla 已提交
1396
	}
1397

1398 1399
err:
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1400 1401 1402
	return status;
}

1403 1404 1405
/* Generic destroyer function for all types of queues
 * Uses Mbox
 */
1406
int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
1407
		     int queue_type)
S
Sathya Perla 已提交
1408
{
1409 1410
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_q_destroy *req;
S
Sathya Perla 已提交
1411 1412 1413
	u8 subsys = 0, opcode = 0;
	int status;

1414 1415
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
S
Sathya Perla 已提交
1416

1417 1418 1419
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);

S
Sathya Perla 已提交
1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436
	switch (queue_type) {
	case QTYPE_EQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_EQ_DESTROY;
		break;
	case QTYPE_CQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_CQ_DESTROY;
		break;
	case QTYPE_TXQ:
		subsys = CMD_SUBSYSTEM_ETH;
		opcode = OPCODE_ETH_TX_DESTROY;
		break;
	case QTYPE_RXQ:
		subsys = CMD_SUBSYSTEM_ETH;
		opcode = OPCODE_ETH_RX_DESTROY;
		break;
1437 1438 1439 1440
	case QTYPE_MCCQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_MCC_DESTROY;
		break;
S
Sathya Perla 已提交
1441
	default:
1442
		BUG();
S
Sathya Perla 已提交
1443
	}
1444

S
Somnath Kotur 已提交
1445
	be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
1446
			       NULL);
S
Sathya Perla 已提交
1447 1448
	req->id = cpu_to_le16(q->id);

1449
	status = be_mbox_notify_wait(adapter);
1450
	q->created = false;
1451

1452
	mutex_unlock(&adapter->mbox_lock);
1453 1454
	return status;
}
S
Sathya Perla 已提交
1455

1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471
/* Uses MCC */
int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_q_destroy *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
1472
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1473
			       OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
1474 1475 1476
	req->id = cpu_to_le16(q->id);

	status = be_mcc_notify_wait(adapter);
1477
	q->created = false;
1478 1479 1480

err:
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1481 1482 1483
	return status;
}

1484
/* Create an rx filtering policy configuration on an i/f
1485
 * Will use MBOX only if MCCQ has not been created.
1486
 */
1487
int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
1488
		     u32 *if_handle, u32 domain)
S
Sathya Perla 已提交
1489
{
1490
	struct be_mcc_wrb wrb = {0};
1491
	struct be_cmd_req_if_create *req;
S
Sathya Perla 已提交
1492 1493
	int status;

1494
	req = embedded_payload(&wrb);
S
Somnath Kotur 已提交
1495
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1496 1497
			       OPCODE_COMMON_NTWK_INTERFACE_CREATE,
			       sizeof(*req), &wrb, NULL);
1498
	req->hdr.domain = domain;
1499 1500
	req->capability_flags = cpu_to_le32(cap_flags);
	req->enable_flags = cpu_to_le32(en_flags);
1501
	req->pmac_invalid = true;
S
Sathya Perla 已提交
1502

1503
	status = be_cmd_notify_wait(adapter, &wrb);
S
Sathya Perla 已提交
1504
	if (!status) {
1505
		struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
1506

S
Sathya Perla 已提交
1507
		*if_handle = le32_to_cpu(resp->interface_id);
S
Sathya Perla 已提交
1508 1509

		/* Hack to retrieve VF's pmac-id on BE3 */
1510
		if (BE3_chip(adapter) && be_virtfn(adapter))
S
Sathya Perla 已提交
1511
			adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
S
Sathya Perla 已提交
1512 1513 1514 1515
	}
	return status;
}

1516
/* Uses MCCQ if available else MBOX */
1517
int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
S
Sathya Perla 已提交
1518
{
1519
	struct be_mcc_wrb wrb = {0};
1520
	struct be_cmd_req_if_destroy *req;
S
Sathya Perla 已提交
1521 1522
	int status;

1523
	if (interface_id == -1)
1524
		return 0;
1525

1526
	req = embedded_payload(&wrb);
S
Sathya Perla 已提交
1527

S
Somnath Kotur 已提交
1528
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1529
			       OPCODE_COMMON_NTWK_INTERFACE_DESTROY,
1530
			       sizeof(*req), &wrb, NULL);
1531
	req->hdr.domain = domain;
S
Sathya Perla 已提交
1532
	req->interface_id = cpu_to_le32(interface_id);
1533

1534
	status = be_cmd_notify_wait(adapter, &wrb);
S
Sathya Perla 已提交
1535 1536 1537 1538 1539
	return status;
}

/* Get stats is a non embedded command: the request is not embedded inside
 * WRB but is a separate dma memory block
1540
 * Uses asynchronous MCC
S
Sathya Perla 已提交
1541
 */
1542
int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
S
Sathya Perla 已提交
1543
{
1544
	struct be_mcc_wrb *wrb;
1545
	struct be_cmd_req_hdr *hdr;
1546
	int status = 0;
S
Sathya Perla 已提交
1547

1548
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1549

1550
	wrb = wrb_from_mccq(adapter);
1551 1552 1553 1554
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1555
	hdr = nonemb_cmd->va;
S
Sathya Perla 已提交
1556

S
Somnath Kotur 已提交
1557
	be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
1558 1559
			       OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb,
			       nonemb_cmd);
1560

1561
	/* version 1 of the cmd is not supported only by BE2 */
1562 1563 1564
	if (BE2_chip(adapter))
		hdr->version = 0;
	if (BE3_chip(adapter) || lancer_chip(adapter))
1565
		hdr->version = 1;
1566 1567
	else
		hdr->version = 2;
1568

1569 1570 1571 1572
	status = be_mcc_notify(adapter);
	if (status)
		goto err;

A
Ajit Khaparde 已提交
1573
	adapter->stats_cmd_sent = true;
S
Sathya Perla 已提交
1574

1575
err:
1576
	spin_unlock_bh(&adapter->mcc_lock);
1577
	return status;
S
Sathya Perla 已提交
1578 1579
}

S
Selvin Xavier 已提交
1580 1581
/* Lancer Stats */
int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1582
			       struct be_dma_mem *nonemb_cmd)
S
Selvin Xavier 已提交
1583 1584 1585 1586 1587
{
	struct be_mcc_wrb *wrb;
	struct lancer_cmd_req_pport_stats *req;
	int status = 0;

1588 1589 1590 1591
	if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
			    CMD_SUBSYSTEM_ETH))
		return -EPERM;

S
Selvin Xavier 已提交
1592 1593 1594 1595 1596 1597 1598 1599 1600
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = nonemb_cmd->va;

S
Somnath Kotur 已提交
1601
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1602 1603
			       OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size,
			       wrb, nonemb_cmd);
S
Selvin Xavier 已提交
1604

1605
	req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
S
Selvin Xavier 已提交
1606 1607
	req->cmd_params.params.reset_stats = 0;

1608 1609 1610 1611
	status = be_mcc_notify(adapter);
	if (status)
		goto err;

S
Selvin Xavier 已提交
1612 1613 1614 1615 1616 1617 1618
	adapter->stats_cmd_sent = true;

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631
static int be_mac_to_link_speed(int mac_speed)
{
	switch (mac_speed) {
	case PHY_LINK_SPEED_ZERO:
		return 0;
	case PHY_LINK_SPEED_10MBPS:
		return 10;
	case PHY_LINK_SPEED_100MBPS:
		return 100;
	case PHY_LINK_SPEED_1GBPS:
		return 1000;
	case PHY_LINK_SPEED_10GBPS:
		return 10000;
1632 1633 1634 1635 1636 1637
	case PHY_LINK_SPEED_20GBPS:
		return 20000;
	case PHY_LINK_SPEED_25GBPS:
		return 25000;
	case PHY_LINK_SPEED_40GBPS:
		return 40000;
1638 1639 1640 1641 1642 1643 1644 1645 1646
	}
	return 0;
}

/* Uses synchronous mcc
 * Returns link_speed in Mbps
 */
int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
			     u8 *link_status, u32 dom)
S
Sathya Perla 已提交
1647
{
1648 1649
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_link_status *req;
S
Sathya Perla 已提交
1650 1651
	int status;

1652 1653
	spin_lock_bh(&adapter->mcc_lock);

1654 1655 1656
	if (link_status)
		*link_status = LINK_DOWN;

1657
	wrb = wrb_from_mccq(adapter);
1658 1659 1660 1661
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1662
	req = embedded_payload(wrb);
1663

1664
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1665 1666
			       OPCODE_COMMON_NTWK_LINK_STATUS_QUERY,
			       sizeof(*req), wrb, NULL);
1667

1668 1669
	/* version 1 of the cmd is not supported only by BE2 */
	if (!BE2_chip(adapter))
1670 1671
		req->hdr.version = 1;

1672
	req->hdr.domain = dom;
S
Sathya Perla 已提交
1673

1674
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1675 1676
	if (!status) {
		struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
1677

1678 1679 1680 1681 1682 1683 1684
		if (link_speed) {
			*link_speed = resp->link_speed ?
				      le16_to_cpu(resp->link_speed) * 10 :
				      be_mac_to_link_speed(resp->mac_speed);

			if (!resp->logical_link_status)
				*link_speed = 0;
1685
		}
1686 1687
		if (link_status)
			*link_status = resp->logical_link_status;
S
Sathya Perla 已提交
1688 1689
	}

1690
err:
1691
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1692 1693 1694
	return status;
}

1695 1696 1697 1698 1699
/* Uses synchronous mcc */
int be_cmd_get_die_temperature(struct be_adapter *adapter)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_cntl_addnl_attribs *req;
1700
	int status = 0;
1701 1702 1703 1704 1705 1706 1707 1708 1709 1710

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
1711
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1712 1713
			       OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES,
			       sizeof(*req), wrb, NULL);
1714

1715
	status = be_mcc_notify(adapter);
1716 1717 1718 1719 1720
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1721
/* Uses synchronous mcc */
1722
int be_cmd_get_fat_dump_len(struct be_adapter *adapter, u32 *dump_size)
1723
{
1724
	struct be_mcc_wrb wrb = {0};
1725 1726 1727
	struct be_cmd_req_get_fat *req;
	int status;

1728
	req = embedded_payload(&wrb);
1729

S
Somnath Kotur 已提交
1730
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1731 1732
			       OPCODE_COMMON_MANAGE_FAT, sizeof(*req),
			       &wrb, NULL);
1733
	req->fat_operation = cpu_to_le32(QUERY_FAT);
1734
	status = be_cmd_notify_wait(adapter, &wrb);
1735
	if (!status) {
1736
		struct be_cmd_resp_get_fat *resp = embedded_payload(&wrb);
1737

1738 1739
		if (dump_size && resp->log_size)
			*dump_size = le32_to_cpu(resp->log_size) -
1740
					sizeof(u32);
1741 1742 1743 1744
	}
	return status;
}

1745
int be_cmd_get_fat_dump(struct be_adapter *adapter, u32 buf_len, void *buf)
1746 1747 1748 1749
{
	struct be_dma_mem get_fat_cmd;
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fat *req;
1750 1751
	u32 offset = 0, total_size, buf_size,
				log_offset = sizeof(u32), payload_len;
1752
	int status;
1753 1754

	if (buf_len == 0)
1755
		return 0;
1756 1757 1758

	total_size = buf_len;

1759
	get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1760 1761 1762
	get_fat_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
					     get_fat_cmd.size,
					     &get_fat_cmd.dma, GFP_ATOMIC);
1763
	if (!get_fat_cmd.va)
1764
		return -ENOMEM;
1765

1766 1767 1768 1769 1770 1771
	spin_lock_bh(&adapter->mcc_lock);

	while (total_size) {
		buf_size = min(total_size, (u32)60*1024);
		total_size -= buf_size;

1772 1773 1774
		wrb = wrb_from_mccq(adapter);
		if (!wrb) {
			status = -EBUSY;
1775 1776 1777 1778
			goto err;
		}
		req = get_fat_cmd.va;

1779
		payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
S
Somnath Kotur 已提交
1780
		be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1781 1782
				       OPCODE_COMMON_MANAGE_FAT, payload_len,
				       wrb, &get_fat_cmd);
1783 1784 1785 1786 1787 1788 1789 1790 1791

		req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
		req->read_log_offset = cpu_to_le32(log_offset);
		req->read_log_length = cpu_to_le32(buf_size);
		req->data_buffer_size = cpu_to_le32(buf_size);

		status = be_mcc_notify_wait(adapter);
		if (!status) {
			struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
1792

1793
			memcpy(buf + offset,
1794 1795
			       resp->data_buffer,
			       le32_to_cpu(resp->read_log_length));
1796
		} else {
1797
			dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
1798 1799
			goto err;
		}
1800 1801 1802 1803
		offset += buf_size;
		log_offset += buf_size;
	}
err:
1804 1805
	dma_free_coherent(&adapter->pdev->dev, get_fat_cmd.size,
			  get_fat_cmd.va, get_fat_cmd.dma);
1806
	spin_unlock_bh(&adapter->mcc_lock);
1807
	return status;
1808 1809
}

1810
/* Uses synchronous mcc */
1811
int be_cmd_get_fw_ver(struct be_adapter *adapter)
S
Sathya Perla 已提交
1812
{
1813 1814
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fw_version *req;
S
Sathya Perla 已提交
1815 1816
	int status;

1817
	spin_lock_bh(&adapter->mcc_lock);
1818

1819 1820 1821 1822 1823
	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
S
Sathya Perla 已提交
1824

1825
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1826

S
Somnath Kotur 已提交
1827
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1828 1829
			       OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb,
			       NULL);
1830
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1831 1832
	if (!status) {
		struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
1833

1834 1835 1836 1837
		strlcpy(adapter->fw_ver, resp->firmware_version_string,
			sizeof(adapter->fw_ver));
		strlcpy(adapter->fw_on_flash, resp->fw_on_flash_version_string,
			sizeof(adapter->fw_on_flash));
S
Sathya Perla 已提交
1838
	}
1839 1840
err:
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1841 1842 1843
	return status;
}

1844 1845 1846
/* set the EQ delay interval of an EQ to specified value
 * Uses async mcc
 */
1847 1848
static int __be_cmd_modify_eqd(struct be_adapter *adapter,
			       struct be_set_eqd *set_eqd, int num)
S
Sathya Perla 已提交
1849
{
1850 1851
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_modify_eq_delay *req;
1852
	int status = 0, i;
S
Sathya Perla 已提交
1853

1854 1855 1856
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1857 1858 1859 1860
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1861
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1862

S
Somnath Kotur 已提交
1863
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1864 1865
			       OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb,
			       NULL);
S
Sathya Perla 已提交
1866

1867 1868 1869 1870 1871 1872 1873
	req->num_eq = cpu_to_le32(num);
	for (i = 0; i < num; i++) {
		req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
		req->set_eqd[i].phase = 0;
		req->set_eqd[i].delay_multiplier =
				cpu_to_le32(set_eqd[i].delay_multiplier);
	}
S
Sathya Perla 已提交
1874

1875
	status = be_mcc_notify(adapter);
1876
err:
1877
	spin_unlock_bh(&adapter->mcc_lock);
1878
	return status;
S
Sathya Perla 已提交
1879 1880
}

1881 1882 1883 1884 1885
int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
		      int num)
{
	int num_eqs, i = 0;

1886 1887 1888 1889 1890
	while (num) {
		num_eqs = min(num, 8);
		__be_cmd_modify_eqd(adapter, &set_eqd[i], num_eqs);
		i += num_eqs;
		num -= num_eqs;
1891 1892 1893 1894 1895
	}

	return 0;
}

1896
/* Uses sycnhronous mcc */
1897
int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
1898
		       u32 num, u32 domain)
S
Sathya Perla 已提交
1899
{
1900 1901
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_vlan_config *req;
S
Sathya Perla 已提交
1902 1903
	int status;

1904 1905 1906
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1907 1908 1909 1910
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1911
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1912

S
Somnath Kotur 已提交
1913
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1914 1915
			       OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req),
			       wrb, NULL);
1916
	req->hdr.domain = domain;
S
Sathya Perla 已提交
1917 1918

	req->interface_id = if_id;
1919
	req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
S
Sathya Perla 已提交
1920
	req->num_vlan = num;
1921 1922
	memcpy(req->normal_vlan, vtag_array,
	       req->num_vlan * sizeof(vtag_array[0]));
S
Sathya Perla 已提交
1923

1924
	status = be_mcc_notify_wait(adapter);
1925
err:
1926
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1927 1928 1929
	return status;
}

1930
static int __be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
S
Sathya Perla 已提交
1931
{
1932
	struct be_mcc_wrb *wrb;
1933 1934
	struct be_dma_mem *mem = &adapter->rx_filter;
	struct be_cmd_req_rx_filter *req = mem->va;
1935
	int status;
S
Sathya Perla 已提交
1936

1937
	spin_lock_bh(&adapter->mcc_lock);
1938

1939
	wrb = wrb_from_mccq(adapter);
1940 1941 1942 1943
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1944
	memset(req, 0, sizeof(*req));
S
Somnath Kotur 已提交
1945
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1946 1947
			       OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
			       wrb, mem);
S
Sathya Perla 已提交
1948

1949
	req->if_id = cpu_to_le32(adapter->if_handle);
1950 1951 1952 1953
	req->if_flags_mask = cpu_to_le32(flags);
	req->if_flags = (value == ON) ? req->if_flags_mask : 0;

	if (flags & BE_IF_FLAGS_MULTICAST) {
1954
		struct netdev_hw_addr *ha;
1955
		int i = 0;
1956

1957 1958 1959
		/* Reset mcast promisc mode if already set by setting mask
		 * and not setting flags field
		 */
1960 1961
		req->if_flags_mask |=
			cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
1962
				    be_if_cap_flags(adapter));
1963
		req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
1964 1965
		netdev_for_each_mc_addr(ha, adapter->netdev)
			memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
S
Sathya Perla 已提交
1966 1967
	}

1968
	status = be_mcc_notify_wait(adapter);
1969
err:
1970
	spin_unlock_bh(&adapter->mcc_lock);
1971
	return status;
S
Sathya Perla 已提交
1972 1973
}

1974 1975 1976 1977 1978 1979 1980 1981 1982 1983
int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
{
	struct device *dev = &adapter->pdev->dev;

	if ((flags & be_if_cap_flags(adapter)) != flags) {
		dev_warn(dev, "Cannot set rx filter flags 0x%x\n", flags);
		dev_warn(dev, "Interface is capable of 0x%x flags only\n",
			 be_if_cap_flags(adapter));
	}
	flags &= be_if_cap_flags(adapter);
1984 1985
	if (!flags)
		return -ENOTSUPP;
1986 1987 1988 1989

	return __be_cmd_rx_filter(adapter, flags, value);
}

1990
/* Uses synchrounous mcc */
1991
int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
S
Sathya Perla 已提交
1992
{
1993 1994
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_flow_control *req;
S
Sathya Perla 已提交
1995 1996
	int status;

1997 1998 1999 2000
	if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
			    CMD_SUBSYSTEM_COMMON))
		return -EPERM;

2001
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
2002

2003
	wrb = wrb_from_mccq(adapter);
2004 2005 2006 2007
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2008
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
2009

S
Somnath Kotur 已提交
2010
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2011 2012
			       OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req),
			       wrb, NULL);
S
Sathya Perla 已提交
2013

2014
	req->hdr.version = 1;
S
Sathya Perla 已提交
2015 2016 2017
	req->tx_flow_control = cpu_to_le16((u16)tx_fc);
	req->rx_flow_control = cpu_to_le16((u16)rx_fc);

2018
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
2019

2020
err:
2021
	spin_unlock_bh(&adapter->mcc_lock);
2022 2023 2024 2025

	if (base_status(status) == MCC_STATUS_FEATURE_NOT_SUPPORTED)
		return  -EOPNOTSUPP;

S
Sathya Perla 已提交
2026 2027 2028
	return status;
}

2029
/* Uses sycn mcc */
2030
int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
S
Sathya Perla 已提交
2031
{
2032 2033
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_flow_control *req;
S
Sathya Perla 已提交
2034 2035
	int status;

2036 2037 2038 2039
	if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
			    CMD_SUBSYSTEM_COMMON))
		return -EPERM;

2040
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
2041

2042
	wrb = wrb_from_mccq(adapter);
2043 2044 2045 2046
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2047
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
2048

S
Somnath Kotur 已提交
2049
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2050 2051
			       OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req),
			       wrb, NULL);
S
Sathya Perla 已提交
2052

2053
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
2054 2055 2056
	if (!status) {
		struct be_cmd_resp_get_flow_control *resp =
						embedded_payload(wrb);
2057

S
Sathya Perla 已提交
2058 2059 2060 2061
		*tx_fc = le16_to_cpu(resp->tx_flow_control);
		*rx_fc = le16_to_cpu(resp->rx_flow_control);
	}

2062
err:
2063
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
2064 2065 2066
	return status;
}

2067
/* Uses mbox */
2068
int be_cmd_query_fw_cfg(struct be_adapter *adapter)
S
Sathya Perla 已提交
2069
{
2070 2071
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_query_fw_cfg *req;
S
Sathya Perla 已提交
2072 2073
	int status;

2074 2075
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
S
Sathya Perla 已提交
2076

2077 2078
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
2079

S
Somnath Kotur 已提交
2080
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2081 2082
			       OPCODE_COMMON_QUERY_FIRMWARE_CONFIG,
			       sizeof(*req), wrb, NULL);
S
Sathya Perla 已提交
2083

2084
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
2085 2086
	if (!status) {
		struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
2087

2088 2089 2090 2091
		adapter->port_num = le32_to_cpu(resp->phys_port);
		adapter->function_mode = le32_to_cpu(resp->function_mode);
		adapter->function_caps = le32_to_cpu(resp->function_caps);
		adapter->asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
S
Sathya Perla 已提交
2092 2093 2094
		dev_info(&adapter->pdev->dev,
			 "FW config: function_mode=0x%x, function_caps=0x%x\n",
			 adapter->function_mode, adapter->function_caps);
S
Sathya Perla 已提交
2095 2096
	}

2097
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
2098 2099
	return status;
}
2100

2101
/* Uses mbox */
2102 2103
int be_cmd_reset_function(struct be_adapter *adapter)
{
2104 2105
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_hdr *req;
2106 2107
	int status;

2108
	if (lancer_chip(adapter)) {
2109 2110
		iowrite32(SLI_PORT_CONTROL_IP_MASK,
			  adapter->db + SLIPORT_CONTROL_OFFSET);
2111
		status = lancer_wait_ready(adapter);
2112
		if (status)
2113 2114 2115 2116 2117
			dev_err(&adapter->pdev->dev,
				"Adapter in non recoverable error\n");
		return status;
	}

2118 2119
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
2120

2121 2122
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
2123

S
Somnath Kotur 已提交
2124
	be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
2125 2126
			       OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb,
			       NULL);
2127

2128
	status = be_mbox_notify_wait(adapter);
2129

2130
	mutex_unlock(&adapter->mbox_lock);
2131 2132
	return status;
}
2133

2134
int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
2135
		      u32 rss_hash_opts, u16 table_size, const u8 *rss_hkey)
2136 2137 2138 2139 2140
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_rss_config *req;
	int status;

2141 2142 2143
	if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
		return 0;

2144
	spin_lock_bh(&adapter->mcc_lock);
2145

2146 2147 2148 2149 2150
	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2151 2152
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2153
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2154
			       OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
2155 2156

	req->if_id = cpu_to_le32(adapter->if_handle);
2157 2158
	req->enable_rss = cpu_to_le16(rss_hash_opts);
	req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
2159

2160
	if (!BEx_chip(adapter))
2161 2162
		req->hdr.version = 1;

2163
	memcpy(req->cpu_table, rsstable, table_size);
2164
	memcpy(req->hash, rss_hkey, RSS_HASH_KEY_LEN);
2165 2166
	be_dws_cpu_to_le(req->hash, sizeof(req->hash));

2167 2168 2169
	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
2170 2171 2172
	return status;
}

2173 2174
/* Uses sync mcc */
int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
2175
			    u8 bcn, u8 sts, u8 state)
2176 2177 2178 2179 2180 2181 2182 2183
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_enable_disable_beacon *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
2184 2185 2186 2187
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2188 2189
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2190
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2191 2192
			       OPCODE_COMMON_ENABLE_DISABLE_BEACON,
			       sizeof(*req), wrb, NULL);
2193 2194 2195 2196 2197 2198 2199 2200

	req->port_num = port_num;
	req->beacon_state = state;
	req->beacon_duration = bcn;
	req->status_duration = sts;

	status = be_mcc_notify_wait(adapter);

2201
err:
2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

/* Uses sync mcc */
int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_beacon_state *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
2216 2217 2218 2219
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2220 2221
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2222
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2223 2224
			       OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req),
			       wrb, NULL);
2225 2226 2227 2228 2229 2230 2231

	req->port_num = port_num;

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_beacon_state *resp =
						embedded_payload(wrb);
2232

2233 2234 2235
		*state = resp->beacon_state;
	}

2236
err:
2237 2238 2239 2240
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253
/* Uses sync mcc */
int be_cmd_read_port_transceiver_data(struct be_adapter *adapter,
				      u8 page_num, u8 *data)
{
	struct be_dma_mem cmd;
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_port_type *req;
	int status;

	if (page_num > TR_PAGE_A2)
		return -EINVAL;

	cmd.size = sizeof(struct be_cmd_resp_port_type);
2254 2255
	cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
				     GFP_ATOMIC);
2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283
	if (!cmd.va) {
		dev_err(&adapter->pdev->dev, "Memory allocation failed\n");
		return -ENOMEM;
	}

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = cmd.va;

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_READ_TRANSRECV_DATA,
			       cmd.size, wrb, &cmd);

	req->port = cpu_to_le32(adapter->hba_port_num);
	req->page_num = cpu_to_le32(page_num);
	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_port_type *resp = cmd.va;

		memcpy(data, resp->page_data, PAGE_DATA_LEN);
	}
err:
	spin_unlock_bh(&adapter->mcc_lock);
2284
	dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
2285 2286 2287
	return status;
}

2288 2289 2290 2291 2292
static int lancer_cmd_write_object(struct be_adapter *adapter,
				   struct be_dma_mem *cmd, u32 data_size,
				   u32 data_offset, const char *obj_name,
				   u32 *data_written, u8 *change_status,
				   u8 *addn_status)
2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310
{
	struct be_mcc_wrb *wrb;
	struct lancer_cmd_req_write_object *req;
	struct lancer_cmd_resp_write_object *resp;
	void *ctxt = NULL;
	int status;

	spin_lock_bh(&adapter->mcc_lock);
	adapter->flash_status = 0;

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err_unlock;
	}

	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2311
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2312 2313 2314
			       OPCODE_COMMON_WRITE_OBJECT,
			       sizeof(struct lancer_cmd_req_write_object), wrb,
			       NULL);
2315 2316 2317

	ctxt = &req->context;
	AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2318
		      write_length, ctxt, data_size);
2319 2320 2321

	if (data_size == 0)
		AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2322
			      eof, ctxt, 1);
2323 2324
	else
		AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2325
			      eof, ctxt, 0);
2326 2327 2328

	be_dws_cpu_to_le(ctxt, sizeof(req->context));
	req->write_offset = cpu_to_le32(data_offset);
2329
	strlcpy(req->object_name, obj_name, sizeof(req->object_name));
2330 2331 2332
	req->descriptor_count = cpu_to_le32(1);
	req->buf_len = cpu_to_le32(data_size);
	req->addr_low = cpu_to_le32((cmd->dma +
2333 2334
				     sizeof(struct lancer_cmd_req_write_object))
				    & 0xFFFFFFFF);
2335 2336 2337
	req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
				sizeof(struct lancer_cmd_req_write_object)));

2338 2339 2340 2341
	status = be_mcc_notify(adapter);
	if (status)
		goto err_unlock;

2342 2343
	spin_unlock_bh(&adapter->mcc_lock);

2344
	if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
2345
					 msecs_to_jiffies(60000)))
2346
		status = -ETIMEDOUT;
2347 2348 2349 2350
	else
		status = adapter->flash_status;

	resp = embedded_payload(wrb);
2351
	if (!status) {
2352
		*data_written = le32_to_cpu(resp->actual_write_len);
2353 2354
		*change_status = resp->change_status;
	} else {
2355
		*addn_status = resp->additional_status;
2356
	}
2357 2358 2359 2360 2361 2362 2363 2364

	return status;

err_unlock:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389
int be_cmd_query_cable_type(struct be_adapter *adapter)
{
	u8 page_data[PAGE_DATA_LEN];
	int status;

	status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
						   page_data);
	if (!status) {
		switch (adapter->phy.interface_type) {
		case PHY_TYPE_QSFP:
			adapter->phy.cable_type =
				page_data[QSFP_PLUS_CABLE_TYPE_OFFSET];
			break;
		case PHY_TYPE_SFP_PLUS_10GB:
			adapter->phy.cable_type =
				page_data[SFP_PLUS_CABLE_TYPE_OFFSET];
			break;
		default:
			adapter->phy.cable_type = 0;
			break;
		}
	}
	return status;
}

2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407
int be_cmd_query_sfp_info(struct be_adapter *adapter)
{
	u8 page_data[PAGE_DATA_LEN];
	int status;

	status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
						   page_data);
	if (!status) {
		strlcpy(adapter->phy.vendor_name, page_data +
			SFP_VENDOR_NAME_OFFSET, SFP_VENDOR_NAME_LEN - 1);
		strlcpy(adapter->phy.vendor_pn,
			page_data + SFP_VENDOR_PN_OFFSET,
			SFP_VENDOR_NAME_LEN - 1);
	}

	return status;
}

2408 2409
static int lancer_cmd_delete_object(struct be_adapter *adapter,
				    const char *obj_name)
2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428
{
	struct lancer_cmd_req_delete_object *req;
	struct be_mcc_wrb *wrb;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_DELETE_OBJECT,
			       sizeof(*req), wrb, NULL);

2429
	strlcpy(req->object_name, obj_name, sizeof(req->object_name));
2430 2431 2432 2433 2434 2435 2436

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

2437
int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
2438 2439
			   u32 data_size, u32 data_offset, const char *obj_name,
			   u32 *data_read, u32 *eof, u8 *addn_status)
2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456
{
	struct be_mcc_wrb *wrb;
	struct lancer_cmd_req_read_object *req;
	struct lancer_cmd_resp_read_object *resp;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err_unlock;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2457 2458 2459
			       OPCODE_COMMON_READ_OBJECT,
			       sizeof(struct lancer_cmd_req_read_object), wrb,
			       NULL);
2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483

	req->desired_read_len = cpu_to_le32(data_size);
	req->read_offset = cpu_to_le32(data_offset);
	strcpy(req->object_name, obj_name);
	req->descriptor_count = cpu_to_le32(1);
	req->buf_len = cpu_to_le32(data_size);
	req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
	req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));

	status = be_mcc_notify_wait(adapter);

	resp = embedded_payload(wrb);
	if (!status) {
		*data_read = le32_to_cpu(resp->actual_read_len);
		*eof = le32_to_cpu(resp->eof);
	} else {
		*addn_status = resp->additional_status;
	}

err_unlock:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

2484 2485 2486
static int be_cmd_write_flashrom(struct be_adapter *adapter,
				 struct be_dma_mem *cmd, u32 flash_type,
				 u32 flash_opcode, u32 img_offset, u32 buf_size)
2487
{
2488
	struct be_mcc_wrb *wrb;
2489
	struct be_cmd_write_flashrom *req;
2490 2491
	int status;

2492
	spin_lock_bh(&adapter->mcc_lock);
2493
	adapter->flash_status = 0;
2494 2495

	wrb = wrb_from_mccq(adapter);
2496 2497
	if (!wrb) {
		status = -EBUSY;
D
Dan Carpenter 已提交
2498
		goto err_unlock;
2499 2500
	}
	req = cmd->va;
2501

S
Somnath Kotur 已提交
2502
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2503 2504
			       OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb,
			       cmd);
2505 2506

	req->params.op_type = cpu_to_le32(flash_type);
2507 2508 2509
	if (flash_type == OPTYPE_OFFSET_SPECIFIED)
		req->params.offset = cpu_to_le32(img_offset);

2510 2511 2512
	req->params.op_code = cpu_to_le32(flash_opcode);
	req->params.data_buf_size = cpu_to_le32(buf_size);

2513 2514 2515 2516
	status = be_mcc_notify(adapter);
	if (status)
		goto err_unlock;

2517 2518
	spin_unlock_bh(&adapter->mcc_lock);

2519 2520
	if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
					 msecs_to_jiffies(40000)))
2521
		status = -ETIMEDOUT;
2522 2523
	else
		status = adapter->flash_status;
2524

D
Dan Carpenter 已提交
2525 2526 2527 2528
	return status;

err_unlock:
	spin_unlock_bh(&adapter->mcc_lock);
2529 2530
	return status;
}
2531

2532 2533
static int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
				u16 img_optype, u32 img_offset, u32 crc_offset)
2534
{
2535
	struct be_cmd_read_flash_crc *req;
2536
	struct be_mcc_wrb *wrb;
2537 2538 2539 2540 2541
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
2542 2543 2544 2545
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2546 2547
	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
2548
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2549 2550
			       OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
			       wrb, NULL);
2551

2552 2553 2554 2555 2556 2557
	req->params.op_type = cpu_to_le32(img_optype);
	if (img_optype == OPTYPE_OFFSET_SPECIFIED)
		req->params.offset = cpu_to_le32(img_offset + crc_offset);
	else
		req->params.offset = cpu_to_le32(crc_offset);

2558
	req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
2559
	req->params.data_buf_size = cpu_to_le32(0x4);
2560 2561 2562

	status = be_mcc_notify_wait(adapter);
	if (!status)
2563
		memcpy(flashed_crc, req->crc, 4);
2564

2565
err:
2566 2567 2568
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2569

2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955
static char flash_cookie[2][16] = {"*** SE FLAS", "H DIRECTORY *** "};

static bool phy_flashing_required(struct be_adapter *adapter)
{
	return (adapter->phy.phy_type == PHY_TYPE_TN_8022 &&
		adapter->phy.interface_type == PHY_TYPE_BASET_10GB);
}

static bool is_comp_in_ufi(struct be_adapter *adapter,
			   struct flash_section_info *fsec, int type)
{
	int i = 0, img_type = 0;
	struct flash_section_info_g2 *fsec_g2 = NULL;

	if (BE2_chip(adapter))
		fsec_g2 = (struct flash_section_info_g2 *)fsec;

	for (i = 0; i < MAX_FLASH_COMP; i++) {
		if (fsec_g2)
			img_type = le32_to_cpu(fsec_g2->fsec_entry[i].type);
		else
			img_type = le32_to_cpu(fsec->fsec_entry[i].type);

		if (img_type == type)
			return true;
	}
	return false;
}

static struct flash_section_info *get_fsec_info(struct be_adapter *adapter,
						int header_size,
						const struct firmware *fw)
{
	struct flash_section_info *fsec = NULL;
	const u8 *p = fw->data;

	p += header_size;
	while (p < (fw->data + fw->size)) {
		fsec = (struct flash_section_info *)p;
		if (!memcmp(flash_cookie, fsec->cookie, sizeof(flash_cookie)))
			return fsec;
		p += 32;
	}
	return NULL;
}

static int be_check_flash_crc(struct be_adapter *adapter, const u8 *p,
			      u32 img_offset, u32 img_size, int hdr_size,
			      u16 img_optype, bool *crc_match)
{
	u32 crc_offset;
	int status;
	u8 crc[4];

	status = be_cmd_get_flash_crc(adapter, crc, img_optype, img_offset,
				      img_size - 4);
	if (status)
		return status;

	crc_offset = hdr_size + img_offset + img_size - 4;

	/* Skip flashing, if crc of flashed region matches */
	if (!memcmp(crc, p + crc_offset, 4))
		*crc_match = true;
	else
		*crc_match = false;

	return status;
}

static int be_flash(struct be_adapter *adapter, const u8 *img,
		    struct be_dma_mem *flash_cmd, int optype, int img_size,
		    u32 img_offset)
{
	u32 flash_op, num_bytes, total_bytes = img_size, bytes_sent = 0;
	struct be_cmd_write_flashrom *req = flash_cmd->va;
	int status;

	while (total_bytes) {
		num_bytes = min_t(u32, 32 * 1024, total_bytes);

		total_bytes -= num_bytes;

		if (!total_bytes) {
			if (optype == OPTYPE_PHY_FW)
				flash_op = FLASHROM_OPER_PHY_FLASH;
			else
				flash_op = FLASHROM_OPER_FLASH;
		} else {
			if (optype == OPTYPE_PHY_FW)
				flash_op = FLASHROM_OPER_PHY_SAVE;
			else
				flash_op = FLASHROM_OPER_SAVE;
		}

		memcpy(req->data_buf, img, num_bytes);
		img += num_bytes;
		status = be_cmd_write_flashrom(adapter, flash_cmd, optype,
					       flash_op, img_offset +
					       bytes_sent, num_bytes);
		if (base_status(status) == MCC_STATUS_ILLEGAL_REQUEST &&
		    optype == OPTYPE_PHY_FW)
			break;
		else if (status)
			return status;

		bytes_sent += num_bytes;
	}
	return 0;
}

/* For BE2, BE3 and BE3-R */
static int be_flash_BEx(struct be_adapter *adapter,
			const struct firmware *fw,
			struct be_dma_mem *flash_cmd, int num_of_images)
{
	int img_hdrs_size = (num_of_images * sizeof(struct image_hdr));
	struct device *dev = &adapter->pdev->dev;
	struct flash_section_info *fsec = NULL;
	int status, i, filehdr_size, num_comp;
	const struct flash_comp *pflashcomp;
	bool crc_match;
	const u8 *p;

	struct flash_comp gen3_flash_types[] = {
		{ BE3_ISCSI_PRIMARY_IMAGE_START, OPTYPE_ISCSI_ACTIVE,
			BE3_COMP_MAX_SIZE, IMAGE_FIRMWARE_ISCSI},
		{ BE3_REDBOOT_START, OPTYPE_REDBOOT,
			BE3_REDBOOT_COMP_MAX_SIZE, IMAGE_BOOT_CODE},
		{ BE3_ISCSI_BIOS_START, OPTYPE_BIOS,
			BE3_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_ISCSI},
		{ BE3_PXE_BIOS_START, OPTYPE_PXE_BIOS,
			BE3_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_PXE},
		{ BE3_FCOE_BIOS_START, OPTYPE_FCOE_BIOS,
			BE3_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_FCOE},
		{ BE3_ISCSI_BACKUP_IMAGE_START, OPTYPE_ISCSI_BACKUP,
			BE3_COMP_MAX_SIZE, IMAGE_FIRMWARE_BACKUP_ISCSI},
		{ BE3_FCOE_PRIMARY_IMAGE_START, OPTYPE_FCOE_FW_ACTIVE,
			BE3_COMP_MAX_SIZE, IMAGE_FIRMWARE_FCOE},
		{ BE3_FCOE_BACKUP_IMAGE_START, OPTYPE_FCOE_FW_BACKUP,
			BE3_COMP_MAX_SIZE, IMAGE_FIRMWARE_BACKUP_FCOE},
		{ BE3_NCSI_START, OPTYPE_NCSI_FW,
			BE3_NCSI_COMP_MAX_SIZE, IMAGE_NCSI},
		{ BE3_PHY_FW_START, OPTYPE_PHY_FW,
			BE3_PHY_FW_COMP_MAX_SIZE, IMAGE_FIRMWARE_PHY}
	};

	struct flash_comp gen2_flash_types[] = {
		{ BE2_ISCSI_PRIMARY_IMAGE_START, OPTYPE_ISCSI_ACTIVE,
			BE2_COMP_MAX_SIZE, IMAGE_FIRMWARE_ISCSI},
		{ BE2_REDBOOT_START, OPTYPE_REDBOOT,
			BE2_REDBOOT_COMP_MAX_SIZE, IMAGE_BOOT_CODE},
		{ BE2_ISCSI_BIOS_START, OPTYPE_BIOS,
			BE2_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_ISCSI},
		{ BE2_PXE_BIOS_START, OPTYPE_PXE_BIOS,
			BE2_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_PXE},
		{ BE2_FCOE_BIOS_START, OPTYPE_FCOE_BIOS,
			BE2_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_FCOE},
		{ BE2_ISCSI_BACKUP_IMAGE_START, OPTYPE_ISCSI_BACKUP,
			BE2_COMP_MAX_SIZE, IMAGE_FIRMWARE_BACKUP_ISCSI},
		{ BE2_FCOE_PRIMARY_IMAGE_START, OPTYPE_FCOE_FW_ACTIVE,
			BE2_COMP_MAX_SIZE, IMAGE_FIRMWARE_FCOE},
		{ BE2_FCOE_BACKUP_IMAGE_START, OPTYPE_FCOE_FW_BACKUP,
			 BE2_COMP_MAX_SIZE, IMAGE_FIRMWARE_BACKUP_FCOE}
	};

	if (BE3_chip(adapter)) {
		pflashcomp = gen3_flash_types;
		filehdr_size = sizeof(struct flash_file_hdr_g3);
		num_comp = ARRAY_SIZE(gen3_flash_types);
	} else {
		pflashcomp = gen2_flash_types;
		filehdr_size = sizeof(struct flash_file_hdr_g2);
		num_comp = ARRAY_SIZE(gen2_flash_types);
		img_hdrs_size = 0;
	}

	/* Get flash section info*/
	fsec = get_fsec_info(adapter, filehdr_size + img_hdrs_size, fw);
	if (!fsec) {
		dev_err(dev, "Invalid Cookie. FW image may be corrupted\n");
		return -1;
	}
	for (i = 0; i < num_comp; i++) {
		if (!is_comp_in_ufi(adapter, fsec, pflashcomp[i].img_type))
			continue;

		if ((pflashcomp[i].optype == OPTYPE_NCSI_FW) &&
		    memcmp(adapter->fw_ver, "3.102.148.0", 11) < 0)
			continue;

		if (pflashcomp[i].optype == OPTYPE_PHY_FW  &&
		    !phy_flashing_required(adapter))
			continue;

		if (pflashcomp[i].optype == OPTYPE_REDBOOT) {
			status = be_check_flash_crc(adapter, fw->data,
						    pflashcomp[i].offset,
						    pflashcomp[i].size,
						    filehdr_size +
						    img_hdrs_size,
						    OPTYPE_REDBOOT, &crc_match);
			if (status) {
				dev_err(dev,
					"Could not get CRC for 0x%x region\n",
					pflashcomp[i].optype);
				continue;
			}

			if (crc_match)
				continue;
		}

		p = fw->data + filehdr_size + pflashcomp[i].offset +
			img_hdrs_size;
		if (p + pflashcomp[i].size > fw->data + fw->size)
			return -1;

		status = be_flash(adapter, p, flash_cmd, pflashcomp[i].optype,
				  pflashcomp[i].size, 0);
		if (status) {
			dev_err(dev, "Flashing section type 0x%x failed\n",
				pflashcomp[i].img_type);
			return status;
		}
	}
	return 0;
}

static u16 be_get_img_optype(struct flash_section_entry fsec_entry)
{
	u32 img_type = le32_to_cpu(fsec_entry.type);
	u16 img_optype = le16_to_cpu(fsec_entry.optype);

	if (img_optype != 0xFFFF)
		return img_optype;

	switch (img_type) {
	case IMAGE_FIRMWARE_ISCSI:
		img_optype = OPTYPE_ISCSI_ACTIVE;
		break;
	case IMAGE_BOOT_CODE:
		img_optype = OPTYPE_REDBOOT;
		break;
	case IMAGE_OPTION_ROM_ISCSI:
		img_optype = OPTYPE_BIOS;
		break;
	case IMAGE_OPTION_ROM_PXE:
		img_optype = OPTYPE_PXE_BIOS;
		break;
	case IMAGE_OPTION_ROM_FCOE:
		img_optype = OPTYPE_FCOE_BIOS;
		break;
	case IMAGE_FIRMWARE_BACKUP_ISCSI:
		img_optype = OPTYPE_ISCSI_BACKUP;
		break;
	case IMAGE_NCSI:
		img_optype = OPTYPE_NCSI_FW;
		break;
	case IMAGE_FLASHISM_JUMPVECTOR:
		img_optype = OPTYPE_FLASHISM_JUMPVECTOR;
		break;
	case IMAGE_FIRMWARE_PHY:
		img_optype = OPTYPE_SH_PHY_FW;
		break;
	case IMAGE_REDBOOT_DIR:
		img_optype = OPTYPE_REDBOOT_DIR;
		break;
	case IMAGE_REDBOOT_CONFIG:
		img_optype = OPTYPE_REDBOOT_CONFIG;
		break;
	case IMAGE_UFI_DIR:
		img_optype = OPTYPE_UFI_DIR;
		break;
	default:
		break;
	}

	return img_optype;
}

static int be_flash_skyhawk(struct be_adapter *adapter,
			    const struct firmware *fw,
			    struct be_dma_mem *flash_cmd, int num_of_images)
{
	int img_hdrs_size = num_of_images * sizeof(struct image_hdr);
	bool crc_match, old_fw_img, flash_offset_support = true;
	struct device *dev = &adapter->pdev->dev;
	struct flash_section_info *fsec = NULL;
	u32 img_offset, img_size, img_type;
	u16 img_optype, flash_optype;
	int status, i, filehdr_size;
	const u8 *p;

	filehdr_size = sizeof(struct flash_file_hdr_g3);
	fsec = get_fsec_info(adapter, filehdr_size + img_hdrs_size, fw);
	if (!fsec) {
		dev_err(dev, "Invalid Cookie. FW image may be corrupted\n");
		return -EINVAL;
	}

retry_flash:
	for (i = 0; i < le32_to_cpu(fsec->fsec_hdr.num_images); i++) {
		img_offset = le32_to_cpu(fsec->fsec_entry[i].offset);
		img_size   = le32_to_cpu(fsec->fsec_entry[i].pad_size);
		img_type   = le32_to_cpu(fsec->fsec_entry[i].type);
		img_optype = be_get_img_optype(fsec->fsec_entry[i]);
		old_fw_img = fsec->fsec_entry[i].optype == 0xFFFF;

		if (img_optype == 0xFFFF)
			continue;

		if (flash_offset_support)
			flash_optype = OPTYPE_OFFSET_SPECIFIED;
		else
			flash_optype = img_optype;

		/* Don't bother verifying CRC if an old FW image is being
		 * flashed
		 */
		if (old_fw_img)
			goto flash;

		status = be_check_flash_crc(adapter, fw->data, img_offset,
					    img_size, filehdr_size +
					    img_hdrs_size, flash_optype,
					    &crc_match);
		if (base_status(status) == MCC_STATUS_ILLEGAL_REQUEST ||
		    base_status(status) == MCC_STATUS_ILLEGAL_FIELD) {
			/* The current FW image on the card does not support
			 * OFFSET based flashing. Retry using older mechanism
			 * of OPTYPE based flashing
			 */
			if (flash_optype == OPTYPE_OFFSET_SPECIFIED) {
				flash_offset_support = false;
				goto retry_flash;
			}

			/* The current FW image on the card does not recognize
			 * the new FLASH op_type. The FW download is partially
			 * complete. Reboot the server now to enable FW image
			 * to recognize the new FLASH op_type. To complete the
			 * remaining process, download the same FW again after
			 * the reboot.
			 */
			dev_err(dev, "Flash incomplete. Reset the server\n");
			dev_err(dev, "Download FW image again after reset\n");
			return -EAGAIN;
		} else if (status) {
			dev_err(dev, "Could not get CRC for 0x%x region\n",
				img_optype);
			return -EFAULT;
		}

		if (crc_match)
			continue;

flash:
		p = fw->data + filehdr_size + img_offset + img_hdrs_size;
		if (p + img_size > fw->data + fw->size)
			return -1;

		status = be_flash(adapter, p, flash_cmd, flash_optype, img_size,
				  img_offset);

		/* The current FW image on the card does not support OFFSET
		 * based flashing. Retry using older mechanism of OPTYPE based
		 * flashing
		 */
		if (base_status(status) == MCC_STATUS_ILLEGAL_FIELD &&
		    flash_optype == OPTYPE_OFFSET_SPECIFIED) {
			flash_offset_support = false;
			goto retry_flash;
		}

		/* For old FW images ignore ILLEGAL_FIELD error or errors on
		 * UFI_DIR region
		 */
		if (old_fw_img &&
		    (base_status(status) == MCC_STATUS_ILLEGAL_FIELD ||
		     (img_optype == OPTYPE_UFI_DIR &&
		      base_status(status) == MCC_STATUS_FAILED))) {
			continue;
		} else if (status) {
			dev_err(dev, "Flashing section type 0x%x failed\n",
				img_type);
2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968

			switch (addl_status(status)) {
			case MCC_ADDL_STATUS_MISSING_SIGNATURE:
				dev_err(dev,
					"Digital signature missing in FW\n");
				return -EINVAL;
			case MCC_ADDL_STATUS_INVALID_SIGNATURE:
				dev_err(dev,
					"Invalid digital signature in FW\n");
				return -EINVAL;
			default:
				return -EFAULT;
			}
2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142
		}
	}
	return 0;
}

int lancer_fw_download(struct be_adapter *adapter,
		       const struct firmware *fw)
{
	struct device *dev = &adapter->pdev->dev;
	struct be_dma_mem flash_cmd;
	const u8 *data_ptr = NULL;
	u8 *dest_image_ptr = NULL;
	size_t image_size = 0;
	u32 chunk_size = 0;
	u32 data_written = 0;
	u32 offset = 0;
	int status = 0;
	u8 add_status = 0;
	u8 change_status;

	if (!IS_ALIGNED(fw->size, sizeof(u32))) {
		dev_err(dev, "FW image size should be multiple of 4\n");
		return -EINVAL;
	}

	flash_cmd.size = sizeof(struct lancer_cmd_req_write_object)
				+ LANCER_FW_DOWNLOAD_CHUNK;
	flash_cmd.va = dma_zalloc_coherent(dev, flash_cmd.size,
					   &flash_cmd.dma, GFP_KERNEL);
	if (!flash_cmd.va)
		return -ENOMEM;

	dest_image_ptr = flash_cmd.va +
				sizeof(struct lancer_cmd_req_write_object);
	image_size = fw->size;
	data_ptr = fw->data;

	while (image_size) {
		chunk_size = min_t(u32, image_size, LANCER_FW_DOWNLOAD_CHUNK);

		/* Copy the image chunk content. */
		memcpy(dest_image_ptr, data_ptr, chunk_size);

		status = lancer_cmd_write_object(adapter, &flash_cmd,
						 chunk_size, offset,
						 LANCER_FW_DOWNLOAD_LOCATION,
						 &data_written, &change_status,
						 &add_status);
		if (status)
			break;

		offset += data_written;
		data_ptr += data_written;
		image_size -= data_written;
	}

	if (!status) {
		/* Commit the FW written */
		status = lancer_cmd_write_object(adapter, &flash_cmd,
						 0, offset,
						 LANCER_FW_DOWNLOAD_LOCATION,
						 &data_written, &change_status,
						 &add_status);
	}

	dma_free_coherent(dev, flash_cmd.size, flash_cmd.va, flash_cmd.dma);
	if (status) {
		dev_err(dev, "Firmware load error\n");
		return be_cmd_status(status);
	}

	dev_info(dev, "Firmware flashed successfully\n");

	if (change_status == LANCER_FW_RESET_NEEDED) {
		dev_info(dev, "Resetting adapter to activate new FW\n");
		status = lancer_physdev_ctrl(adapter,
					     PHYSDEV_CONTROL_FW_RESET_MASK);
		if (status) {
			dev_err(dev, "Adapter busy, could not reset FW\n");
			dev_err(dev, "Reboot server to activate new FW\n");
		}
	} else if (change_status != LANCER_NO_RESET_NEEDED) {
		dev_info(dev, "Reboot server to activate new FW\n");
	}

	return 0;
}

/* Check if the flash image file is compatible with the adapter that
 * is being flashed.
 */
static bool be_check_ufi_compatibility(struct be_adapter *adapter,
				       struct flash_file_hdr_g3 *fhdr)
{
	if (!fhdr) {
		dev_err(&adapter->pdev->dev, "Invalid FW UFI file");
		return false;
	}

	/* First letter of the build version is used to identify
	 * which chip this image file is meant for.
	 */
	switch (fhdr->build[0]) {
	case BLD_STR_UFI_TYPE_SH:
		if (!skyhawk_chip(adapter))
			return false;
		break;
	case BLD_STR_UFI_TYPE_BE3:
		if (!BE3_chip(adapter))
			return false;
		break;
	case BLD_STR_UFI_TYPE_BE2:
		if (!BE2_chip(adapter))
			return false;
		break;
	default:
		return false;
	}

	/* In BE3 FW images the "asic_type_rev" field doesn't track the
	 * asic_rev of the chips it is compatible with.
	 * When asic_type_rev is 0 the image is compatible only with
	 * pre-BE3-R chips (asic_rev < 0x10)
	 */
	if (BEx_chip(adapter) && fhdr->asic_type_rev == 0)
		return adapter->asic_rev < 0x10;
	else
		return (fhdr->asic_type_rev >= adapter->asic_rev);
}

int be_fw_download(struct be_adapter *adapter, const struct firmware *fw)
{
	struct device *dev = &adapter->pdev->dev;
	struct flash_file_hdr_g3 *fhdr3;
	struct image_hdr *img_hdr_ptr;
	int status = 0, i, num_imgs;
	struct be_dma_mem flash_cmd;

	fhdr3 = (struct flash_file_hdr_g3 *)fw->data;
	if (!be_check_ufi_compatibility(adapter, fhdr3)) {
		dev_err(dev, "Flash image is not compatible with adapter\n");
		return -EINVAL;
	}

	flash_cmd.size = sizeof(struct be_cmd_write_flashrom);
	flash_cmd.va = dma_zalloc_coherent(dev, flash_cmd.size, &flash_cmd.dma,
					   GFP_KERNEL);
	if (!flash_cmd.va)
		return -ENOMEM;

	num_imgs = le32_to_cpu(fhdr3->num_imgs);
	for (i = 0; i < num_imgs; i++) {
		img_hdr_ptr = (struct image_hdr *)(fw->data +
				(sizeof(struct flash_file_hdr_g3) +
				 i * sizeof(struct image_hdr)));
		if (!BE2_chip(adapter) &&
		    le32_to_cpu(img_hdr_ptr->imageid) != 1)
			continue;

		if (skyhawk_chip(adapter))
			status = be_flash_skyhawk(adapter, fw, &flash_cmd,
						  num_imgs);
		else
			status = be_flash_BEx(adapter, fw, &flash_cmd,
					      num_imgs);
	}

	dma_free_coherent(dev, flash_cmd.size, flash_cmd.va, flash_cmd.dma);
	if (!status)
		dev_info(dev, "Firmware flashed successfully\n");

	return status;
}

3143
int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
3144
			    struct be_dma_mem *nonemb_cmd)
3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_acpi_wol_magic_config *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = nonemb_cmd->va;

S
Somnath Kotur 已提交
3159
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
3160 3161
			       OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req),
			       wrb, nonemb_cmd);
3162 3163 3164 3165 3166 3167 3168 3169
	memcpy(req->magic_mac, mac, ETH_ALEN);

	status = be_mcc_notify_wait(adapter);

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
3170

3171 3172 3173 3174 3175 3176 3177
int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
			u8 loopback_type, u8 enable)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_lmode *req;
	int status;

3178 3179 3180 3181
	if (!be_cmd_allowed(adapter, OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
			    CMD_SUBSYSTEM_LOWLEVEL))
		return -EPERM;

3182 3183 3184 3185 3186
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
3187
		goto err_unlock;
3188 3189 3190 3191
	}

	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
3192
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
3193 3194
			       OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req),
			       wrb, NULL);
3195 3196 3197 3198 3199 3200

	req->src_port = port_num;
	req->dest_port = port_num;
	req->loopback_type = loopback_type;
	req->loopback_state = enable;

3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213
	status = be_mcc_notify(adapter);
	if (status)
		goto err_unlock;

	spin_unlock_bh(&adapter->mcc_lock);

	if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
					 msecs_to_jiffies(SET_LB_MODE_TIMEOUT)))
		status = -ETIMEDOUT;

	return status;

err_unlock:
3214 3215 3216 3217
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

3218
int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
3219 3220
			 u32 loopback_type, u32 pkt_size, u32 num_pkts,
			 u64 pattern)
3221 3222 3223
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_loopback_test *req;
3224
	struct be_cmd_resp_loopback_test *resp;
3225 3226
	int status;

3227 3228 3229 3230
	if (!be_cmd_allowed(adapter, OPCODE_LOWLEVEL_LOOPBACK_TEST,
			    CMD_SUBSYSTEM_LOWLEVEL))
		return -EPERM;

3231 3232 3233 3234 3235 3236 3237 3238 3239 3240
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
3241
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
3242 3243
			       OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb,
			       NULL);
3244

3245
	req->hdr.timeout = cpu_to_le32(15);
3246 3247 3248 3249 3250 3251 3252
	req->pattern = cpu_to_le64(pattern);
	req->src_port = cpu_to_le32(port_num);
	req->dest_port = cpu_to_le32(port_num);
	req->pkt_size = cpu_to_le32(pkt_size);
	req->num_pkts = cpu_to_le32(num_pkts);
	req->loopback_type = cpu_to_le32(loopback_type);

3253 3254 3255
	status = be_mcc_notify(adapter);
	if (status)
		goto err;
3256 3257

	spin_unlock_bh(&adapter->mcc_lock);
3258

3259 3260 3261 3262 3263
	wait_for_completion(&adapter->et_cmd_compl);
	resp = embedded_payload(wrb);
	status = le32_to_cpu(resp->status);

	return status;
3264 3265 3266 3267 3268 3269
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
3270
			u32 byte_cnt, struct be_dma_mem *cmd)
3271 3272 3273 3274 3275 3276
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_ddrdma_test *req;
	int status;
	int i, j = 0;

3277 3278 3279 3280
	if (!be_cmd_allowed(adapter, OPCODE_LOWLEVEL_HOST_DDR_DMA,
			    CMD_SUBSYSTEM_LOWLEVEL))
		return -EPERM;

3281 3282 3283 3284 3285 3286 3287 3288
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = cmd->va;
S
Somnath Kotur 已提交
3289
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
3290 3291
			       OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb,
			       cmd);
3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305

	req->pattern = cpu_to_le64(pattern);
	req->byte_count = cpu_to_le32(byte_cnt);
	for (i = 0; i < byte_cnt; i++) {
		req->snd_buff[i] = (u8)(pattern >> (j*8));
		j++;
		if (j > 7)
			j = 0;
	}

	status = be_mcc_notify_wait(adapter);

	if (!status) {
		struct be_cmd_resp_ddrdma_test *resp;
3306

3307 3308
		resp = cmd->va;
		if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
K
Kalesh AP 已提交
3309
		    resp->snd_err) {
3310 3311 3312 3313 3314 3315 3316 3317
			status = -1;
		}
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
3318

3319
int be_cmd_get_seeprom_data(struct be_adapter *adapter,
3320
			    struct be_dma_mem *nonemb_cmd)
3321 3322 3323 3324 3325 3326 3327 3328
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_seeprom_read *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
3329 3330 3331 3332
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
3333 3334
	req = nonemb_cmd->va;

S
Somnath Kotur 已提交
3335
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3336 3337
			       OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
			       nonemb_cmd);
3338 3339 3340

	status = be_mcc_notify_wait(adapter);

3341
err:
3342 3343 3344
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
3345

A
Ajit Khaparde 已提交
3346
int be_cmd_get_phy_info(struct be_adapter *adapter)
3347 3348 3349
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_phy_info *req;
3350
	struct be_dma_mem cmd;
3351 3352
	int status;

3353 3354 3355 3356
	if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
			    CMD_SUBSYSTEM_COMMON))
		return -EPERM;

3357 3358 3359 3360 3361 3362 3363
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
3364
	cmd.size = sizeof(struct be_cmd_req_get_phy_info);
3365 3366
	cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
				     GFP_ATOMIC);
3367 3368 3369 3370 3371
	if (!cmd.va) {
		dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
		status = -ENOMEM;
		goto err;
	}
3372

3373
	req = cmd.va;
3374

S
Somnath Kotur 已提交
3375
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3376 3377
			       OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
			       wrb, &cmd);
3378 3379

	status = be_mcc_notify_wait(adapter);
3380 3381 3382
	if (!status) {
		struct be_phy_info *resp_phy_info =
				cmd.va + sizeof(struct be_cmd_req_hdr);
3383

A
Ajit Khaparde 已提交
3384 3385
		adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
		adapter->phy.interface_type =
3386
			le16_to_cpu(resp_phy_info->interface_type);
A
Ajit Khaparde 已提交
3387 3388 3389 3390 3391 3392
		adapter->phy.auto_speeds_supported =
			le16_to_cpu(resp_phy_info->auto_speeds_supported);
		adapter->phy.fixed_speeds_supported =
			le16_to_cpu(resp_phy_info->fixed_speeds_supported);
		adapter->phy.misc_params =
			le32_to_cpu(resp_phy_info->misc_params);
3393 3394 3395 3396 3397 3398

		if (BE2_chip(adapter)) {
			adapter->phy.fixed_speeds_supported =
				BE_SUPPORTED_SPEED_10GBPS |
				BE_SUPPORTED_SPEED_1GBPS;
		}
3399
	}
3400
	dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
3401 3402 3403 3404
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
3405

L
Lad, Prabhakar 已提交
3406
static int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_qos *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
3422
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3423
			       OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
3424 3425

	req->hdr.domain = domain;
3426 3427
	req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
	req->max_bps_nic = cpu_to_le32(bps);
3428 3429 3430 3431 3432 3433 3434

	status = be_mcc_notify_wait(adapter);

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
3435 3436 3437 3438 3439 3440

int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_cntl_attribs *req;
	struct be_cmd_resp_cntl_attribs *resp;
3441
	int status, i;
3442 3443 3444
	int payload_len = max(sizeof(*req), sizeof(*resp));
	struct mgmt_controller_attrib *attribs;
	struct be_dma_mem attribs_cmd;
3445
	u32 *serial_num;
3446

S
Suresh Reddy 已提交
3447 3448 3449
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

3450 3451
	memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
	attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
3452 3453 3454
	attribs_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
					     attribs_cmd.size,
					     &attribs_cmd.dma, GFP_ATOMIC);
3455
	if (!attribs_cmd.va) {
3456
		dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
S
Suresh Reddy 已提交
3457 3458
		status = -ENOMEM;
		goto err;
3459 3460 3461 3462 3463 3464 3465 3466 3467
	}

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = attribs_cmd.va;

S
Somnath Kotur 已提交
3468
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3469 3470
			       OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len,
			       wrb, &attribs_cmd);
3471 3472 3473

	status = be_mbox_notify_wait(adapter);
	if (!status) {
3474
		attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
3475
		adapter->hba_port_num = attribs->hba_attribs.phy_port;
3476 3477 3478 3479
		serial_num = attribs->hba_attribs.controller_serial_number;
		for (i = 0; i < CNTL_SERIAL_NUM_WORDS; i++)
			adapter->serial_num[i] = le32_to_cpu(serial_num[i]) &
				(BIT_MASK(16) - 1);
3480 3481 3482 3483
	}

err:
	mutex_unlock(&adapter->mbox_lock);
S
Suresh Reddy 已提交
3484
	if (attribs_cmd.va)
3485 3486
		dma_free_coherent(&adapter->pdev->dev, attribs_cmd.size,
				  attribs_cmd.va, attribs_cmd.dma);
3487 3488
	return status;
}
3489 3490

/* Uses mbox */
3491
int be_cmd_req_native_mode(struct be_adapter *adapter)
3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_func_cap *req;
	int status;

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

S
Somnath Kotur 已提交
3508
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3509 3510
			       OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP,
			       sizeof(*req), wrb, NULL);
3511 3512 3513 3514 3515 3516 3517 3518

	req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
				CAPABILITY_BE3_NATIVE_ERX_API);
	req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);

	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
3519

3520 3521
		adapter->be3_native = le32_to_cpu(resp->cap_flags) &
					CAPABILITY_BE3_NATIVE_ERX_API;
S
Sathya Perla 已提交
3522 3523 3524
		if (!adapter->be3_native)
			dev_warn(&adapter->pdev->dev,
				 "adapter not in advanced mode\n");
3525 3526 3527 3528 3529
	}
err:
	mutex_unlock(&adapter->mbox_lock);
	return status;
}
3530

3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558
/* Get privilege(s) for a function */
int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
			     u32 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fn_privileges *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
			       wrb, NULL);

	req->hdr.domain = domain;

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_fn_privileges *resp =
						embedded_payload(wrb);
3559

3560
		*privilege = le32_to_cpu(resp->privilege_mask);
3561 3562 3563 3564 3565 3566 3567

		/* In UMC mode FW does not return right privileges.
		 * Override with correct privilege equivalent to PF.
		 */
		if (BEx_chip(adapter) && be_is_mc(adapter) &&
		    be_physfn(adapter))
			*privilege = MAX_PRIVILEGES;
3568 3569 3570 3571 3572 3573 3574
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606
/* Set privilege(s) for a function */
int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
			     u32 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_fn_privileges *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
			       wrb, NULL);
	req->hdr.domain = domain;
	if (lancer_chip(adapter))
		req->privileges_lancer = cpu_to_le32(privileges);
	else
		req->privileges = cpu_to_le32(privileges);

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

3607 3608 3609 3610
/* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
 * pmac_id_valid: false => pmac_id or MAC address is requested.
 *		  If pmac_id is returned, pmac_id_valid is returned as true
 */
3611
int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
3612 3613
			     bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
			     u8 domain)
3614 3615 3616 3617 3618
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_mac_list *req;
	int status;
	int mac_count;
3619 3620 3621 3622 3623
	struct be_dma_mem get_mac_list_cmd;
	int i;

	memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
	get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
3624 3625 3626 3627
	get_mac_list_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
						  get_mac_list_cmd.size,
						  &get_mac_list_cmd.dma,
						  GFP_ATOMIC);
3628 3629 3630

	if (!get_mac_list_cmd.va) {
		dev_err(&adapter->pdev->dev,
3631
			"Memory allocation failure during GET_MAC_LIST\n");
3632 3633
		return -ENOMEM;
	}
3634 3635 3636 3637 3638 3639

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
3640
		goto out;
3641
	}
3642 3643

	req = get_mac_list_cmd.va;
3644 3645

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3646 3647
			       OPCODE_COMMON_GET_MAC_LIST,
			       get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
3648
	req->hdr.domain = domain;
3649
	req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
3650 3651
	if (*pmac_id_valid) {
		req->mac_id = cpu_to_le32(*pmac_id);
3652
		req->iface_id = cpu_to_le16(if_handle);
3653 3654 3655 3656
		req->perm_override = 0;
	} else {
		req->perm_override = 1;
	}
3657 3658 3659 3660

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_mac_list *resp =
3661
						get_mac_list_cmd.va;
3662 3663 3664 3665 3666 3667 3668

		if (*pmac_id_valid) {
			memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
			       ETH_ALEN);
			goto out;
		}

3669 3670
		mac_count = resp->true_mac_count + resp->pseudo_mac_count;
		/* Mac list returned could contain one or more active mac_ids
3671
		 * or one or more true or pseudo permanent mac addresses.
3672 3673
		 * If an active mac_id is present, return first active mac_id
		 * found.
3674
		 */
3675
		for (i = 0; i < mac_count; i++) {
3676 3677 3678 3679 3680 3681 3682 3683 3684 3685
			struct get_list_macaddr *mac_entry;
			u16 mac_addr_size;
			u32 mac_id;

			mac_entry = &resp->macaddr_list[i];
			mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
			/* mac_id is a 32 bit value and mac_addr size
			 * is 6 bytes
			 */
			if (mac_addr_size == sizeof(u32)) {
3686
				*pmac_id_valid = true;
3687 3688 3689
				mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
				*pmac_id = le32_to_cpu(mac_id);
				goto out;
3690 3691
			}
		}
3692
		/* If no active mac_id found, return first mac addr */
3693
		*pmac_id_valid = false;
3694
		memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
3695
		       ETH_ALEN);
3696 3697
	}

3698
out:
3699
	spin_unlock_bh(&adapter->mcc_lock);
3700 3701
	dma_free_coherent(&adapter->pdev->dev, get_mac_list_cmd.size,
			  get_mac_list_cmd.va, get_mac_list_cmd.dma);
3702 3703 3704
	return status;
}

3705 3706
int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id,
			  u8 *mac, u32 if_handle, bool active, u32 domain)
3707
{
3708 3709 3710
	if (!active)
		be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
					 if_handle, domain);
3711
	if (BEx_chip(adapter))
3712
		return be_cmd_mac_addr_query(adapter, mac, false,
3713
					     if_handle, curr_pmac_id);
3714 3715 3716
	else
		/* Fetch the MAC address using pmac_id */
		return be_cmd_get_mac_from_list(adapter, mac, &active,
3717 3718
						&curr_pmac_id,
						if_handle, domain);
3719 3720
}

3721 3722 3723 3724 3725
int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
{
	int status;
	bool pmac_valid = false;

3726
	eth_zero_addr(mac);
3727

3728 3729 3730 3731 3732 3733 3734 3735
	if (BEx_chip(adapter)) {
		if (be_physfn(adapter))
			status = be_cmd_mac_addr_query(adapter, mac, true, 0,
						       0);
		else
			status = be_cmd_mac_addr_query(adapter, mac, false,
						       adapter->if_handle, 0);
	} else {
3736
		status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
3737
						  NULL, adapter->if_handle, 0);
3738 3739
	}

3740 3741 3742
	return status;
}

3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753
/* Uses synchronous MCCQ */
int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
			u8 mac_count, u32 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_mac_list *req;
	int status;
	struct be_dma_mem cmd;

	memset(&cmd, 0, sizeof(struct be_dma_mem));
	cmd.size = sizeof(struct be_cmd_req_set_mac_list);
3754 3755
	cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
				     GFP_KERNEL);
3756
	if (!cmd.va)
3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768
		return -ENOMEM;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd.va;
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3769 3770
			       OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
			       wrb, &cmd);
3771 3772 3773 3774 3775 3776 3777 3778 3779

	req->hdr.domain = domain;
	req->mac_count = mac_count;
	if (mac_count)
		memcpy(req->mac, mac_array, ETH_ALEN*mac_count);

	status = be_mcc_notify_wait(adapter);

err:
3780
	dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
3781 3782 3783
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
3784

3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796
/* Wrapper to delete any active MACs and provision the new mac.
 * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
 * current list are active.
 */
int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
{
	bool active_mac = false;
	u8 old_mac[ETH_ALEN];
	u32 pmac_id;
	int status;

	status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
3797 3798
					  &pmac_id, if_id, dom);

3799 3800 3801 3802 3803 3804
	if (!status && active_mac)
		be_cmd_pmac_del(adapter, if_id, pmac_id, dom);

	return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
}

3805
int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
3806
			  u32 domain, u16 intf_id, u16 hsw_mode, u8 spoofchk)
3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_hsw_config *req;
	void *ctxt;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);
	ctxt = &req->context;

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3825 3826
			       OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb,
			       NULL);
3827 3828 3829 3830 3831 3832 3833

	req->hdr.domain = domain;
	AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
	if (pvid) {
		AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
	}
3834 3835 3836 3837 3838 3839 3840
	if (!BEx_chip(adapter) && hsw_mode) {
		AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
			      ctxt, adapter->hba_port_num);
		AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
		AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
			      ctxt, hsw_mode);
	}
3841

3842 3843 3844 3845 3846 3847 3848 3849
	/* Enable/disable both mac and vlan spoof checking */
	if (!BEx_chip(adapter) && spoofchk) {
		AMAP_SET_BITS(struct amap_set_hsw_context, mac_spoofchk,
			      ctxt, spoofchk);
		AMAP_SET_BITS(struct amap_set_hsw_context, vlan_spoofchk,
			      ctxt, spoofchk);
	}

3850 3851 3852 3853 3854 3855 3856 3857 3858 3859
	be_dws_cpu_to_le(req->context, sizeof(req->context));
	status = be_mcc_notify_wait(adapter);

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

/* Get Hyper switch config */
int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
3860
			  u32 domain, u16 intf_id, u8 *mode, bool *spoofchk)
3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_hsw_config *req;
	void *ctxt;
	int status;
	u16 vid;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);
	ctxt = &req->context;

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3880 3881
			       OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb,
			       NULL);
3882 3883

	req->hdr.domain = domain;
3884 3885
	AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
		      ctxt, intf_id);
3886
	AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
3887

3888
	if (!BEx_chip(adapter) && mode) {
3889 3890 3891 3892
		AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
			      ctxt, adapter->hba_port_num);
		AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
	}
3893 3894 3895 3896 3897 3898
	be_dws_cpu_to_le(req->context, sizeof(req->context));

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_hsw_config *resp =
						embedded_payload(wrb);
3899

3900
		be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
3901
		vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3902
				    pvid, &resp->context);
3903 3904 3905 3906 3907
		if (pvid)
			*pvid = le16_to_cpu(vid);
		if (mode)
			*mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
					      port_fwd_type, &resp->context);
3908 3909 3910 3911
		if (spoofchk)
			*spoofchk =
				AMAP_GET_BITS(struct amap_get_hsw_resp_context,
					      spoofchk, &resp->context);
3912 3913 3914 3915 3916 3917 3918
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

3919 3920 3921 3922
static bool be_is_wol_excluded(struct be_adapter *adapter)
{
	struct pci_dev *pdev = adapter->pdev;

3923
	if (be_virtfn(adapter))
3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936
		return true;

	switch (pdev->subsystem_device) {
	case OC_SUBSYS_DEVICE_ID1:
	case OC_SUBSYS_DEVICE_ID2:
	case OC_SUBSYS_DEVICE_ID3:
	case OC_SUBSYS_DEVICE_ID4:
		return true;
	default:
		return false;
	}
}

3937 3938 3939 3940
int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_acpi_wol_magic_config_v1 *req;
S
Suresh Reddy 已提交
3941
	int status = 0;
3942 3943
	struct be_dma_mem cmd;

3944 3945 3946 3947
	if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
			    CMD_SUBSYSTEM_ETH))
		return -EPERM;

S
Suresh Reddy 已提交
3948 3949 3950
	if (be_is_wol_excluded(adapter))
		return status;

S
Suresh Reddy 已提交
3951 3952 3953
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

3954 3955
	memset(&cmd, 0, sizeof(struct be_dma_mem));
	cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
3956 3957
	cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
				     GFP_ATOMIC);
3958
	if (!cmd.va) {
3959
		dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
S
Suresh Reddy 已提交
3960 3961
		status = -ENOMEM;
		goto err;
3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973
	}

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd.va;

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
			       OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
S
Suresh Reddy 已提交
3974
			       sizeof(*req), wrb, &cmd);
3975 3976 3977 3978 3979 3980 3981

	req->hdr.version = 1;
	req->query_options = BE_GET_WOL_CAP;

	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
3982

K
Kalesh AP 已提交
3983
		resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *)cmd.va;
3984 3985

		adapter->wol_cap = resp->wol_settings;
S
Suresh Reddy 已提交
3986 3987
		if (adapter->wol_cap & BE_WOL_CAP)
			adapter->wol_en = true;
3988 3989 3990
	}
err:
	mutex_unlock(&adapter->mbox_lock);
S
Suresh Reddy 已提交
3991
	if (cmd.va)
3992 3993
		dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
				  cmd.dma);
3994
	return status;
3995 3996

}
3997 3998 3999 4000 4001 4002 4003 4004 4005 4006

int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
{
	struct be_dma_mem extfat_cmd;
	struct be_fat_conf_params *cfgs;
	int status;
	int i, j;

	memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
	extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
4007 4008 4009
	extfat_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
					    extfat_cmd.size, &extfat_cmd.dma,
					    GFP_ATOMIC);
4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020
	if (!extfat_cmd.va)
		return -ENOMEM;

	status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
	if (status)
		goto err;

	cfgs = (struct be_fat_conf_params *)
			(extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
	for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
		u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
4021

4022 4023 4024 4025 4026 4027 4028 4029 4030
		for (j = 0; j < num_modes; j++) {
			if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
				cfgs->module[i].trace_lvl[j].dbg_lvl =
							cpu_to_le32(level);
		}
	}

	status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
err:
4031 4032
	dma_free_coherent(&adapter->pdev->dev, extfat_cmd.size, extfat_cmd.va,
			  extfat_cmd.dma);
4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044
	return status;
}

int be_cmd_get_fw_log_level(struct be_adapter *adapter)
{
	struct be_dma_mem extfat_cmd;
	struct be_fat_conf_params *cfgs;
	int status, j;
	int level = 0;

	memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
	extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
4045 4046 4047
	extfat_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
					    extfat_cmd.size, &extfat_cmd.dma,
					    GFP_ATOMIC);
4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058

	if (!extfat_cmd.va) {
		dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
			__func__);
		goto err;
	}

	status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
	if (!status) {
		cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
						sizeof(struct be_cmd_resp_hdr));
4059

4060 4061 4062 4063 4064
		for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
			if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
				level = cfgs->module[0].trace_lvl[j].dbg_lvl;
		}
	}
4065 4066
	dma_free_coherent(&adapter->pdev->dev, extfat_cmd.size, extfat_cmd.va,
			  extfat_cmd.dma);
4067 4068 4069 4070
err:
	return level;
}

4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124
int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
				   struct be_dma_mem *cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_ext_fat_caps *req;
	int status;

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd->va;
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
			       cmd->size, wrb, cmd);
	req->parameter_type = cpu_to_le32(1);

	status = be_mbox_notify_wait(adapter);
err:
	mutex_unlock(&adapter->mbox_lock);
	return status;
}

int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
				   struct be_dma_mem *cmd,
				   struct be_fat_conf_params *configs)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_ext_fat_caps *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd->va;
	memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
			       cmd->size, wrb, cmd);

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
4125
}
4126

4127
int be_cmd_query_port_name(struct be_adapter *adapter)
4128 4129
{
	struct be_cmd_req_get_port_name *req;
4130
	struct be_mcc_wrb *wrb;
4131 4132
	int status;

4133 4134
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
4135

4136
	wrb = wrb_from_mbox(adapter);
4137 4138 4139 4140 4141
	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
			       NULL);
4142 4143
	if (!BEx_chip(adapter))
		req->hdr.version = 1;
4144

4145
	status = be_mbox_notify_wait(adapter);
4146 4147
	if (!status) {
		struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
4148

4149
		adapter->port_name = resp->port_name[adapter->hba_port_num];
4150
	} else {
4151
		adapter->port_name = adapter->hba_port_num + '0';
4152
	}
4153 4154

	mutex_unlock(&adapter->mbox_lock);
4155 4156 4157
	return status;
}

4158 4159 4160 4161 4162 4163 4164 4165
/* When more than 1 NIC descriptor is present in the descriptor list,
 * the caller must specify the pf_num to obtain the NIC descriptor
 * corresponding to its pci function.
 * get_vft must be true when the caller wants the VF-template desc of the
 * PF-pool.
 * The pf_num should be set to PF_NUM_IGNORE when the caller knows
 * that only it's NIC descriptor is present in the descriptor list.
 */
4166
static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
4167
					       bool get_vft, u8 pf_num)
4168
{
4169
	struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
4170
	struct be_nic_res_desc *nic;
4171 4172 4173
	int i;

	for (i = 0; i < desc_count; i++) {
4174
		if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
4175 4176
		    hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1) {
			nic = (struct be_nic_res_desc *)hdr;
4177 4178 4179 4180

			if ((pf_num == PF_NUM_IGNORE ||
			     nic->pf_num == pf_num) &&
			    (!get_vft || nic->flags & BIT(VFT_SHIFT)))
4181 4182
				return nic;
		}
4183 4184
		hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
		hdr = (void *)hdr + hdr->desc_len;
4185
	}
4186 4187 4188
	return NULL;
}

4189 4190
static struct be_nic_res_desc *be_get_vft_desc(u8 *buf, u32 desc_count,
					       u8 pf_num)
4191
{
4192
	return be_get_nic_desc(buf, desc_count, true, pf_num);
4193 4194
}

4195 4196
static struct be_nic_res_desc *be_get_func_nic_desc(u8 *buf, u32 desc_count,
						    u8 pf_num)
4197
{
4198
	return be_get_nic_desc(buf, desc_count, false, pf_num);
4199 4200
}

4201 4202
static struct be_pcie_res_desc *be_get_pcie_desc(u8 *buf, u32 desc_count,
						 u8 pf_num)
4203 4204 4205 4206 4207 4208
{
	struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
	struct be_pcie_res_desc *pcie;
	int i;

	for (i = 0; i < desc_count; i++) {
4209 4210 4211 4212
		if (hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
		    hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1) {
			pcie = (struct be_pcie_res_desc *)hdr;
			if (pcie->pf_num == pf_num)
4213 4214
				return pcie;
		}
4215

4216 4217 4218
		hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
		hdr = (void *)hdr + hdr->desc_len;
	}
4219
	return NULL;
4220 4221
}

4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236
static struct be_port_res_desc *be_get_port_desc(u8 *buf, u32 desc_count)
{
	struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
	int i;

	for (i = 0; i < desc_count; i++) {
		if (hdr->desc_type == PORT_RESOURCE_DESC_TYPE_V1)
			return (struct be_port_res_desc *)hdr;

		hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
		hdr = (void *)hdr + hdr->desc_len;
	}
	return NULL;
}

4237 4238 4239 4240 4241 4242 4243 4244 4245 4246
static void be_copy_nic_desc(struct be_resources *res,
			     struct be_nic_res_desc *desc)
{
	res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
	res->max_vlans = le16_to_cpu(desc->vlan_count);
	res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
	res->max_tx_qs = le16_to_cpu(desc->txq_count);
	res->max_rss_qs = le16_to_cpu(desc->rssq_count);
	res->max_rx_qs = le16_to_cpu(desc->rq_count);
	res->max_evt_qs = le16_to_cpu(desc->eq_count);
4247 4248 4249
	res->max_cq_count = le16_to_cpu(desc->cq_count);
	res->max_iface_count = le16_to_cpu(desc->iface_count);
	res->max_mcc_count = le16_to_cpu(desc->mcc_count);
4250 4251 4252 4253 4254
	/* Clear flags that driver is not interested in */
	res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
				BE_IF_CAP_FLAGS_WANT;
}

4255
/* Uses Mbox */
4256
int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
4257 4258 4259 4260 4261 4262
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_func_config *req;
	int status;
	struct be_dma_mem cmd;

S
Suresh Reddy 已提交
4263 4264 4265
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

4266 4267
	memset(&cmd, 0, sizeof(struct be_dma_mem));
	cmd.size = sizeof(struct be_cmd_resp_get_func_config);
4268 4269
	cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
				     GFP_ATOMIC);
4270 4271
	if (!cmd.va) {
		dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
S
Suresh Reddy 已提交
4272 4273
		status = -ENOMEM;
		goto err;
4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287
	}

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd.va;

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_FUNC_CONFIG,
			       cmd.size, wrb, &cmd);

4288 4289 4290
	if (skyhawk_chip(adapter))
		req->hdr.version = 1;

4291 4292 4293 4294
	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_func_config *resp = cmd.va;
		u32 desc_count = le32_to_cpu(resp->desc_count);
4295
		struct be_nic_res_desc *desc;
4296

4297 4298 4299 4300 4301 4302
		/* GET_FUNC_CONFIG returns resource descriptors of the
		 * current function only. So, pf_num should be set to
		 * PF_NUM_IGNORE.
		 */
		desc = be_get_func_nic_desc(resp->func_param, desc_count,
					    PF_NUM_IGNORE);
4303 4304 4305 4306
		if (!desc) {
			status = -EINVAL;
			goto err;
		}
4307 4308 4309 4310 4311 4312 4313

		/* Store pf_num & vf_num for later use in GET_PROFILE_CONFIG */
		adapter->pf_num = desc->pf_num;
		adapter->vf_num = desc->vf_num;

		if (res)
			be_copy_nic_desc(res, desc);
4314 4315 4316
	}
err:
	mutex_unlock(&adapter->mbox_lock);
S
Suresh Reddy 已提交
4317
	if (cmd.va)
4318 4319
		dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
				  cmd.dma);
4320 4321 4322
	return status;
}

4323
/* Will use MBOX only if MCCQ has not been created */
4324
int be_cmd_get_profile_config(struct be_adapter *adapter,
4325
			      struct be_resources *res, u8 query, u8 domain)
4326
{
4327
	struct be_cmd_resp_get_profile_config *resp;
4328
	struct be_cmd_req_get_profile_config *req;
4329
	struct be_nic_res_desc *vf_res;
4330
	struct be_pcie_res_desc *pcie;
4331
	struct be_port_res_desc *port;
4332
	struct be_nic_res_desc *nic;
4333
	struct be_mcc_wrb wrb = {0};
4334
	struct be_dma_mem cmd;
4335
	u16 desc_count;
4336 4337 4338
	int status;

	memset(&cmd, 0, sizeof(struct be_dma_mem));
4339
	cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
4340 4341
	cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
				     GFP_ATOMIC);
4342
	if (!cmd.va)
4343 4344
		return -ENOMEM;

4345 4346 4347 4348 4349 4350 4351 4352
	req = cmd.va;
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_PROFILE_CONFIG,
			       cmd.size, &wrb, &cmd);

	if (!lancer_chip(adapter))
		req->hdr.version = 1;
	req->type = ACTIVE_PROFILE_TYPE;
4353
	req->hdr.domain = domain;
4354

4355 4356 4357 4358 4359 4360 4361
	/* When QUERY_MODIFIABLE_FIELDS_TYPE bit is set, cmd returns the
	 * descriptors with all bits set to "1" for the fields which can be
	 * modified using SET_PROFILE_CONFIG cmd.
	 */
	if (query == RESOURCE_MODIFIABLE)
		req->type |= QUERY_MODIFIABLE_FIELDS_TYPE;

4362
	status = be_cmd_notify_wait(adapter, &wrb);
4363 4364
	if (status)
		goto err;
4365

4366
	resp = cmd.va;
4367
	desc_count = le16_to_cpu(resp->desc_count);
4368

4369 4370
	pcie = be_get_pcie_desc(resp->func_param, desc_count,
				adapter->pf_num);
4371
	if (pcie)
4372
		res->max_vfs = le16_to_cpu(pcie->num_vfs);
4373

4374 4375 4376 4377
	port = be_get_port_desc(resp->func_param, desc_count);
	if (port)
		adapter->mc_type = port->mc_type;

4378 4379
	nic = be_get_func_nic_desc(resp->func_param, desc_count,
				   adapter->pf_num);
4380 4381 4382
	if (nic)
		be_copy_nic_desc(res, nic);

4383 4384
	vf_res = be_get_vft_desc(resp->func_param, desc_count,
				 adapter->pf_num);
4385 4386
	if (vf_res)
		res->vf_if_cap_flags = vf_res->cap_flags;
4387
err:
4388
	if (cmd.va)
4389 4390
		dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
				  cmd.dma);
4391 4392 4393
	return status;
}

4394 4395 4396
/* Will use MBOX only if MCCQ has not been created */
static int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
				     int size, int count, u8 version, u8 domain)
4397 4398
{
	struct be_cmd_req_set_profile_config *req;
4399 4400
	struct be_mcc_wrb wrb = {0};
	struct be_dma_mem cmd;
4401 4402
	int status;

4403 4404
	memset(&cmd, 0, sizeof(struct be_dma_mem));
	cmd.size = sizeof(struct be_cmd_req_set_profile_config);
4405 4406
	cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
				     GFP_ATOMIC);
4407 4408
	if (!cmd.va)
		return -ENOMEM;
4409

4410
	req = cmd.va;
4411
	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4412 4413
			       OPCODE_COMMON_SET_PROFILE_CONFIG, cmd.size,
			       &wrb, &cmd);
4414
	req->hdr.version = version;
4415
	req->hdr.domain = domain;
4416
	req->desc_count = cpu_to_le32(count);
4417 4418
	memcpy(req->desc, desc, size);

4419 4420 4421
	status = be_cmd_notify_wait(adapter, &wrb);

	if (cmd.va)
4422 4423
		dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
				  cmd.dma);
4424 4425 4426
	return status;
}

4427
/* Mark all fields invalid */
4428
static void be_reset_nic_desc(struct be_nic_res_desc *nic)
4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441
{
	memset(nic, 0, sizeof(*nic));
	nic->unicast_mac_count = 0xFFFF;
	nic->mcc_count = 0xFFFF;
	nic->vlan_count = 0xFFFF;
	nic->mcast_mac_count = 0xFFFF;
	nic->txq_count = 0xFFFF;
	nic->rq_count = 0xFFFF;
	nic->rssq_count = 0xFFFF;
	nic->lro_count = 0xFFFF;
	nic->cq_count = 0xFFFF;
	nic->toe_conn_count = 0xFFFF;
	nic->eq_count = 0xFFFF;
4442
	nic->iface_count = 0xFFFF;
4443
	nic->link_param = 0xFF;
4444
	nic->channel_id_param = cpu_to_le16(0xF000);
4445 4446
	nic->acpi_params = 0xFF;
	nic->wol_param = 0x0F;
4447 4448
	nic->tunnel_iface_count = 0xFFFF;
	nic->direct_tenant_iface_count = 0xFFFF;
4449
	nic->bw_min = 0xFFFFFFFF;
4450 4451 4452
	nic->bw_max = 0xFFFFFFFF;
}

4453 4454 4455 4456 4457 4458 4459 4460 4461 4462
/* Mark all fields invalid */
static void be_reset_pcie_desc(struct be_pcie_res_desc *pcie)
{
	memset(pcie, 0, sizeof(*pcie));
	pcie->sriov_state = 0xFF;
	pcie->pf_state = 0xFF;
	pcie->pf_type = 0xFF;
	pcie->num_vfs = 0xFFFF;
}

4463 4464
int be_cmd_config_qos(struct be_adapter *adapter, u32 max_rate, u16 link_speed,
		      u8 domain)
4465
{
4466 4467 4468 4469 4470 4471
	struct be_nic_res_desc nic_desc;
	u32 bw_percent;
	u16 version = 0;

	if (BE3_chip(adapter))
		return be_cmd_set_qos(adapter, max_rate / 10, domain);
4472

4473
	be_reset_nic_desc(&nic_desc);
4474
	nic_desc.pf_num = adapter->pf_num;
4475
	nic_desc.vf_num = domain;
4476
	nic_desc.bw_min = 0;
4477
	if (lancer_chip(adapter)) {
4478 4479 4480 4481
		nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
		nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
		nic_desc.flags = (1 << QUN_SHIFT) | (1 << IMM_SHIFT) |
					(1 << NOSV_SHIFT);
4482
		nic_desc.bw_max = cpu_to_le32(max_rate / 10);
4483
	} else {
4484 4485 4486 4487 4488 4489
		version = 1;
		nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
		nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
		nic_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
		bw_percent = max_rate ? (max_rate * 100) / link_speed : 100;
		nic_desc.bw_max = cpu_to_le32(bw_percent);
4490
	}
4491 4492 4493

	return be_cmd_set_profile_config(adapter, &nic_desc,
					 nic_desc.hdr.desc_len,
4494 4495 4496
					 1, version, domain);
}

4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528
static void be_fill_vf_res_template(struct be_adapter *adapter,
				    struct be_resources pool_res,
				    u16 num_vfs, u16 num_vf_qs,
				    struct be_nic_res_desc *nic_vft)
{
	u32 vf_if_cap_flags = pool_res.vf_if_cap_flags;
	struct be_resources res_mod = {0};

	/* Resource with fields set to all '1's by GET_PROFILE_CONFIG cmd,
	 * which are modifiable using SET_PROFILE_CONFIG cmd.
	 */
	be_cmd_get_profile_config(adapter, &res_mod, RESOURCE_MODIFIABLE, 0);

	/* If RSS IFACE capability flags are modifiable for a VF, set the
	 * capability flag as valid and set RSS and DEFQ_RSS IFACE flags if
	 * more than 1 RSSQ is available for a VF.
	 * Otherwise, provision only 1 queue pair for VF.
	 */
	if (res_mod.vf_if_cap_flags & BE_IF_FLAGS_RSS) {
		nic_vft->flags |= BIT(IF_CAPS_FLAGS_VALID_SHIFT);
		if (num_vf_qs > 1) {
			vf_if_cap_flags |= BE_IF_FLAGS_RSS;
			if (pool_res.if_cap_flags & BE_IF_FLAGS_DEFQ_RSS)
				vf_if_cap_flags |= BE_IF_FLAGS_DEFQ_RSS;
		} else {
			vf_if_cap_flags &= ~(BE_IF_FLAGS_RSS |
					     BE_IF_FLAGS_DEFQ_RSS);
		}
	} else {
		num_vf_qs = 1;
	}

4529 4530 4531 4532 4533 4534
	if (res_mod.vf_if_cap_flags & BE_IF_FLAGS_VLAN_PROMISCUOUS) {
		nic_vft->flags |= BIT(IF_CAPS_FLAGS_VALID_SHIFT);
		vf_if_cap_flags &= ~BE_IF_FLAGS_VLAN_PROMISCUOUS;
	}

	nic_vft->cap_flags = cpu_to_le32(vf_if_cap_flags);
4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560
	nic_vft->rq_count = cpu_to_le16(num_vf_qs);
	nic_vft->txq_count = cpu_to_le16(num_vf_qs);
	nic_vft->rssq_count = cpu_to_le16(num_vf_qs);
	nic_vft->cq_count = cpu_to_le16(pool_res.max_cq_count /
					(num_vfs + 1));

	/* Distribute unicast MACs, VLANs, IFACE count and MCCQ count equally
	 * among the PF and it's VFs, if the fields are changeable
	 */
	if (res_mod.max_uc_mac == FIELD_MODIFIABLE)
		nic_vft->unicast_mac_count = cpu_to_le16(pool_res.max_uc_mac /
							 (num_vfs + 1));

	if (res_mod.max_vlans == FIELD_MODIFIABLE)
		nic_vft->vlan_count = cpu_to_le16(pool_res.max_vlans /
						  (num_vfs + 1));

	if (res_mod.max_iface_count == FIELD_MODIFIABLE)
		nic_vft->iface_count = cpu_to_le16(pool_res.max_iface_count /
						   (num_vfs + 1));

	if (res_mod.max_mcc_count == FIELD_MODIFIABLE)
		nic_vft->mcc_count = cpu_to_le16(pool_res.max_mcc_count /
						 (num_vfs + 1));
}

4561
int be_cmd_set_sriov_config(struct be_adapter *adapter,
4562 4563
			    struct be_resources pool_res, u16 num_vfs,
			    u16 num_vf_qs)
4564 4565 4566 4567 4568 4569 4570 4571 4572 4573
{
	struct {
		struct be_pcie_res_desc pcie;
		struct be_nic_res_desc nic_vft;
	} __packed desc;

	/* PF PCIE descriptor */
	be_reset_pcie_desc(&desc.pcie);
	desc.pcie.hdr.desc_type = PCIE_RESOURCE_DESC_TYPE_V1;
	desc.pcie.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
4574
	desc.pcie.flags = BIT(IMM_SHIFT) | BIT(NOSV_SHIFT);
4575 4576 4577 4578 4579 4580 4581 4582
	desc.pcie.pf_num = adapter->pdev->devfn;
	desc.pcie.sriov_state = num_vfs ? 1 : 0;
	desc.pcie.num_vfs = cpu_to_le16(num_vfs);

	/* VF NIC Template descriptor */
	be_reset_nic_desc(&desc.nic_vft);
	desc.nic_vft.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
	desc.nic_vft.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
4583
	desc.nic_vft.flags = BIT(VFT_SHIFT) | BIT(IMM_SHIFT) | BIT(NOSV_SHIFT);
4584 4585 4586
	desc.nic_vft.pf_num = adapter->pdev->devfn;
	desc.nic_vft.vf_num = 0;

4587 4588
	be_fill_vf_res_template(adapter, pool_res, num_vfs, num_vf_qs,
				&desc.nic_vft);
4589 4590 4591

	return be_cmd_set_profile_config(adapter, &desc,
					 2 * RESOURCE_DESC_SIZE_V1, 2, 1, 0);
4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642
}

int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_manage_iface_filters *req;
	int status;

	if (iface == 0xFFFFFFFF)
		return -1;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_MANAGE_IFACE_FILTERS, sizeof(*req),
			       wrb, NULL);
	req->op = op;
	req->target_iface_id = cpu_to_le32(iface);

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port)
{
	struct be_port_res_desc port_desc;

	memset(&port_desc, 0, sizeof(port_desc));
	port_desc.hdr.desc_type = PORT_RESOURCE_DESC_TYPE_V1;
	port_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
	port_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
	port_desc.link_num = adapter->hba_port_num;
	if (port) {
		port_desc.nv_flags = NV_TYPE_VXLAN | (1 << SOCVID_SHIFT) |
					(1 << RCVID_SHIFT);
		port_desc.nv_port = swab16(port);
	} else {
		port_desc.nv_flags = NV_TYPE_DISABLED;
		port_desc.nv_port = 0;
	}

	return be_cmd_set_profile_config(adapter, &port_desc,
4643
					 RESOURCE_DESC_SIZE_V1, 1, 1, 0);
4644 4645
}

4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678
int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
		     int vf_num)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_iface_list *req;
	struct be_cmd_resp_get_iface_list *resp;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
			       wrb, NULL);
	req->hdr.domain = vf_num + 1;

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		resp = (struct be_cmd_resp_get_iface_list *)req;
		vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722
static int lancer_wait_idle(struct be_adapter *adapter)
{
#define SLIPORT_IDLE_TIMEOUT 30
	u32 reg_val;
	int status = 0, i;

	for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
		reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
		if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
			break;

		ssleep(1);
	}

	if (i == SLIPORT_IDLE_TIMEOUT)
		status = -1;

	return status;
}

int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
{
	int status = 0;

	status = lancer_wait_idle(adapter);
	if (status)
		return status;

	iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);

	return status;
}

/* Routine to check whether dump image is present or not */
bool dump_present(struct be_adapter *adapter)
{
	u32 sliport_status = 0;

	sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
	return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
}

int lancer_initiate_dump(struct be_adapter *adapter)
{
4723
	struct device *dev = &adapter->pdev->dev;
4724 4725
	int status;

4726 4727 4728 4729 4730
	if (dump_present(adapter)) {
		dev_info(dev, "Previous dump not cleared, not forcing dump\n");
		return -EEXIST;
	}

4731 4732 4733 4734
	/* give firmware reset and diagnostic dump */
	status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
				     PHYSDEV_CONTROL_DD_MASK);
	if (status < 0) {
4735
		dev_err(dev, "FW reset failed\n");
4736 4737 4738 4739 4740 4741 4742 4743
		return status;
	}

	status = lancer_wait_idle(adapter);
	if (status)
		return status;

	if (!dump_present(adapter)) {
4744 4745
		dev_err(dev, "FW dump not generated\n");
		return -EIO;
4746 4747 4748 4749 4750
	}

	return 0;
}

4751 4752 4753 4754 4755 4756 4757 4758
int lancer_delete_dump(struct be_adapter *adapter)
{
	int status;

	status = lancer_cmd_delete_object(adapter, LANCER_FW_DUMP_FILE);
	return be_cmd_status(status);
}

4759 4760 4761 4762 4763 4764 4765
/* Uses sync mcc */
int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_enable_disable_vf *req;
	int status;

4766
	if (BEx_chip(adapter))
4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790
		return 0;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
			       wrb, NULL);

	req->hdr.domain = domain;
	req->enable = 1;
	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815
int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_intr_set *req;
	int status;

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
			       wrb, NULL);

	req->intr_enabled = intr_enable;

	status = be_mbox_notify_wait(adapter);

	mutex_unlock(&adapter->mbox_lock);
	return status;
}

4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841
/* Uses MBOX */
int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
{
	struct be_cmd_req_get_active_profile *req;
	struct be_mcc_wrb *wrb;
	int status;

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
			       wrb, NULL);

	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_active_profile *resp =
							embedded_payload(wrb);
4842

4843 4844 4845 4846 4847 4848 4849 4850
		*profile_id = le16_to_cpu(resp->active_profile_id);
	}

err:
	mutex_unlock(&adapter->mbox_lock);
	return status;
}

4851 4852
int __be_cmd_set_logical_link_config(struct be_adapter *adapter,
				     int link_state, int version, u8 domain)
4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_ll_link *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			       OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG,
			       sizeof(*req), wrb, NULL);

4872
	req->hdr.version = version;
4873 4874
	req->hdr.domain = domain;

4875 4876 4877
	if (link_state == IFLA_VF_LINK_STATE_ENABLE ||
	    link_state == IFLA_VF_LINK_STATE_AUTO)
		req->link_config |= PLINK_ENABLE;
4878 4879

	if (link_state == IFLA_VF_LINK_STATE_AUTO)
4880
		req->link_config |= PLINK_TRACK;
4881 4882 4883 4884 4885 4886 4887

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906
int be_cmd_set_logical_link_config(struct be_adapter *adapter,
				   int link_state, u8 domain)
{
	int status;

	if (BEx_chip(adapter))
		return -EOPNOTSUPP;

	status = __be_cmd_set_logical_link_config(adapter, link_state,
						  2, domain);

	/* Version 2 of the command will not be recognized by older FW.
	 * On such a failure issue version 1 of the command.
	 */
	if (base_status(status) == MCC_STATUS_ILLEGAL_REQUEST)
		status = __be_cmd_set_logical_link_config(adapter, link_state,
							  1, domain);
	return status;
}
4907
int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
4908
		    int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
4909 4910 4911
{
	struct be_adapter *adapter = netdev_priv(netdev_handle);
	struct be_mcc_wrb *wrb;
K
Kalesh AP 已提交
4912
	struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *)wrb_payload;
4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943
	struct be_cmd_req_hdr *req;
	struct be_cmd_resp_hdr *resp;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);
	resp = embedded_payload(wrb);

	be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
			       hdr->opcode, wrb_payload_size, wrb, NULL);
	memcpy(req, wrb_payload, wrb_payload_size);
	be_dws_cpu_to_le(req, wrb_payload_size);

	status = be_mcc_notify_wait(adapter);
	if (cmd_status)
		*cmd_status = (status & 0xffff);
	if (ext_status)
		*ext_status = 0;
	memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
	be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
EXPORT_SYMBOL(be_roce_mcc_cmd);