gf100.c 25.0 KB
Newer Older
1
/*
2
 * Copyright 2012 Red Hat Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */
24
#include <engine/fifo.h>
25

26 27 28
#include <core/client.h>
#include <core/engctx.h>
#include <core/enum.h>
29
#include <core/handle.h>
30
#include <subdev/bar.h>
31
#include <subdev/fb.h>
32
#include <subdev/mmu.h>
33
#include <subdev/timer.h>
34

35 36
#include <nvif/class.h>
#include <nvif/unpack.h>
37

B
Ben Skeggs 已提交
38
struct gf100_fifo {
39
	struct nvkm_fifo base;
40 41 42 43

	struct work_struct fault;
	u64 mask;

B
Ben Skeggs 已提交
44
	struct {
45
		struct nvkm_gpuobj *mem[2];
B
Ben Skeggs 已提交
46 47 48
		int active;
		wait_queue_head_t wait;
	} runlist;
49

50
	struct {
51 52
		struct nvkm_gpuobj *mem;
		struct nvkm_vma bar;
53
	} user;
54
	int spoon_nr;
55 56
};

57 58 59 60
struct gf100_fifo_base {
	struct nvkm_fifo_base base;
	struct nvkm_gpuobj *pgd;
	struct nvkm_vm *vm;
61 62
};

63 64
struct gf100_fifo_chan {
	struct nvkm_fifo_chan base;
65 66 67 68 69
	enum {
		STOPPED,
		RUNNING,
		KILLED
	} state;
70 71
};

72 73 74 75
/*******************************************************************************
 * FIFO channel objects
 ******************************************************************************/

76
static void
B
Ben Skeggs 已提交
77
gf100_fifo_runlist_update(struct gf100_fifo *fifo)
78
{
B
Ben Skeggs 已提交
79
	struct nvkm_bar *bar = nvkm_bar(fifo);
80
	struct nvkm_gpuobj *cur;
81 82
	int i, p;

B
Ben Skeggs 已提交
83 84 85
	mutex_lock(&nv_subdev(fifo)->mutex);
	cur = fifo->runlist.mem[fifo->runlist.active];
	fifo->runlist.active = !fifo->runlist.active;
86 87

	for (i = 0, p = 0; i < 128; i++) {
B
Ben Skeggs 已提交
88
		struct gf100_fifo_chan *chan = (void *)fifo->base.channel[i];
89 90 91 92 93
		if (chan && chan->state == RUNNING) {
			nv_wo32(cur, p + 0, i);
			nv_wo32(cur, p + 4, 0x00000004);
			p += 8;
		}
94
	}
95
	bar->flush(bar);
96

B
Ben Skeggs 已提交
97 98
	nv_wr32(fifo, 0x002270, cur->addr >> 12);
	nv_wr32(fifo, 0x002274, 0x01f00000 | (p >> 3));
99

B
Ben Skeggs 已提交
100 101
	if (wait_event_timeout(fifo->runlist.wait,
			       !(nv_rd32(fifo, 0x00227c) & 0x00100000),
102
			       msecs_to_jiffies(2000)) == 0)
B
Ben Skeggs 已提交
103 104
		nv_error(fifo, "runlist update timeout\n");
	mutex_unlock(&nv_subdev(fifo)->mutex);
105
}
106

107
static int
108 109
gf100_fifo_context_attach(struct nvkm_object *parent,
			  struct nvkm_object *object)
110
{
111 112 113
	struct nvkm_bar *bar = nvkm_bar(parent);
	struct gf100_fifo_base *base = (void *)parent->parent;
	struct nvkm_engctx *ectx = (void *)object;
114 115
	u32 addr;
	int ret;
116

117
	switch (nv_engidx(object->engine)) {
118 119 120 121 122 123 124
	case NVDEV_ENGINE_SW    : return 0;
	case NVDEV_ENGINE_GR    : addr = 0x0210; break;
	case NVDEV_ENGINE_CE0   : addr = 0x0230; break;
	case NVDEV_ENGINE_CE1   : addr = 0x0240; break;
	case NVDEV_ENGINE_MSVLD : addr = 0x0270; break;
	case NVDEV_ENGINE_MSPDEC: addr = 0x0250; break;
	case NVDEV_ENGINE_MSPPP : addr = 0x0260; break;
125 126 127
	default:
		return -EINVAL;
	}
128

129
	if (!ectx->vma.node) {
130 131
		ret = nvkm_gpuobj_map_vm(nv_gpuobj(ectx), base->vm,
					 NV_MEM_ACCESS_RW, &ectx->vma);
132 133
		if (ret)
			return ret;
134 135

		nv_engctx(ectx)->addr = nv_gpuobj(base)->addr >> 12;
136 137
	}

138 139 140 141
	nv_wo32(base, addr + 0x00, lower_32_bits(ectx->vma.offset) | 4);
	nv_wo32(base, addr + 0x04, upper_32_bits(ectx->vma.offset));
	bar->flush(bar);
	return 0;
142 143
}

144
static int
145 146
gf100_fifo_context_detach(struct nvkm_object *parent, bool suspend,
			  struct nvkm_object *object)
147
{
148
	struct nvkm_bar *bar = nvkm_bar(parent);
B
Ben Skeggs 已提交
149
	struct gf100_fifo *fifo = (void *)parent->engine;
150 151
	struct gf100_fifo_base *base = (void *)parent->parent;
	struct gf100_fifo_chan *chan = (void *)parent;
152 153 154
	u32 addr;

	switch (nv_engidx(object->engine)) {
155 156 157 158 159 160 161
	case NVDEV_ENGINE_SW    : return 0;
	case NVDEV_ENGINE_GR    : addr = 0x0210; break;
	case NVDEV_ENGINE_CE0   : addr = 0x0230; break;
	case NVDEV_ENGINE_CE1   : addr = 0x0240; break;
	case NVDEV_ENGINE_MSVLD : addr = 0x0270; break;
	case NVDEV_ENGINE_MSPDEC: addr = 0x0250; break;
	case NVDEV_ENGINE_MSPPP : addr = 0x0260; break;
162 163
	default:
		return -EINVAL;
164 165
	}

B
Ben Skeggs 已提交
166 167 168
	nv_wr32(fifo, 0x002634, chan->base.chid);
	if (!nv_wait(fifo, 0x002634, 0xffffffff, chan->base.chid)) {
		nv_error(fifo, "channel %d [%s] kick timeout\n",
169
			 chan->base.chid, nvkm_client_name(chan));
170 171 172 173
		if (suspend)
			return -EBUSY;
	}

174 175 176
	nv_wo32(base, addr + 0x00, 0x00000000);
	nv_wo32(base, addr + 0x04, 0x00000000);
	bar->flush(bar);
177
	return 0;
178 179 180
}

static int
181 182 183
gf100_fifo_chan_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
		     struct nvkm_oclass *oclass, void *data, u32 size,
		     struct nvkm_object **pobject)
184
{
185 186 187
	union {
		struct nv50_channel_gpfifo_v0 v0;
	} *args = data;
188
	struct nvkm_bar *bar = nvkm_bar(parent);
B
Ben Skeggs 已提交
189
	struct gf100_fifo *fifo = (void *)engine;
190 191
	struct gf100_fifo_base *base = (void *)parent;
	struct gf100_fifo_chan *chan;
192 193
	u64 usermem, ioffset, ilength;
	int ret, i;
194

195 196 197 198 199 200 201 202
	nv_ioctl(parent, "create channel gpfifo size %d\n", size);
	if (nvif_unpack(args->v0, 0, 0, false)) {
		nv_ioctl(parent, "create channel gpfifo vers %d pushbuf %08x "
				 "ioffset %016llx ilength %08x\n",
			 args->v0.version, args->v0.pushbuf, args->v0.ioffset,
			 args->v0.ilength);
	} else
		return ret;
203

204
	ret = nvkm_fifo_channel_create(parent, engine, oclass, 1,
B
Ben Skeggs 已提交
205
				       fifo->user.bar.offset, 0x1000,
206 207 208 209 210 211 212 213
				       args->v0.pushbuf,
				       (1ULL << NVDEV_ENGINE_SW) |
				       (1ULL << NVDEV_ENGINE_GR) |
				       (1ULL << NVDEV_ENGINE_CE0) |
				       (1ULL << NVDEV_ENGINE_CE1) |
				       (1ULL << NVDEV_ENGINE_MSVLD) |
				       (1ULL << NVDEV_ENGINE_MSPDEC) |
				       (1ULL << NVDEV_ENGINE_MSPPP), &chan);
214 215 216 217
	*pobject = nv_object(chan);
	if (ret)
		return ret;

218 219
	args->v0.chid = chan->base.chid;

220 221
	nv_parent(chan)->context_attach = gf100_fifo_context_attach;
	nv_parent(chan)->context_detach = gf100_fifo_context_detach;
222 223

	usermem = chan->base.chid * 0x1000;
224 225
	ioffset = args->v0.ioffset;
	ilength = order_base_2(args->v0.ilength / 8);
226 227

	for (i = 0; i < 0x1000; i += 4)
B
Ben Skeggs 已提交
228
		nv_wo32(fifo->user.mem, usermem + i, 0x00000000);
229

B
Ben Skeggs 已提交
230 231
	nv_wo32(base, 0x08, lower_32_bits(fifo->user.mem->addr + usermem));
	nv_wo32(base, 0x0c, upper_32_bits(fifo->user.mem->addr + usermem));
232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248
	nv_wo32(base, 0x10, 0x0000face);
	nv_wo32(base, 0x30, 0xfffff902);
	nv_wo32(base, 0x48, lower_32_bits(ioffset));
	nv_wo32(base, 0x4c, upper_32_bits(ioffset) | (ilength << 16));
	nv_wo32(base, 0x54, 0x00000002);
	nv_wo32(base, 0x84, 0x20400000);
	nv_wo32(base, 0x94, 0x30000001);
	nv_wo32(base, 0x9c, 0x00000100);
	nv_wo32(base, 0xa4, 0x1f1f1f1f);
	nv_wo32(base, 0xa8, 0x1f1f1f1f);
	nv_wo32(base, 0xac, 0x0000001f);
	nv_wo32(base, 0xb8, 0xf8000000);
	nv_wo32(base, 0xf8, 0x10003080); /* 0x002310 */
	nv_wo32(base, 0xfc, 0x10000010); /* 0x002350 */
	bar->flush(bar);
	return 0;
}
249

250
static int
251
gf100_fifo_chan_init(struct nvkm_object *object)
252
{
253
	struct nvkm_gpuobj *base = nv_gpuobj(object->parent);
B
Ben Skeggs 已提交
254
	struct gf100_fifo *fifo = (void *)object->engine;
255
	struct gf100_fifo_chan *chan = (void *)object;
256 257
	u32 chid = chan->base.chid;
	int ret;
258

259
	ret = nvkm_fifo_channel_init(&chan->base);
260 261
	if (ret)
		return ret;
262

B
Ben Skeggs 已提交
263
	nv_wr32(fifo, 0x003000 + (chid * 8), 0xc0000000 | base->addr >> 12);
264 265

	if (chan->state == STOPPED && (chan->state = RUNNING) == RUNNING) {
B
Ben Skeggs 已提交
266 267
		nv_wr32(fifo, 0x003004 + (chid * 8), 0x001f0001);
		gf100_fifo_runlist_update(fifo);
268 269
	}

270 271
	return 0;
}
272

B
Ben Skeggs 已提交
273
static void gf100_fifo_intr_engine(struct gf100_fifo *fifo);
B
Ben Skeggs 已提交
274

275
static int
276
gf100_fifo_chan_fini(struct nvkm_object *object, bool suspend)
277
{
B
Ben Skeggs 已提交
278
	struct gf100_fifo *fifo = (void *)object->engine;
279
	struct gf100_fifo_chan *chan = (void *)object;
280
	u32 chid = chan->base.chid;
281

282
	if (chan->state == RUNNING && (chan->state = STOPPED) == STOPPED) {
B
Ben Skeggs 已提交
283 284
		nv_mask(fifo, 0x003004 + (chid * 8), 0x00000001, 0x00000000);
		gf100_fifo_runlist_update(fifo);
285
	}
B
Ben Skeggs 已提交
286

B
Ben Skeggs 已提交
287
	gf100_fifo_intr_engine(fifo);
B
Ben Skeggs 已提交
288

B
Ben Skeggs 已提交
289
	nv_wr32(fifo, 0x003000 + (chid * 8), 0x00000000);
290
	return nvkm_fifo_channel_fini(&chan->base, suspend);
291
}
292

293 294 295 296 297 298 299 300 301 302
static struct nvkm_ofuncs
gf100_fifo_ofuncs = {
	.ctor = gf100_fifo_chan_ctor,
	.dtor = _nvkm_fifo_channel_dtor,
	.init = gf100_fifo_chan_init,
	.fini = gf100_fifo_chan_fini,
	.map  = _nvkm_fifo_channel_map,
	.rd32 = _nvkm_fifo_channel_rd32,
	.wr32 = _nvkm_fifo_channel_wr32,
	.ntfy = _nvkm_fifo_channel_ntfy
303
};
304

305 306 307
static struct nvkm_oclass
gf100_fifo_sclass[] = {
	{ FERMI_CHANNEL_GPFIFO, &gf100_fifo_ofuncs },
308 309 310 311 312 313
	{}
};

/*******************************************************************************
 * FIFO context - instmem heap and vm setup
 ******************************************************************************/
314

315
static int
316 317 318
gf100_fifo_context_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
			struct nvkm_oclass *oclass, void *data, u32 size,
			struct nvkm_object **pobject)
319
{
320
	struct gf100_fifo_base *base;
321
	int ret;
322

323 324 325
	ret = nvkm_fifo_context_create(parent, engine, oclass, NULL, 0x1000,
				       0x1000, NVOBJ_FLAG_ZERO_ALLOC |
				       NVOBJ_FLAG_HEAP, &base);
326 327 328
	*pobject = nv_object(base);
	if (ret)
		return ret;
329

330 331
	ret = nvkm_gpuobj_new(nv_object(base), NULL, 0x10000, 0x1000, 0,
			      &base->pgd);
332 333 334 335 336 337 338 339
	if (ret)
		return ret;

	nv_wo32(base, 0x0200, lower_32_bits(base->pgd->addr));
	nv_wo32(base, 0x0204, upper_32_bits(base->pgd->addr));
	nv_wo32(base, 0x0208, 0xffffffff);
	nv_wo32(base, 0x020c, 0x000000ff);

340
	ret = nvkm_vm_ref(nvkm_client(parent)->vm, &base->vm, base->pgd);
341 342
	if (ret)
		return ret;
343 344 345 346

	return 0;
}

347
static void
348
gf100_fifo_context_dtor(struct nvkm_object *object)
349
{
350 351 352 353
	struct gf100_fifo_base *base = (void *)object;
	nvkm_vm_ref(NULL, &base->vm, base->pgd);
	nvkm_gpuobj_ref(NULL, &base->pgd);
	nvkm_fifo_context_destroy(&base->base);
354 355
}

356 357
static struct nvkm_oclass
gf100_fifo_cclass = {
358
	.handle = NV_ENGCTX(FIFO, 0xc0),
359 360 361 362 363 364 365
	.ofuncs = &(struct nvkm_ofuncs) {
		.ctor = gf100_fifo_context_ctor,
		.dtor = gf100_fifo_context_dtor,
		.init = _nvkm_fifo_context_init,
		.fini = _nvkm_fifo_context_fini,
		.rd32 = _nvkm_fifo_context_rd32,
		.wr32 = _nvkm_fifo_context_wr32,
366 367 368 369 370 371
	},
};

/*******************************************************************************
 * PFIFO engine
 ******************************************************************************/
372

373
static inline int
B
Ben Skeggs 已提交
374
gf100_fifo_engidx(struct gf100_fifo *fifo, u32 engn)
375 376
{
	switch (engn) {
377 378 379 380 381 382
	case NVDEV_ENGINE_GR    : engn = 0; break;
	case NVDEV_ENGINE_MSVLD : engn = 1; break;
	case NVDEV_ENGINE_MSPPP : engn = 2; break;
	case NVDEV_ENGINE_MSPDEC: engn = 3; break;
	case NVDEV_ENGINE_CE0   : engn = 4; break;
	case NVDEV_ENGINE_CE1   : engn = 5; break;
383 384 385 386 387 388 389
	default:
		return -1;
	}

	return engn;
}

390
static inline struct nvkm_engine *
B
Ben Skeggs 已提交
391
gf100_fifo_engine(struct gf100_fifo *fifo, u32 engn)
392 393 394
{
	switch (engn) {
	case 0: engn = NVDEV_ENGINE_GR; break;
395
	case 1: engn = NVDEV_ENGINE_MSVLD; break;
396
	case 2: engn = NVDEV_ENGINE_MSPPP; break;
397
	case 3: engn = NVDEV_ENGINE_MSPDEC; break;
398 399
	case 4: engn = NVDEV_ENGINE_CE0; break;
	case 5: engn = NVDEV_ENGINE_CE1; break;
400 401 402 403
	default:
		return NULL;
	}

B
Ben Skeggs 已提交
404
	return nvkm_engine(fifo, engn);
405 406 407
}

static void
408
gf100_fifo_recover_work(struct work_struct *work)
409
{
B
Ben Skeggs 已提交
410
	struct gf100_fifo *fifo = container_of(work, typeof(*fifo), fault);
411
	struct nvkm_object *engine;
412 413 414 415
	unsigned long flags;
	u32 engn, engm = 0;
	u64 mask, todo;

B
Ben Skeggs 已提交
416 417 418 419
	spin_lock_irqsave(&fifo->base.lock, flags);
	mask = fifo->mask;
	fifo->mask = 0ULL;
	spin_unlock_irqrestore(&fifo->base.lock, flags);
420 421

	for (todo = mask; engn = __ffs64(todo), todo; todo &= ~(1 << engn))
B
Ben Skeggs 已提交
422 423
		engm |= 1 << gf100_fifo_engidx(fifo, engn);
	nv_mask(fifo, 0x002630, engm, engm);
424 425

	for (todo = mask; engn = __ffs64(todo), todo; todo &= ~(1 << engn)) {
B
Ben Skeggs 已提交
426
		if ((engine = (void *)nvkm_engine(fifo, engn))) {
427 428 429 430 431
			nv_ofuncs(engine)->fini(engine, false);
			WARN_ON(nv_ofuncs(engine)->init(engine));
		}
	}

B
Ben Skeggs 已提交
432 433 434
	gf100_fifo_runlist_update(fifo);
	nv_wr32(fifo, 0x00262c, engm);
	nv_mask(fifo, 0x002630, engm, 0x00000000);
435 436 437
}

static void
B
Ben Skeggs 已提交
438
gf100_fifo_recover(struct gf100_fifo *fifo, struct nvkm_engine *engine,
439
		   struct gf100_fifo_chan *chan)
440 441 442 443
{
	u32 chid = chan->base.chid;
	unsigned long flags;

B
Ben Skeggs 已提交
444
	nv_error(fifo, "%s engine fault on channel %d, recovering...\n",
445 446
		       nv_subdev(engine)->name, chid);

B
Ben Skeggs 已提交
447
	nv_mask(fifo, 0x003004 + (chid * 0x08), 0x00000001, 0x00000000);
448 449
	chan->state = KILLED;

B
Ben Skeggs 已提交
450 451 452 453
	spin_lock_irqsave(&fifo->base.lock, flags);
	fifo->mask |= 1ULL << nv_engidx(engine);
	spin_unlock_irqrestore(&fifo->base.lock, flags);
	schedule_work(&fifo->fault);
454 455
}

456
static int
B
Ben Skeggs 已提交
457
gf100_fifo_swmthd(struct gf100_fifo *fifo, u32 chid, u32 mthd, u32 data)
458
{
459 460
	struct gf100_fifo_chan *chan = NULL;
	struct nvkm_handle *bind;
461 462 463
	unsigned long flags;
	int ret = -EINVAL;

B
Ben Skeggs 已提交
464 465 466
	spin_lock_irqsave(&fifo->base.lock, flags);
	if (likely(chid >= fifo->base.min && chid <= fifo->base.max))
		chan = (void *)fifo->base.channel[chid];
467 468 469
	if (unlikely(!chan))
		goto out;

470
	bind = nvkm_namedb_get_class(nv_namedb(chan), 0x906e);
471 472 473
	if (likely(bind)) {
		if (!mthd || !nv_call(bind->object, mthd, data))
			ret = 0;
474
		nvkm_namedb_put(bind);
475 476 477
	}

out:
B
Ben Skeggs 已提交
478
	spin_unlock_irqrestore(&fifo->base.lock, flags);
479 480 481
	return ret;
}

482 483
static const struct nvkm_enum
gf100_fifo_sched_reason[] = {
B
Ben Skeggs 已提交
484 485 486 487
	{ 0x0a, "CTXSW_TIMEOUT" },
	{}
};

488
static void
B
Ben Skeggs 已提交
489
gf100_fifo_intr_sched_ctxsw(struct gf100_fifo *fifo)
490
{
491 492
	struct nvkm_engine *engine;
	struct gf100_fifo_chan *chan;
493 494 495
	u32 engn;

	for (engn = 0; engn < 6; engn++) {
B
Ben Skeggs 已提交
496
		u32 stat = nv_rd32(fifo, 0x002640 + (engn * 0x04));
497 498 499 500 501 502 503 504
		u32 busy = (stat & 0x80000000);
		u32 save = (stat & 0x00100000); /* maybe? */
		u32 unk0 = (stat & 0x00040000);
		u32 unk1 = (stat & 0x00001000);
		u32 chid = (stat & 0x0000007f);
		(void)save;

		if (busy && unk0 && unk1) {
B
Ben Skeggs 已提交
505
			if (!(chan = (void *)fifo->base.channel[chid]))
506
				continue;
B
Ben Skeggs 已提交
507
			if (!(engine = gf100_fifo_engine(fifo, engn)))
508
				continue;
B
Ben Skeggs 已提交
509
			gf100_fifo_recover(fifo, engine, chan);
510 511 512 513
		}
	}
}

B
Ben Skeggs 已提交
514
static void
B
Ben Skeggs 已提交
515
gf100_fifo_intr_sched(struct gf100_fifo *fifo)
B
Ben Skeggs 已提交
516
{
B
Ben Skeggs 已提交
517
	u32 intr = nv_rd32(fifo, 0x00254c);
B
Ben Skeggs 已提交
518
	u32 code = intr & 0x000000ff;
519
	const struct nvkm_enum *en;
B
Ben Skeggs 已提交
520 521
	char enunk[6] = "";

522
	en = nvkm_enum_find(gf100_fifo_sched_reason, code);
B
Ben Skeggs 已提交
523 524 525
	if (!en)
		snprintf(enunk, sizeof(enunk), "UNK%02x", code);

B
Ben Skeggs 已提交
526
	nv_error(fifo, "SCHED_ERROR [ %s ]\n", en ? en->name : enunk);
527 528 529

	switch (code) {
	case 0x0a:
B
Ben Skeggs 已提交
530
		gf100_fifo_intr_sched_ctxsw(fifo);
531 532 533 534
		break;
	default:
		break;
	}
B
Ben Skeggs 已提交
535 536
}

537 538
static const struct nvkm_enum
gf100_fifo_fault_engine[] = {
539
	{ 0x00, "PGRAPH", NULL, NVDEV_ENGINE_GR },
540 541 542
	{ 0x03, "PEEPHOLE", NULL, NVDEV_ENGINE_IFB },
	{ 0x04, "BAR1", NULL, NVDEV_SUBDEV_BAR },
	{ 0x05, "BAR3", NULL, NVDEV_SUBDEV_INSTMEM },
543
	{ 0x07, "PFIFO", NULL, NVDEV_ENGINE_FIFO },
544
	{ 0x10, "PMSVLD", NULL, NVDEV_ENGINE_MSVLD },
545
	{ 0x11, "PMSPPP", NULL, NVDEV_ENGINE_MSPPP },
B
Ben Skeggs 已提交
546
	{ 0x13, "PCOUNTER" },
547
	{ 0x14, "PMSPDEC", NULL, NVDEV_ENGINE_MSPDEC },
548 549
	{ 0x15, "PCE0", NULL, NVDEV_ENGINE_CE0 },
	{ 0x16, "PCE1", NULL, NVDEV_ENGINE_CE1 },
B
Ben Skeggs 已提交
550
	{ 0x17, "PDAEMON" },
551 552 553
	{}
};

554 555
static const struct nvkm_enum
gf100_fifo_fault_reason[] = {
B
Ben Skeggs 已提交
556 557 558 559 560 561 562 563 564
	{ 0x00, "PT_NOT_PRESENT" },
	{ 0x01, "PT_TOO_SHORT" },
	{ 0x02, "PAGE_NOT_PRESENT" },
	{ 0x03, "VM_LIMIT_EXCEEDED" },
	{ 0x04, "NO_CHANNEL" },
	{ 0x05, "PAGE_SYSTEM_ONLY" },
	{ 0x06, "PAGE_READ_ONLY" },
	{ 0x0a, "COMPRESSED_SYSRAM" },
	{ 0x0c, "INVALID_STORAGE_TYPE" },
565 566 567
	{}
};

568 569
static const struct nvkm_enum
gf100_fifo_fault_hubclient[] = {
570 571 572 573 574 575 576 577
	{ 0x01, "PCOPY0" },
	{ 0x02, "PCOPY1" },
	{ 0x04, "DISPATCH" },
	{ 0x05, "CTXCTL" },
	{ 0x06, "PFIFO" },
	{ 0x07, "BAR_READ" },
	{ 0x08, "BAR_WRITE" },
	{ 0x0b, "PVP" },
578
	{ 0x0c, "PMSPPP" },
579
	{ 0x0d, "PMSVLD" },
580 581 582 583 584 585 586
	{ 0x11, "PCOUNTER" },
	{ 0x12, "PDAEMON" },
	{ 0x14, "CCACHE" },
	{ 0x15, "CCACHE_POST" },
	{}
};

587 588
static const struct nvkm_enum
gf100_fifo_fault_gpcclient[] = {
589 590 591 592 593 594 595
	{ 0x01, "TEX" },
	{ 0x0c, "ESETUP" },
	{ 0x0e, "CTXCTL" },
	{ 0x0f, "PROP" },
	{}
};

596
static void
B
Ben Skeggs 已提交
597
gf100_fifo_intr_fault(struct gf100_fifo *fifo, int unit)
598
{
B
Ben Skeggs 已提交
599 600 601 602
	u32 inst = nv_rd32(fifo, 0x002800 + (unit * 0x10));
	u32 valo = nv_rd32(fifo, 0x002804 + (unit * 0x10));
	u32 vahi = nv_rd32(fifo, 0x002808 + (unit * 0x10));
	u32 stat = nv_rd32(fifo, 0x00280c + (unit * 0x10));
603
	u32 gpc    = (stat & 0x1f000000) >> 24;
604
	u32 client = (stat & 0x00001f00) >> 8;
605 606 607
	u32 write  = (stat & 0x00000080);
	u32 hub    = (stat & 0x00000040);
	u32 reason = (stat & 0x0000000f);
608 609 610
	struct nvkm_object *engctx = NULL, *object;
	struct nvkm_engine *engine = NULL;
	const struct nvkm_enum *er, *eu, *ec;
611 612 613 614
	char erunk[6] = "";
	char euunk[6] = "";
	char ecunk[6] = "";
	char gpcid[3] = "";
615

616
	er = nvkm_enum_find(gf100_fifo_fault_reason, reason);
617 618 619
	if (!er)
		snprintf(erunk, sizeof(erunk), "UNK%02X", reason);

620
	eu = nvkm_enum_find(gf100_fifo_fault_engine, unit);
621
	if (eu) {
622 623
		switch (eu->data2) {
		case NVDEV_SUBDEV_BAR:
B
Ben Skeggs 已提交
624
			nv_mask(fifo, 0x001704, 0x00000000, 0x00000000);
625 626
			break;
		case NVDEV_SUBDEV_INSTMEM:
B
Ben Skeggs 已提交
627
			nv_mask(fifo, 0x001714, 0x00000000, 0x00000000);
628 629
			break;
		case NVDEV_ENGINE_IFB:
B
Ben Skeggs 已提交
630
			nv_mask(fifo, 0x001718, 0x00000000, 0x00000000);
631 632
			break;
		default:
B
Ben Skeggs 已提交
633
			engine = nvkm_engine(fifo, eu->data2);
634
			if (engine)
635
				engctx = nvkm_engctx_get(engine, inst);
636
			break;
637
		}
638
	} else {
639
		snprintf(euunk, sizeof(euunk), "UNK%02x", unit);
640
	}
641

642
	if (hub) {
643
		ec = nvkm_enum_find(gf100_fifo_fault_hubclient, client);
644
	} else {
645
		ec = nvkm_enum_find(gf100_fifo_fault_gpcclient, client);
646
		snprintf(gpcid, sizeof(gpcid), "%d", gpc);
647
	}
648 649 650 651

	if (!ec)
		snprintf(ecunk, sizeof(ecunk), "UNK%02x", client);

B
Ben Skeggs 已提交
652
	nv_error(fifo, "%s fault at 0x%010llx [%s] from %s/%s%s%s%s on "
653 654 655 656
		       "channel 0x%010llx [%s]\n", write ? "write" : "read",
		 (u64)vahi << 32 | valo, er ? er->name : erunk,
		 eu ? eu->name : euunk, hub ? "" : "GPC", gpcid, hub ? "" : "/",
		 ec ? ec->name : ecunk, (u64)inst << 12,
657
		 nvkm_client_name(engctx));
658

659 660 661
	object = engctx;
	while (object) {
		switch (nv_mclass(object)) {
662
		case FERMI_CHANNEL_GPFIFO:
B
Ben Skeggs 已提交
663
			gf100_fifo_recover(fifo, engine, (void *)object);
664 665 666 667 668
			break;
		}
		object = object->parent;
	}

669
	nvkm_engctx_put(engctx);
670 671
}

672 673
static const struct nvkm_bitfield
gf100_fifo_pbdma_intr[] = {
674 675 676 677 678
/*	{ 0x00008000, "" }	seen with null ib push */
	{ 0x00200000, "ILLEGAL_MTHD" },
	{ 0x00800000, "EMPTY_SUBC" },
	{}
};
679

680
static void
B
Ben Skeggs 已提交
681
gf100_fifo_intr_pbdma(struct gf100_fifo *fifo, int unit)
682
{
B
Ben Skeggs 已提交
683 684 685 686
	u32 stat = nv_rd32(fifo, 0x040108 + (unit * 0x2000));
	u32 addr = nv_rd32(fifo, 0x0400c0 + (unit * 0x2000));
	u32 data = nv_rd32(fifo, 0x0400c4 + (unit * 0x2000));
	u32 chid = nv_rd32(fifo, 0x040120 + (unit * 0x2000)) & 0x7f;
687
	u32 subc = (addr & 0x00070000) >> 16;
688
	u32 mthd = (addr & 0x00003ffc);
689
	u32 show = stat;
690

691
	if (stat & 0x00800000) {
B
Ben Skeggs 已提交
692
		if (!gf100_fifo_swmthd(fifo, chid, mthd, data))
693 694 695
			show &= ~0x00800000;
	}

696
	if (show) {
B
Ben Skeggs 已提交
697
		nv_error(fifo, "PBDMA%d:", unit);
698
		nvkm_bitfield_print(gf100_fifo_pbdma_intr, show);
M
Marcin Slusarz 已提交
699
		pr_cont("\n");
B
Ben Skeggs 已提交
700
		nv_error(fifo,
701
			 "PBDMA%d: ch %d [%s] subc %d mthd 0x%04x data 0x%08x\n",
702
			 unit, chid,
B
Ben Skeggs 已提交
703
			 nvkm_client_name_for_fifo_chid(&fifo->base, chid),
704
			 subc, mthd, data);
705
	}
706

B
Ben Skeggs 已提交
707 708
	nv_wr32(fifo, 0x0400c0 + (unit * 0x2000), 0x80600008);
	nv_wr32(fifo, 0x040108 + (unit * 0x2000), stat);
709 710
}

B
Ben Skeggs 已提交
711
static void
B
Ben Skeggs 已提交
712
gf100_fifo_intr_runlist(struct gf100_fifo *fifo)
B
Ben Skeggs 已提交
713
{
B
Ben Skeggs 已提交
714
	u32 intr = nv_rd32(fifo, 0x002a00);
B
Ben Skeggs 已提交
715 716

	if (intr & 0x10000000) {
B
Ben Skeggs 已提交
717 718
		wake_up(&fifo->runlist.wait);
		nv_wr32(fifo, 0x002a00, 0x10000000);
B
Ben Skeggs 已提交
719 720 721 722
		intr &= ~0x10000000;
	}

	if (intr) {
B
Ben Skeggs 已提交
723 724
		nv_error(fifo, "RUNLIST 0x%08x\n", intr);
		nv_wr32(fifo, 0x002a00, intr);
B
Ben Skeggs 已提交
725 726 727
	}
}

B
Ben Skeggs 已提交
728
static void
B
Ben Skeggs 已提交
729
gf100_fifo_intr_engine_unit(struct gf100_fifo *fifo, int engn)
B
Ben Skeggs 已提交
730
{
B
Ben Skeggs 已提交
731 732
	u32 intr = nv_rd32(fifo, 0x0025a8 + (engn * 0x04));
	u32 inte = nv_rd32(fifo, 0x002628);
B
Ben Skeggs 已提交
733 734
	u32 unkn;

B
Ben Skeggs 已提交
735
	nv_wr32(fifo, 0x0025a8 + (engn * 0x04), intr);
736

B
Ben Skeggs 已提交
737 738 739
	for (unkn = 0; unkn < 8; unkn++) {
		u32 ints = (intr >> (unkn * 0x04)) & inte;
		if (ints & 0x1) {
B
Ben Skeggs 已提交
740
			nvkm_fifo_uevent(&fifo->base);
B
Ben Skeggs 已提交
741 742 743
			ints &= ~1;
		}
		if (ints) {
B
Ben Skeggs 已提交
744 745
			nv_error(fifo, "ENGINE %d %d %01x", engn, unkn, ints);
			nv_mask(fifo, 0x002628, ints, 0);
B
Ben Skeggs 已提交
746 747 748 749 750
		}
	}
}

static void
B
Ben Skeggs 已提交
751
gf100_fifo_intr_engine(struct gf100_fifo *fifo)
B
Ben Skeggs 已提交
752
{
B
Ben Skeggs 已提交
753
	u32 mask = nv_rd32(fifo, 0x0025a4);
B
Ben Skeggs 已提交
754 755
	while (mask) {
		u32 unit = __ffs(mask);
B
Ben Skeggs 已提交
756
		gf100_fifo_intr_engine_unit(fifo, unit);
B
Ben Skeggs 已提交
757 758 759 760
		mask &= ~(1 << unit);
	}
}

761
static void
762
gf100_fifo_intr(struct nvkm_subdev *subdev)
763
{
B
Ben Skeggs 已提交
764 765 766
	struct gf100_fifo *fifo = (void *)subdev;
	u32 mask = nv_rd32(fifo, 0x002140);
	u32 stat = nv_rd32(fifo, 0x002100) & mask;
767

768
	if (stat & 0x00000001) {
B
Ben Skeggs 已提交
769 770 771
		u32 intr = nv_rd32(fifo, 0x00252c);
		nv_warn(fifo, "INTR 0x00000001: 0x%08x\n", intr);
		nv_wr32(fifo, 0x002100, 0x00000001);
772 773 774
		stat &= ~0x00000001;
	}

775
	if (stat & 0x00000100) {
B
Ben Skeggs 已提交
776 777
		gf100_fifo_intr_sched(fifo);
		nv_wr32(fifo, 0x002100, 0x00000100);
778 779 780
		stat &= ~0x00000100;
	}

781
	if (stat & 0x00010000) {
B
Ben Skeggs 已提交
782 783 784
		u32 intr = nv_rd32(fifo, 0x00256c);
		nv_warn(fifo, "INTR 0x00010000: 0x%08x\n", intr);
		nv_wr32(fifo, 0x002100, 0x00010000);
785 786 787 788
		stat &= ~0x00010000;
	}

	if (stat & 0x01000000) {
B
Ben Skeggs 已提交
789 790 791
		u32 intr = nv_rd32(fifo, 0x00258c);
		nv_warn(fifo, "INTR 0x01000000: 0x%08x\n", intr);
		nv_wr32(fifo, 0x002100, 0x01000000);
792 793 794
		stat &= ~0x01000000;
	}

795
	if (stat & 0x10000000) {
B
Ben Skeggs 已提交
796
		u32 mask = nv_rd32(fifo, 0x00259c);
797 798
		while (mask) {
			u32 unit = __ffs(mask);
B
Ben Skeggs 已提交
799 800
			gf100_fifo_intr_fault(fifo, unit);
			nv_wr32(fifo, 0x00259c, (1 << unit));
801
			mask &= ~(1 << unit);
802 803 804 805 806
		}
		stat &= ~0x10000000;
	}

	if (stat & 0x20000000) {
B
Ben Skeggs 已提交
807
		u32 mask = nv_rd32(fifo, 0x0025a0);
808 809
		while (mask) {
			u32 unit = __ffs(mask);
B
Ben Skeggs 已提交
810 811
			gf100_fifo_intr_pbdma(fifo, unit);
			nv_wr32(fifo, 0x0025a0, (1 << unit));
812
			mask &= ~(1 << unit);
813 814 815 816
		}
		stat &= ~0x20000000;
	}

817
	if (stat & 0x40000000) {
B
Ben Skeggs 已提交
818
		gf100_fifo_intr_runlist(fifo);
819 820 821
		stat &= ~0x40000000;
	}

822
	if (stat & 0x80000000) {
B
Ben Skeggs 已提交
823
		gf100_fifo_intr_engine(fifo);
824 825 826
		stat &= ~0x80000000;
	}

827
	if (stat) {
B
Ben Skeggs 已提交
828 829 830
		nv_error(fifo, "INTR 0x%08x\n", stat);
		nv_mask(fifo, 0x002140, stat, 0x00000000);
		nv_wr32(fifo, 0x002100, stat);
831 832
	}
}
833

834
static void
835
gf100_fifo_uevent_init(struct nvkm_event *event, int type, int index)
836
{
837
	struct nvkm_fifo *fifo = container_of(event, typeof(*fifo), uevent);
838
	nv_mask(fifo, 0x002140, 0x80000000, 0x80000000);
839 840 841
}

static void
842
gf100_fifo_uevent_fini(struct nvkm_event *event, int type, int index)
843
{
844
	struct nvkm_fifo *fifo = container_of(event, typeof(*fifo), uevent);
845
	nv_mask(fifo, 0x002140, 0x80000000, 0x00000000);
846 847
}

848
static const struct nvkm_event_func
849 850 851 852
gf100_fifo_uevent_func = {
	.ctor = nvkm_fifo_uevent_ctor,
	.init = gf100_fifo_uevent_init,
	.fini = gf100_fifo_uevent_fini,
853 854
};

855
static int
856 857 858
gf100_fifo_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
		struct nvkm_oclass *oclass, void *data, u32 size,
		struct nvkm_object **pobject)
859
{
B
Ben Skeggs 已提交
860
	struct gf100_fifo *fifo;
861 862
	int ret;

B
Ben Skeggs 已提交
863 864
	ret = nvkm_fifo_create(parent, engine, oclass, 0, 127, &fifo);
	*pobject = nv_object(fifo);
865 866 867
	if (ret)
		return ret;

B
Ben Skeggs 已提交
868
	INIT_WORK(&fifo->fault, gf100_fifo_recover_work);
869

B
Ben Skeggs 已提交
870 871
	ret = nvkm_gpuobj_new(nv_object(fifo), NULL, 0x1000, 0x1000, 0,
			      &fifo->runlist.mem[0]);
872 873 874
	if (ret)
		return ret;

B
Ben Skeggs 已提交
875 876
	ret = nvkm_gpuobj_new(nv_object(fifo), NULL, 0x1000, 0x1000, 0,
			      &fifo->runlist.mem[1]);
877 878 879
	if (ret)
		return ret;

B
Ben Skeggs 已提交
880
	init_waitqueue_head(&fifo->runlist.wait);
B
Ben Skeggs 已提交
881

B
Ben Skeggs 已提交
882 883
	ret = nvkm_gpuobj_new(nv_object(fifo), NULL, 128 * 0x1000, 0x1000, 0,
			      &fifo->user.mem);
884 885 886
	if (ret)
		return ret;

B
Ben Skeggs 已提交
887 888
	ret = nvkm_gpuobj_map(fifo->user.mem, NV_MEM_ACCESS_RW,
			      &fifo->user.bar);
889 890 891
	if (ret)
		return ret;

B
Ben Skeggs 已提交
892
	ret = nvkm_event_init(&gf100_fifo_uevent_func, 1, 1, &fifo->base.uevent);
893 894
	if (ret)
		return ret;
895

B
Ben Skeggs 已提交
896 897 898 899
	nv_subdev(fifo)->unit = 0x00000100;
	nv_subdev(fifo)->intr = gf100_fifo_intr;
	nv_engine(fifo)->cclass = &gf100_fifo_cclass;
	nv_engine(fifo)->sclass = gf100_fifo_sclass;
900 901 902
	return 0;
}

903
static void
904
gf100_fifo_dtor(struct nvkm_object *object)
905
{
B
Ben Skeggs 已提交
906
	struct gf100_fifo *fifo = (void *)object;
907

B
Ben Skeggs 已提交
908 909 910 911
	nvkm_gpuobj_unmap(&fifo->user.bar);
	nvkm_gpuobj_ref(NULL, &fifo->user.mem);
	nvkm_gpuobj_ref(NULL, &fifo->runlist.mem[0]);
	nvkm_gpuobj_ref(NULL, &fifo->runlist.mem[1]);
912

B
Ben Skeggs 已提交
913
	nvkm_fifo_destroy(&fifo->base);
914 915
}

916
static int
917
gf100_fifo_init(struct nvkm_object *object)
918
{
B
Ben Skeggs 已提交
919
	struct gf100_fifo *fifo = (void *)object;
920
	int ret, i;
921

B
Ben Skeggs 已提交
922
	ret = nvkm_fifo_init(&fifo->base);
923 924
	if (ret)
		return ret;
925

B
Ben Skeggs 已提交
926 927
	nv_wr32(fifo, 0x000204, 0xffffffff);
	nv_wr32(fifo, 0x002204, 0xffffffff);
928

B
Ben Skeggs 已提交
929 930
	fifo->spoon_nr = hweight32(nv_rd32(fifo, 0x002204));
	nv_debug(fifo, "%d PBDMA unit(s)\n", fifo->spoon_nr);
931

932
	/* assign engines to PBDMAs */
B
Ben Skeggs 已提交
933 934 935 936 937 938 939
	if (fifo->spoon_nr >= 3) {
		nv_wr32(fifo, 0x002208, ~(1 << 0)); /* PGRAPH */
		nv_wr32(fifo, 0x00220c, ~(1 << 1)); /* PVP */
		nv_wr32(fifo, 0x002210, ~(1 << 1)); /* PMSPP */
		nv_wr32(fifo, 0x002214, ~(1 << 1)); /* PMSVLD */
		nv_wr32(fifo, 0x002218, ~(1 << 2)); /* PCE0 */
		nv_wr32(fifo, 0x00221c, ~(1 << 1)); /* PCE1 */
940
	}
941

942
	/* PBDMA[n] */
B
Ben Skeggs 已提交
943 944 945 946
	for (i = 0; i < fifo->spoon_nr; i++) {
		nv_mask(fifo, 0x04013c + (i * 0x2000), 0x10000100, 0x00000000);
		nv_wr32(fifo, 0x040108 + (i * 0x2000), 0xffffffff); /* INTR */
		nv_wr32(fifo, 0x04010c + (i * 0x2000), 0xfffffeff); /* INTREN */
947
	}
948

B
Ben Skeggs 已提交
949 950
	nv_mask(fifo, 0x002200, 0x00000001, 0x00000001);
	nv_wr32(fifo, 0x002254, 0x10000000 | fifo->user.bar.offset >> 12);
951

B
Ben Skeggs 已提交
952 953 954
	nv_wr32(fifo, 0x002100, 0xffffffff);
	nv_wr32(fifo, 0x002140, 0x7fffffff);
	nv_wr32(fifo, 0x002628, 0x00000001); /* ENGINE_INTR_EN */
955
	return 0;
956
}
957

958 959
struct nvkm_oclass *
gf100_fifo_oclass = &(struct nvkm_oclass) {
960
	.handle = NV_ENGINE(FIFO, 0xc0),
961 962 963 964 965
	.ofuncs = &(struct nvkm_ofuncs) {
		.ctor = gf100_fifo_ctor,
		.dtor = gf100_fifo_dtor,
		.init = gf100_fifo_init,
		.fini = _nvkm_fifo_fini,
966 967
	},
};