em28xx-core.c 22.7 KB
Newer Older
1
/*
2
   em28xx-core.c - driver for Empia EM2800/EM2820/2840 USB video capture devices
3

4 5
   Copyright (C) 2005 Ludovico Cavedon <cavedon@sssup.it>
		      Markus Rechberger <mrechberger@gmail.com>
6
		      Mauro Carvalho Chehab <mchehab@infradead.org>
7
		      Sascha Sommer <saschasommer@freenet.de>
8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29

   This program is free software; you can redistribute it and/or modify
   it under the terms of the GNU General Public License as published by
   the Free Software Foundation; either version 2 of the License, or
   (at your option) any later version.

   This program is distributed in the hope that it will be useful,
   but WITHOUT ANY WARRANTY; without even the implied warranty of
   MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
   GNU General Public License for more details.

   You should have received a copy of the GNU General Public License
   along with this program; if not, write to the Free Software
   Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

#include <linux/init.h>
#include <linux/list.h>
#include <linux/module.h>
#include <linux/usb.h>
#include <linux/vmalloc.h>

30
#include "em28xx.h"
31 32 33

/* #define ENABLE_DEBUG_ISOC_FRAMES */

34
static unsigned int core_debug;
35 36 37
module_param(core_debug,int,0644);
MODULE_PARM_DESC(core_debug,"enable debug messages [core]");

38
#define em28xx_coredbg(fmt, arg...) do {\
39 40
	if (core_debug) \
		printk(KERN_INFO "%s %s :"fmt, \
41
			 dev->name, __func__ , ##arg); } while (0)
42

43
static unsigned int reg_debug;
44 45 46
module_param(reg_debug,int,0644);
MODULE_PARM_DESC(reg_debug,"enable debug messages [URB reg]");

47
#define em28xx_regdbg(fmt, arg...) do {\
48 49
	if (reg_debug) \
		printk(KERN_INFO "%s %s :"fmt, \
50
			 dev->name, __func__ , ##arg); } while (0)
51

52
static int alt = EM28XX_PINOUT;
53 54 55
module_param(alt, int, 0644);
MODULE_PARM_DESC(alt, "alternate setting to use for video endpoint");

56 57 58 59 60 61
/* FIXME */
#define em28xx_isocdbg(fmt, arg...) do {\
	if (core_debug) \
		printk(KERN_INFO "%s %s :"fmt, \
			 dev->name, __func__ , ##arg); } while (0)

62
/*
63
 * em28xx_read_reg_req()
64 65
 * reads data from the usb device specifying bRequest
 */
66
int em28xx_read_reg_req_len(struct em28xx *dev, u8 req, u16 reg,
67 68 69 70
				   char *buf, int len)
{
	int ret, byte;

71
	if (dev->state & DEV_DISCONNECTED)
72 73 74 75
		return -ENODEV;

	if (len > URB_MAX_CTRL_SIZE)
		return -EINVAL;
76

77
	em28xx_regdbg("req=%02x, reg=%02x ", req, reg);
78

79
	mutex_lock(&dev->ctrl_urb_lock);
80 81
	ret = usb_control_msg(dev->udev, usb_rcvctrlpipe(dev->udev, 0), req,
			      USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
82 83 84 85
			      0x0000, reg, dev->urb_buf, len, HZ);
	if (ret < 0) {
		if (reg_debug)
			printk(" failed!\n");
86
		mutex_unlock(&dev->ctrl_urb_lock);
87 88 89 90 91
		return ret;
	}

	if (len)
		memcpy(buf, dev->urb_buf, len);
92

93 94
	mutex_unlock(&dev->ctrl_urb_lock);

95
	if (reg_debug) {
96
		printk("%02x values: ", ret);
97
		for (byte = 0; byte < len; byte++)
98 99
			printk(" %02x", (unsigned char)buf[byte]);
		printk("\n");
100 101 102 103 104 105
	}

	return ret;
}

/*
106
 * em28xx_read_reg_req()
107 108
 * reads data from the usb device specifying bRequest
 */
109
int em28xx_read_reg_req(struct em28xx *dev, u8 req, u16 reg)
110 111 112 113
{
	u8 val;
	int ret;

114 115 116
	if (dev->state & DEV_DISCONNECTED)
		return(-ENODEV);

117
	em28xx_regdbg("req=%02x, reg=%02x:", req, reg);
118

119
	mutex_lock(&dev->ctrl_urb_lock);
120 121
	ret = usb_control_msg(dev->udev, usb_rcvctrlpipe(dev->udev, 0), req,
			      USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
122
			      0x0000, reg, dev->urb_buf, 1, HZ);
123 124 125
	val = dev->urb_buf[0];
	mutex_unlock(&dev->ctrl_urb_lock);

126 127 128 129
	if (ret < 0) {
		printk(" failed!\n");
		return ret;
	}
130

131 132
	if (reg_debug)
		printk("%02x\n", (unsigned char) val);
133 134 135 136

	return val;
}

137
int em28xx_read_reg(struct em28xx *dev, u16 reg)
138
{
139
	return em28xx_read_reg_req(dev, USB_REQ_GET_STATUS, reg);
140 141 142
}

/*
143
 * em28xx_write_regs_req()
144 145
 * sends data to the usb device, specifying bRequest
 */
146
int em28xx_write_regs_req(struct em28xx *dev, u8 req, u16 reg, char *buf,
147 148 149 150
				 int len)
{
	int ret;

151
	if (dev->state & DEV_DISCONNECTED)
152 153
		return -ENODEV;

154
	if ((len < 1) || (len > URB_MAX_CTRL_SIZE))
155
		return -EINVAL;
156

157
	em28xx_regdbg("req=%02x reg=%02x:", req, reg);
158 159 160
	if (reg_debug) {
		int i;
		for (i = 0; i < len; ++i)
161 162
			printk(" %02x", (unsigned char)buf[i]);
		printk("\n");
163 164
	}

165
	mutex_lock(&dev->ctrl_urb_lock);
166
	memcpy(dev->urb_buf, buf, len);
167 168
	ret = usb_control_msg(dev->udev, usb_sndctrlpipe(dev->udev, 0), req,
			      USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
169
			      0x0000, reg, dev->urb_buf, len, HZ);
170
	mutex_unlock(&dev->ctrl_urb_lock);
171

172 173 174
	if (dev->wait_after_write)
		msleep(dev->wait_after_write);

175 176 177
	return ret;
}

178
int em28xx_write_regs(struct em28xx *dev, u16 reg, char *buf, int len)
179
{
180 181 182 183 184 185 186 187 188 189
	int rc;

	rc = em28xx_write_regs_req(dev, USB_REQ_GET_STATUS, reg, buf, len);

	/* Stores GPO/GPIO values at the cache, if changed
	   Only write values should be stored, since input on a GPIO
	   register will return the input bits.
	   Not sure what happens on reading GPO register.
	 */
	if (rc >= 0) {
190
		if (reg == dev->reg_gpo_num)
191
			dev->reg_gpo = buf[0];
192
		else if (reg == dev->reg_gpio_num)
193 194 195 196
			dev->reg_gpio = buf[0];
	}

	return rc;
197 198 199
}

/*
200
 * em28xx_write_reg_bits()
201 202 203
 * sets only some bits (specified by bitmask) of a register, by first reading
 * the actual value
 */
204
static int em28xx_write_reg_bits(struct em28xx *dev, u16 reg, u8 val,
205 206 207 208
				 u8 bitmask)
{
	int oldval;
	u8 newval;
209

210
	/* Uses cache for gpo/gpio registers */
211
	if (reg == dev->reg_gpo_num)
212
		oldval = dev->reg_gpo;
213
	else if (reg == dev->reg_gpio_num)
214 215 216
		oldval = dev->reg_gpio;
	else
		oldval = em28xx_read_reg(dev, reg);
217 218

	if (oldval < 0)
219
		return oldval;
220

221
	newval = (((u8) oldval) & ~bitmask) | (val & bitmask);
222

223
	return em28xx_write_regs(dev, reg, &newval, 1);
224 225
}

226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273
/*
 * em28xx_is_ac97_ready()
 * Checks if ac97 is ready
 */
static int em28xx_is_ac97_ready(struct em28xx *dev)
{
	int ret, i;

	/* Wait up to 50 ms for AC97 command to complete */
	for (i = 0; i < 10; i++, msleep(5)) {
		ret = em28xx_read_reg(dev, EM28XX_R43_AC97BUSY);
		if (ret < 0)
			return ret;

		if (!(ret & 0x01))
			return 0;
	}

	em28xx_warn("AC97 command still being executed: not handled properly!\n");
	return -EBUSY;
}

/*
 * em28xx_read_ac97()
 * write a 16 bit value to the specified AC97 address (LSB first!)
 */
static int em28xx_read_ac97(struct em28xx *dev, u8 reg)
{
	int ret;
	u8 addr = (reg & 0x7f) | 0x80;
	u16 val;

	ret = em28xx_is_ac97_ready(dev);
	if (ret < 0)
		return ret;

	ret = em28xx_write_regs(dev, EM28XX_R42_AC97ADDR, &addr, 1);
	if (ret < 0)
		return ret;

	ret = dev->em28xx_read_reg_req_len(dev, 0, EM28XX_R40_AC97LSB,
					   (u8 *)&val, sizeof(val));

	if (ret < 0)
		return ret;
	return le16_to_cpu(val);
}

274
/*
275
 * em28xx_write_ac97()
276 277
 * write a 16 bit value to the specified AC97 address (LSB first!)
 */
278
static int em28xx_write_ac97(struct em28xx *dev, u8 reg, u16 val)
279
{
280
	int ret;
281
	u8 addr = reg & 0x7f;
282 283 284 285 286 287 288
	__le16 value;

	value = cpu_to_le16(val);

	ret = em28xx_is_ac97_ready(dev);
	if (ret < 0)
		return ret;
289

290
	ret = em28xx_write_regs(dev, EM28XX_R40_AC97LSB, (u8 *) &value, 2);
291
	if (ret < 0)
292
		return ret;
293

294
	ret = em28xx_write_regs(dev, EM28XX_R42_AC97ADDR, &addr, 1);
295
	if (ret < 0)
296
		return ret;
297

298 299
	return 0;
}
300

301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316
struct em28xx_input_table {
	enum em28xx_amux amux;
	u8		 reg;
};

static struct em28xx_input_table inputs[] = {
	{ EM28XX_AMUX_VIDEO, 	AC97_VIDEO_VOL   },
	{ EM28XX_AMUX_LINE_IN,	AC97_LINEIN_VOL  },
	{ EM28XX_AMUX_PHONE,	AC97_PHONE_VOL   },
	{ EM28XX_AMUX_MIC,	AC97_MIC_VOL     },
	{ EM28XX_AMUX_CD,	AC97_CD_VOL      },
	{ EM28XX_AMUX_AUX,	AC97_AUX_VOL     },
	{ EM28XX_AMUX_PCM_OUT,	AC97_PCM_OUT_VOL },
};

static int set_ac97_input(struct em28xx *dev)
317
{
318 319
	int ret, i;
	enum em28xx_amux amux = dev->ctl_ainput;
320

321 322 323 324 325
	/* EM28XX_AMUX_VIDEO2 is a special case used to indicate that
	   em28xx should point to LINE IN, while AC97 should use VIDEO
	 */
	if (amux == EM28XX_AMUX_VIDEO2)
		amux = dev->ctl_ainput;
326

327 328 329 330 331 332
	/* Mute all entres but the one that were selected */
	for (i = 0; i < ARRAY_SIZE(inputs); i++) {
		if (amux == inputs[i].amux)
			ret = em28xx_write_ac97(dev, inputs[i].reg, 0x0808);
		else
			ret = em28xx_write_ac97(dev, inputs[i].reg, 0x8000);
333

334 335 336 337 338
		if (ret < 0)
			em28xx_warn("couldn't setup AC97 register %d\n",
				     inputs[i].reg);
	}
	return 0;
339 340
}

341
static int em28xx_set_audio_source(struct em28xx *dev)
342
{
343
	int ret;
344 345 346
	u8 input;

	if (dev->is_em2800) {
347
		if (dev->ctl_ainput == EM28XX_AMUX_VIDEO)
348
			input = EM2800_AUDIO_SRC_TUNER;
349 350
		else
			input = EM2800_AUDIO_SRC_LINE;
351

352
		ret = em28xx_write_regs(dev, EM2800_R08_AUDIOSRC, &input, 1);
353 354 355 356 357 358 359 360 361 362 363
		if (ret < 0)
			return ret;
	}

	if (dev->has_msp34xx)
		input = EM28XX_AUDIO_SRC_TUNER;
	else {
		switch (dev->ctl_ainput) {
		case EM28XX_AMUX_VIDEO:
			input = EM28XX_AUDIO_SRC_TUNER;
			break;
364
		default:
365 366 367 368 369
			input = EM28XX_AUDIO_SRC_LINE;
			break;
		}
	}

370
	ret = em28xx_write_reg_bits(dev, EM28XX_R0E_AUDIOSRC, input, 0xc0);
371 372
	if (ret < 0)
		return ret;
373
	msleep(5);
374

375 376 377
	switch (dev->audio_mode.ac97) {
	case EM28XX_NO_AC97:
		break;
378 379
	default:
		ret = set_ac97_input(dev);
380
	}
381

382
	return ret;
383 384
}

385
int em28xx_audio_analog_set(struct em28xx *dev)
386
{
387
	int ret;
388
	u8 xclk = 0x07;
389

390 391
	if (!dev->audio_mode.has_audio)
		return 0;
392

393 394 395
	/* It is assumed that all devices use master volume for output.
	   It would be possible to use also line output.
	 */
396 397 398
	if (dev->audio_mode.ac97 != EM28XX_NO_AC97) {
		/* Mute */
		ret = em28xx_write_ac97(dev, AC97_MASTER_VOL, 0x8000);
399

400 401 402
		if (ret < 0)
			return ret;
	}
403

404 405 406 407 408 409
	if (dev->has_12mhz_i2s)
		xclk |= 0x20;

	if (!dev->mute)
		xclk |= 0x80;

410
	ret = em28xx_write_reg_bits(dev, EM28XX_R0F_XCLK, xclk, 0xa7);
411 412
	if (ret < 0)
		return ret;
413
	msleep(10);
414 415 416

	/* Selects the proper audio input */
	ret = em28xx_set_audio_source(dev);
417

418 419 420 421 422 423 424 425 426 427 428 429 430 431
	/* Sets volume */
	if (dev->audio_mode.ac97 != EM28XX_NO_AC97) {
		int vol;

		/* LSB: left channel - both channels with the same level */
		vol = (0x1f - dev->volume) | ((0x1f - dev->volume) << 8);

		/* Mute device, if needed */
		if (dev->mute)
			vol |= 0x8000;

		/* Sets volume */
		ret = em28xx_write_ac97(dev, AC97_MASTER_VOL, vol);
	}
432

433 434 435
	return ret;
}
EXPORT_SYMBOL_GPL(em28xx_audio_analog_set);
436

437 438 439
int em28xx_audio_setup(struct em28xx *dev)
{
	int vid1, vid2, feat, cfg;
440
	u32 vid;
441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491

	if (dev->chip_id == CHIP_ID_EM2874) {
		/* Digital only device - don't load any alsa module */
		dev->audio_mode.has_audio = 0;
		dev->has_audio_class = 0;
		dev->has_alsa_audio = 0;
		return 0;
	}

	/* If device doesn't support Usb Audio Class, use vendor class */
	if (!dev->has_audio_class)
		dev->has_alsa_audio = 1;

	dev->audio_mode.has_audio = 1;

	/* See how this device is configured */
	cfg = em28xx_read_reg(dev, EM28XX_R00_CHIPCFG);
	if (cfg < 0)
		cfg = EM28XX_CHIPCFG_AC97; /* Be conservative */
	else
		em28xx_info("Config register raw data: 0x%02x\n", cfg);

	if ((cfg & EM28XX_CHIPCFG_AUDIOMASK) ==
		    EM28XX_CHIPCFG_I2S_3_SAMPRATES) {
		em28xx_info("I2S Audio (3 sample rates)\n");
		dev->audio_mode.i2s_3rates = 1;
	}
	if ((cfg & EM28XX_CHIPCFG_AUDIOMASK) ==
		    EM28XX_CHIPCFG_I2S_5_SAMPRATES) {
		em28xx_info("I2S Audio (5 sample rates)\n");
		dev->audio_mode.i2s_5rates = 1;
	}

	if (!(cfg & EM28XX_CHIPCFG_AC97)) {
		dev->audio_mode.ac97 = EM28XX_NO_AC97;
		goto init_audio;
	}

	dev->audio_mode.ac97 = EM28XX_AC97_OTHER;

	vid1 = em28xx_read_ac97(dev, AC97_VENDOR_ID1);
	if (vid1 < 0) {
		/* Device likely doesn't support AC97 */
		em28xx_warn("AC97 chip type couldn't be determined\n");
		goto init_audio;
	}

	vid2 = em28xx_read_ac97(dev, AC97_VENDOR_ID2);
	if (vid2 < 0)
		goto init_audio;

492 493 494 495
	vid = vid1 << 16 | vid2;

	dev->audio_mode.ac97_vendor_id = vid;
	em28xx_warn("AC97 vendor ID = 0x%08x\n", vid);
496 497 498 499 500 501 502 503

	feat = em28xx_read_ac97(dev, AC97_RESET);
	if (feat < 0)
		goto init_audio;

	dev->audio_mode.ac97_feat = feat;
	em28xx_warn("AC97 features = 0x%04x\n", feat);

504 505
	/* Try to identify what audio processor we have */
	if ((vid == 0xffffffff) && (feat == 0x6a90))
506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527
		dev->audio_mode.ac97 = EM28XX_AC97_EM202;

init_audio:
	/* Reports detected AC97 processor */
	switch (dev->audio_mode.ac97) {
	case EM28XX_NO_AC97:
		em28xx_info("No AC97 audio processor\n");
		break;
	case EM28XX_AC97_EM202:
		em28xx_info("Empia 202 AC97 audio processor detected\n");
		break;
	case EM28XX_AC97_OTHER:
		em28xx_warn("Unknown AC97 audio processor detected!\n");
		break;
	default:
		break;
	}

	return em28xx_audio_analog_set(dev);
}
EXPORT_SYMBOL_GPL(em28xx_audio_setup);

528
int em28xx_colorlevels_set_default(struct em28xx *dev)
529
{
530 531 532 533 534 535 536 537 538 539 540 541 542 543
	em28xx_write_regs(dev, EM28XX_R20_YGAIN, "\x10", 1);	/* contrast */
	em28xx_write_regs(dev, EM28XX_R21_YOFFSET, "\x00", 1);	/* brightness */
	em28xx_write_regs(dev, EM28XX_R22_UVGAIN, "\x10", 1);	/* saturation */
	em28xx_write_regs(dev, EM28XX_R23_UOFFSET, "\x00", 1);
	em28xx_write_regs(dev, EM28XX_R24_VOFFSET, "\x00", 1);
	em28xx_write_regs(dev, EM28XX_R25_SHARPNESS, "\x00", 1);

	em28xx_write_regs(dev, EM28XX_R14_GAMMA, "\x20", 1);
	em28xx_write_regs(dev, EM28XX_R15_RGAIN, "\x20", 1);
	em28xx_write_regs(dev, EM28XX_R16_GGAIN, "\x20", 1);
	em28xx_write_regs(dev, EM28XX_R17_BGAIN, "\x20", 1);
	em28xx_write_regs(dev, EM28XX_R18_ROFFSET, "\x00", 1);
	em28xx_write_regs(dev, EM28XX_R19_GOFFSET, "\x00", 1);
	return em28xx_write_regs(dev, EM28XX_R1A_BOFFSET, "\x00", 1);
544 545
}

546
int em28xx_capture_start(struct em28xx *dev, int start)
547
{
548
	int rc;
549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566

	if (dev->chip_id == CHIP_ID_EM2874) {
		/* The Transport Stream Enable Register moved in em2874 */
		if (!start) {
			rc = em28xx_write_reg_bits(dev, EM2874_R5F_TS_ENABLE,
						   0x00,
						   EM2874_TS1_CAPTURE_ENABLE);
			return rc;
		}

		/* Enable Transport Stream */
		rc = em28xx_write_reg_bits(dev, EM2874_R5F_TS_ENABLE,
					   EM2874_TS1_CAPTURE_ENABLE,
					   EM2874_TS1_CAPTURE_ENABLE);
		return rc;
	}


567 568
	/* FIXME: which is the best order? */
	/* video registers are sampled by VREF */
569
	rc = em28xx_write_reg_bits(dev, EM28XX_R0C_USBSUSP,
570 571 572 573 574 575
				   start ? 0x10 : 0x00, 0x10);
	if (rc < 0)
		return rc;

	if (!start) {
		/* disable video capture */
576
		rc = em28xx_write_regs(dev, EM28XX_R12_VINENABLE, "\x27", 1);
577
		return rc;
578 579
	}

580
	/* enable video capture */
581
	rc = em28xx_write_regs_req(dev, 0x00, 0x48, "\x00", 1);
582

583
	if (dev->mode == EM28XX_ANALOG_MODE)
584
		rc = em28xx_write_regs(dev, EM28XX_R12_VINENABLE, "\x67", 1);
585
	else
586
		rc = em28xx_write_regs(dev, EM28XX_R12_VINENABLE, "\x37", 1);
587

588
	msleep(6);
589 590

	return rc;
591 592
}

593
int em28xx_outfmt_set_yuv422(struct em28xx *dev)
594
{
595 596 597
	em28xx_write_regs(dev, EM28XX_R27_OUTFMT, "\x34", 1);
	em28xx_write_regs(dev, EM28XX_R10_VINMODE, "\x10", 1);
	return em28xx_write_regs(dev, EM28XX_R11_VINCTRL, "\x11", 1);
598 599
}

600 601
static int em28xx_accumulator_set(struct em28xx *dev, u8 xmin, u8 xmax,
				  u8 ymin, u8 ymax)
602
{
603 604
	em28xx_coredbg("em28xx Scale: (%d,%d)-(%d,%d)\n",
			xmin, ymin, xmax, ymax);
605

606 607 608 609
	em28xx_write_regs(dev, EM28XX_R28_XMIN, &xmin, 1);
	em28xx_write_regs(dev, EM28XX_R29_XMAX, &xmax, 1);
	em28xx_write_regs(dev, EM28XX_R2A_YMIN, &ymin, 1);
	return em28xx_write_regs(dev, EM28XX_R2B_YMAX, &ymax, 1);
610 611
}

612
static int em28xx_capture_area_set(struct em28xx *dev, u8 hstart, u8 vstart,
613 614 615 616 617 618
				   u16 width, u16 height)
{
	u8 cwidth = width;
	u8 cheight = height;
	u8 overflow = (height >> 7 & 0x02) | (width >> 8 & 0x01);

619 620
	em28xx_coredbg("em28xx Area Set: (%d,%d)\n",
			(width | (overflow & 2) << 7),
621 622
			(height | (overflow & 1) << 8));

623 624 625 626 627
	em28xx_write_regs(dev, EM28XX_R1C_HSTART, &hstart, 1);
	em28xx_write_regs(dev, EM28XX_R1D_VSTART, &vstart, 1);
	em28xx_write_regs(dev, EM28XX_R1E_CWIDTH, &cwidth, 1);
	em28xx_write_regs(dev, EM28XX_R1F_CHEIGHT, &cheight, 1);
	return em28xx_write_regs(dev, EM28XX_R1B_OFLOW, &overflow, 1);
628 629
}

630
static int em28xx_scaler_set(struct em28xx *dev, u16 h, u16 v)
631
{
632 633
	u8 mode;
	/* the em2800 scaler only supports scaling down to 50% */
634
	if (dev->is_em2800)
635 636 637 638 639
		mode = (v ? 0x20 : 0x00) | (h ? 0x10 : 0x00);
	else {
		u8 buf[2];
		buf[0] = h;
		buf[1] = h >> 8;
640
		em28xx_write_regs(dev, EM28XX_R30_HSCALELOW, (char *)buf, 2);
641 642
		buf[0] = v;
		buf[1] = v >> 8;
643
		em28xx_write_regs(dev, EM28XX_R32_VSCALELOW, (char *)buf, 2);
644 645
		/* it seems that both H and V scalers must be active
		   to work correctly */
646
		mode = (h || v)? 0x30: 0x00;
647
	}
648
	return em28xx_write_reg_bits(dev, EM28XX_R26_COMPR, mode, 0x30);
649 650 651
}

/* FIXME: this only function read values from dev */
652
int em28xx_resolution_set(struct em28xx *dev)
653 654 655 656 657
{
	int width, height;
	width = norm_maxw(dev);
	height = norm_maxh(dev) >> 1;

658 659 660 661
	em28xx_outfmt_set_yuv422(dev);
	em28xx_accumulator_set(dev, 1, (width - 4) >> 2, 1, (height - 4) >> 2);
	em28xx_capture_area_set(dev, 0, 0, width >> 2, height >> 2);
	return em28xx_scaler_set(dev, dev->hscale, dev->vscale);
662 663
}

664
int em28xx_set_alternate(struct em28xx *dev)
665 666
{
	int errCode, prev_alt = dev->alt;
667
	int i;
668
	unsigned int min_pkt_size = dev->width * 2 + 4;
669

670
	/* When image size is bigger than a certain value,
671 672 673
	   the frame size should be increased, otherwise, only
	   green screen will be received.
	 */
674
	if (dev->width * 2 * dev->height > 720 * 240 * 2)
675 676
		min_pkt_size *= 2;

677 678 679 680
	for (i = 0; i < dev->num_alt; i++) {
		/* stop when the selected alt setting offers enough bandwidth */
		if (dev->alt_max_pkt_size[i] >= min_pkt_size) {
			dev->alt = i;
681
			break;
682 683 684 685 686 687 688
		/* otherwise make sure that we end up with the maximum bandwidth
		   because the min_pkt_size equation might be wrong...
		*/
		} else if (dev->alt_max_pkt_size[i] >
			   dev->alt_max_pkt_size[dev->alt])
			dev->alt = i;
	}
689 690

	if (dev->alt != prev_alt) {
691 692
		em28xx_coredbg("minimum isoc packet size: %u (alt=%d)\n",
				min_pkt_size, dev->alt);
693
		dev->max_pkt_size = dev->alt_max_pkt_size[dev->alt];
694 695
		em28xx_coredbg("setting alternate %d with wMaxPacketSize=%u\n",
			       dev->alt, dev->max_pkt_size);
696 697
		errCode = usb_set_interface(dev->udev, 0, dev->alt);
		if (errCode < 0) {
698
			em28xx_errdev("cannot change alternate number to %d (error=%i)\n",
699
					dev->alt, errCode);
700 701 702 703 704
			return errCode;
		}
	}
	return 0;
}
705

706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756
int em28xx_gpio_set(struct em28xx *dev, struct em28xx_reg_seq *gpio)
{
	int rc = 0;

	if (!gpio)
		return rc;

	dev->em28xx_write_regs_req(dev, 0x00, 0x48, "\x00", 1);
	if (dev->mode == EM28XX_ANALOG_MODE)
		dev->em28xx_write_regs_req(dev, 0x00, 0x12, "\x67", 1);
	else
		dev->em28xx_write_regs_req(dev, 0x00, 0x12, "\x37", 1);
	msleep(6);

	/* Send GPIO reset sequences specified at board entry */
	while (gpio->sleep >= 0) {
		if (gpio->reg >= 0) {
			rc = em28xx_write_reg_bits(dev,
						   gpio->reg,
						   gpio->val,
						   gpio->mask);
			if (rc < 0)
				return rc;
		}
		if (gpio->sleep > 0)
			msleep(gpio->sleep);

		gpio++;
	}
	return rc;
}

int em28xx_set_mode(struct em28xx *dev, enum em28xx_mode set_mode)
{
	if (dev->mode == set_mode)
		return 0;

	if (set_mode == EM28XX_MODE_UNDEFINED) {
		dev->mode = set_mode;
		return 0;
	}

	dev->mode = set_mode;

	if (dev->mode == EM28XX_DIGITAL_MODE)
		return em28xx_gpio_set(dev, dev->digital_gpio);
	else
		return em28xx_gpio_set(dev, dev->analog_gpio);
}
EXPORT_SYMBOL_GPL(em28xx_set_mode);

757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783
/* ------------------------------------------------------------------
	URB control
   ------------------------------------------------------------------*/

/*
 * IRQ callback, called by URB callback
 */
static void em28xx_irq_callback(struct urb *urb)
{
	struct em28xx_dmaqueue  *dma_q = urb->context;
	struct em28xx *dev = container_of(dma_q, struct em28xx, vidq);
	int rc, i;

	/* Copy data from URB */
	spin_lock(&dev->slock);
	rc = dev->isoc_ctl.isoc_copy(dev, urb);
	spin_unlock(&dev->slock);

	/* Reset urb buffers */
	for (i = 0; i < urb->number_of_packets; i++) {
		urb->iso_frame_desc[i].status = 0;
		urb->iso_frame_desc[i].actual_length = 0;
	}
	urb->status = 0;

	urb->status = usb_submit_urb(urb, GFP_ATOMIC);
	if (urb->status) {
784 785
		em28xx_isocdbg("urb resubmit failed (error=%i)\n",
			       urb->status);
786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806
	}
}

/*
 * Stop and Deallocate URBs
 */
void em28xx_uninit_isoc(struct em28xx *dev)
{
	struct urb *urb;
	int i;

	em28xx_isocdbg("em28xx: called em28xx_uninit_isoc\n");

	dev->isoc_ctl.nfields = -1;
	for (i = 0; i < dev->isoc_ctl.num_bufs; i++) {
		urb = dev->isoc_ctl.urb[i];
		if (urb) {
			usb_kill_urb(urb);
			usb_unlink_urb(urb);
			if (dev->isoc_ctl.transfer_buffer[i]) {
				usb_buffer_free(dev->udev,
807 808 809
					urb->transfer_buffer_length,
					dev->isoc_ctl.transfer_buffer[i],
					urb->transfer_dma);
810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832
			}
			usb_free_urb(urb);
			dev->isoc_ctl.urb[i] = NULL;
		}
		dev->isoc_ctl.transfer_buffer[i] = NULL;
	}

	kfree(dev->isoc_ctl.urb);
	kfree(dev->isoc_ctl.transfer_buffer);

	dev->isoc_ctl.urb = NULL;
	dev->isoc_ctl.transfer_buffer = NULL;
	dev->isoc_ctl.num_bufs = 0;

	em28xx_capture_start(dev, 0);
}
EXPORT_SYMBOL_GPL(em28xx_uninit_isoc);

/*
 * Allocate URBs and start IRQ
 */
int em28xx_init_isoc(struct em28xx *dev, int max_packets,
		     int num_bufs, int max_pkt_size,
833
		     int (*isoc_copy) (struct em28xx *dev, struct urb *urb))
834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857
{
	struct em28xx_dmaqueue *dma_q = &dev->vidq;
	int i;
	int sb_size, pipe;
	struct urb *urb;
	int j, k;
	int rc;

	em28xx_isocdbg("em28xx: called em28xx_prepare_isoc\n");

	/* De-allocates all pending stuff */
	em28xx_uninit_isoc(dev);

	dev->isoc_ctl.isoc_copy = isoc_copy;
	dev->isoc_ctl.num_bufs = num_bufs;

	dev->isoc_ctl.urb = kzalloc(sizeof(void *)*num_bufs,  GFP_KERNEL);
	if (!dev->isoc_ctl.urb) {
		em28xx_errdev("cannot alloc memory for usb buffers\n");
		return -ENOMEM;
	}

	dev->isoc_ctl.transfer_buffer = kzalloc(sizeof(void *)*num_bufs,
					      GFP_KERNEL);
858
	if (!dev->isoc_ctl.transfer_buffer) {
859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894
		em28xx_errdev("cannot allocate memory for usbtransfer\n");
		kfree(dev->isoc_ctl.urb);
		return -ENOMEM;
	}

	dev->isoc_ctl.max_pkt_size = max_pkt_size;
	dev->isoc_ctl.buf = NULL;

	sb_size = max_packets * dev->isoc_ctl.max_pkt_size;

	/* allocate urbs and transfer buffers */
	for (i = 0; i < dev->isoc_ctl.num_bufs; i++) {
		urb = usb_alloc_urb(max_packets, GFP_KERNEL);
		if (!urb) {
			em28xx_err("cannot alloc isoc_ctl.urb %i\n", i);
			em28xx_uninit_isoc(dev);
			return -ENOMEM;
		}
		dev->isoc_ctl.urb[i] = urb;

		dev->isoc_ctl.transfer_buffer[i] = usb_buffer_alloc(dev->udev,
			sb_size, GFP_KERNEL, &urb->transfer_dma);
		if (!dev->isoc_ctl.transfer_buffer[i]) {
			em28xx_err("unable to allocate %i bytes for transfer"
					" buffer %i%s\n",
					sb_size, i,
					in_interrupt()?" while in int":"");
			em28xx_uninit_isoc(dev);
			return -ENOMEM;
		}
		memset(dev->isoc_ctl.transfer_buffer[i], 0, sb_size);

		/* FIXME: this is a hack - should be
			'desc.bEndpointAddress & USB_ENDPOINT_NUMBER_MASK'
			should also be using 'desc.bInterval'
		 */
895
		pipe = usb_rcvisocpipe(dev->udev,
896
			dev->mode == EM28XX_ANALOG_MODE ? 0x82 : 0x84);
897

898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915
		usb_fill_int_urb(urb, dev->udev, pipe,
				 dev->isoc_ctl.transfer_buffer[i], sb_size,
				 em28xx_irq_callback, dma_q, 1);

		urb->number_of_packets = max_packets;
		urb->transfer_flags = URB_ISO_ASAP;

		k = 0;
		for (j = 0; j < max_packets; j++) {
			urb->iso_frame_desc[j].offset = k;
			urb->iso_frame_desc[j].length =
						dev->isoc_ctl.max_pkt_size;
			k += dev->isoc_ctl.max_pkt_size;
		}
	}

	init_waitqueue_head(&dma_q->wq);

916
	em28xx_capture_start(dev, 1);
917 918 919 920 921 922 923 924 925 926 927 928 929 930 931

	/* submit urbs and enables IRQ */
	for (i = 0; i < dev->isoc_ctl.num_bufs; i++) {
		rc = usb_submit_urb(dev->isoc_ctl.urb[i], GFP_ATOMIC);
		if (rc) {
			em28xx_err("submit of urb %i failed (error=%i)\n", i,
				   rc);
			em28xx_uninit_isoc(dev);
			return rc;
		}
	}

	return 0;
}
EXPORT_SYMBOL_GPL(em28xx_init_isoc);