cacheflush.h 11.5 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
2
 *  arch/arm/include/asm/cacheflush.h
L
Linus Torvalds 已提交
3 4 5 6 7 8 9 10 11 12 13 14
 *
 *  Copyright (C) 1999-2002 Russell King
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#ifndef _ASMARM_CACHEFLUSH_H
#define _ASMARM_CACHEFLUSH_H

#include <linux/mm.h>

15
#include <asm/glue-cache.h>
16
#include <asm/shmparam.h>
17
#include <asm/cachetype.h>
18
#include <asm/outercache.h>
19 20

#define CACHE_COLOUR(vaddr)	((vaddr & (SHMLBA - 1)) >> PAGE_SHIFT)
L
Linus Torvalds 已提交
21 22

/*
23 24
 * This flag is used to indicate that the page pointed to by a pte is clean
 * and does not require cleaning before returning it to the user.
L
Linus Torvalds 已提交
25
 */
26
#define PG_dcache_clean PG_arch_1
L
Linus Torvalds 已提交
27 28 29 30 31 32 33 34 35 36 37 38 39 40 41

/*
 *	MM Cache Management
 *	===================
 *
 *	The arch/arm/mm/cache-*.S and arch/arm/mm/proc-*.S files
 *	implement these methods.
 *
 *	Start addresses are inclusive and end addresses are exclusive;
 *	start addresses should be rounded down, end addresses up.
 *
 *	See Documentation/cachetlb.txt for more information.
 *	Please note that the implementation of these, and the required
 *	effects are cache-type (VIVT/VIPT/PIPT) specific.
 *
42 43 44 45 46 47
 *	flush_icache_all()
 *
 *		Unconditionally clean and invalidate the entire icache.
 *		Currently only needed for cache-v6.S and cache-v7.S, see
 *		__flush_icache_all for the generic implementation.
 *
48
 *	flush_kern_all()
L
Linus Torvalds 已提交
49 50 51
 *
 *		Unconditionally clean and invalidate the entire cache.
 *
52 53 54 55 56 57 58
 *     flush_kern_louis()
 *
 *             Flush data cache levels up to the level of unification
 *             inner shareable and invalidate the I-cache.
 *             Only needed from v7 onwards, falls back to flush_cache_all()
 *             for all other processor versions.
 *
59
 *	flush_user_all()
L
Linus Torvalds 已提交
60 61 62 63
 *
 *		Clean and invalidate all user space cache entries
 *		before a change of page tables.
 *
64
 *	flush_user_range(start, end, flags)
L
Linus Torvalds 已提交
65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
 *
 *		Clean and invalidate a range of cache entries in the
 *		specified address space before a change of page tables.
 *		- start - user start address (inclusive, page aligned)
 *		- end   - user end address   (exclusive, page aligned)
 *		- flags - vma->vm_flags field
 *
 *	coherent_kern_range(start, end)
 *
 *		Ensure coherency between the Icache and the Dcache in the
 *		region described by start, end.  If you have non-snooping
 *		Harvard caches, you need to implement this function.
 *		- start  - virtual start address
 *		- end    - virtual end address
 *
80 81 82 83 84 85 86 87 88 89 90 91 92 93
 *	coherent_user_range(start, end)
 *
 *		Ensure coherency between the Icache and the Dcache in the
 *		region described by start, end.  If you have non-snooping
 *		Harvard caches, you need to implement this function.
 *		- start  - virtual start address
 *		- end    - virtual end address
 *
 *	flush_kern_dcache_area(kaddr, size)
 *
 *		Ensure that the data held in page is written back.
 *		- kaddr  - page address
 *		- size   - region size
 *
L
Linus Torvalds 已提交
94 95 96 97 98 99 100 101 102 103 104
 *	DMA Cache Coherency
 *	===================
 *
 *	dma_flush_range(start, end)
 *
 *		Clean and invalidate the specified virtual address range.
 *		- start  - virtual start address
 *		- end    - virtual end address
 */

struct cpu_cache_fns {
105
	void (*flush_icache_all)(void);
L
Linus Torvalds 已提交
106
	void (*flush_kern_all)(void);
107
	void (*flush_kern_louis)(void);
L
Linus Torvalds 已提交
108 109 110 111
	void (*flush_user_all)(void);
	void (*flush_user_range)(unsigned long, unsigned long, unsigned int);

	void (*coherent_kern_range)(unsigned long, unsigned long);
112
	int  (*coherent_user_range)(unsigned long, unsigned long);
113
	void (*flush_kern_dcache_area)(void *, size_t);
L
Linus Torvalds 已提交
114

115 116
	void (*dma_map_area)(const void *, size_t, int);
	void (*dma_unmap_area)(const void *, size_t, int);
L
Linus Torvalds 已提交
117

118
	void (*dma_flush_range)(const void *, const void *);
L
Linus Torvalds 已提交
119 120 121 122 123 124 125 126 127
};

/*
 * Select the calling method
 */
#ifdef MULTI_CACHE

extern struct cpu_cache_fns cpu_cache;

128
#define __cpuc_flush_icache_all		cpu_cache.flush_icache_all
L
Linus Torvalds 已提交
129
#define __cpuc_flush_kern_all		cpu_cache.flush_kern_all
130
#define __cpuc_flush_kern_louis		cpu_cache.flush_kern_louis
L
Linus Torvalds 已提交
131 132 133 134
#define __cpuc_flush_user_all		cpu_cache.flush_user_all
#define __cpuc_flush_user_range		cpu_cache.flush_user_range
#define __cpuc_coherent_kern_range	cpu_cache.coherent_kern_range
#define __cpuc_coherent_user_range	cpu_cache.coherent_user_range
135
#define __cpuc_flush_dcache_area	cpu_cache.flush_kern_dcache_area
L
Linus Torvalds 已提交
136 137 138 139 140 141 142

/*
 * These are private to the dma-mapping API.  Do not use directly.
 * Their sole purpose is to ensure that data held in the cache
 * is visible to DMA, or data written by DMA to system memory is
 * visible to the CPU.
 */
143
#define dmac_map_area			cpu_cache.dma_map_area
144
#define dmac_unmap_area			cpu_cache.dma_unmap_area
L
Linus Torvalds 已提交
145 146 147 148
#define dmac_flush_range		cpu_cache.dma_flush_range

#else

149
extern void __cpuc_flush_icache_all(void);
L
Linus Torvalds 已提交
150
extern void __cpuc_flush_kern_all(void);
151
extern void __cpuc_flush_kern_louis(void);
L
Linus Torvalds 已提交
152 153 154
extern void __cpuc_flush_user_all(void);
extern void __cpuc_flush_user_range(unsigned long, unsigned long, unsigned int);
extern void __cpuc_coherent_kern_range(unsigned long, unsigned long);
155
extern int  __cpuc_coherent_user_range(unsigned long, unsigned long);
156
extern void __cpuc_flush_dcache_area(void *, size_t);
L
Linus Torvalds 已提交
157 158 159 160 161 162 163

/*
 * These are private to the dma-mapping API.  Do not use directly.
 * Their sole purpose is to ensure that data held in the cache
 * is visible to DMA, or data written by DMA to system memory is
 * visible to the CPU.
 */
164 165
extern void dmac_map_area(const void *, size_t, int);
extern void dmac_unmap_area(const void *, size_t, int);
166
extern void dmac_flush_range(const void *, const void *);
L
Linus Torvalds 已提交
167 168 169 170 171 172 173 174

#endif

/*
 * Copy user data from/to a page which is mapped into a different
 * processes address space.  Really, we want to allow our "user
 * space" model to handle this.
 */
R
Russell King 已提交
175 176
extern void copy_to_user_page(struct vm_area_struct *, struct page *,
	unsigned long, void *, const void *, unsigned long);
L
Linus Torvalds 已提交
177 178 179 180 181 182 183 184
#define copy_from_user_page(vma, page, vaddr, dst, src, len) \
	do {							\
		memcpy(dst, src, len);				\
	} while (0)

/*
 * Convert calls to our calling convention.
 */
185 186 187 188 189 190 191 192 193 194 195 196 197 198 199

/* Invalidate I-cache */
#define __flush_icache_all_generic()					\
	asm("mcr	p15, 0, %0, c7, c5, 0"				\
	    : : "r" (0));

/* Invalidate I-cache inner shareable */
#define __flush_icache_all_v7_smp()					\
	asm("mcr	p15, 0, %0, c7, c1, 0"				\
	    : : "r" (0));

/*
 * Optimized __flush_icache_all for the common cases. Note that UP ARMv7
 * will fall through to use __flush_icache_all_generic.
 */
200 201
#if (defined(CONFIG_CPU_V7) && \
     (defined(CONFIG_CPU_V6) || defined(CONFIG_CPU_V6K))) || \
202 203 204 205 206 207 208 209 210 211 212 213 214 215 216
	defined(CONFIG_SMP_ON_UP)
#define __flush_icache_preferred	__cpuc_flush_icache_all
#elif __LINUX_ARM_ARCH__ >= 7 && defined(CONFIG_SMP)
#define __flush_icache_preferred	__flush_icache_all_v7_smp
#elif __LINUX_ARM_ARCH__ == 6 && defined(CONFIG_ARM_ERRATA_411920)
#define __flush_icache_preferred	__cpuc_flush_icache_all
#else
#define __flush_icache_preferred	__flush_icache_all_generic
#endif

static inline void __flush_icache_all(void)
{
	__flush_icache_preferred();
}

217 218 219 220 221
/*
 * Flush caches up to Level of Unification Inner Shareable
 */
#define flush_cache_louis()		__cpuc_flush_kern_louis()

L
Linus Torvalds 已提交
222
#define flush_cache_all()		__cpuc_flush_kern_all()
223 224

static inline void vivt_flush_cache_mm(struct mm_struct *mm)
L
Linus Torvalds 已提交
225
{
226
	if (cpumask_test_cpu(smp_processor_id(), mm_cpumask(mm)))
L
Linus Torvalds 已提交
227 228 229 230
		__cpuc_flush_user_all();
}

static inline void
231
vivt_flush_cache_range(struct vm_area_struct *vma, unsigned long start, unsigned long end)
L
Linus Torvalds 已提交
232
{
233 234 235
	struct mm_struct *mm = vma->vm_mm;

	if (!mm || cpumask_test_cpu(smp_processor_id(), mm_cpumask(mm)))
L
Linus Torvalds 已提交
236 237 238 239 240
		__cpuc_flush_user_range(start & PAGE_MASK, PAGE_ALIGN(end),
					vma->vm_flags);
}

static inline void
241
vivt_flush_cache_page(struct vm_area_struct *vma, unsigned long user_addr, unsigned long pfn)
L
Linus Torvalds 已提交
242
{
243 244 245
	struct mm_struct *mm = vma->vm_mm;

	if (!mm || cpumask_test_cpu(smp_processor_id(), mm_cpumask(mm))) {
L
Linus Torvalds 已提交
246 247 248 249
		unsigned long addr = user_addr & PAGE_MASK;
		__cpuc_flush_user_range(addr, addr + PAGE_SIZE, vma->vm_flags);
	}
}
250

251 252 253 254 255 256 257
#ifndef CONFIG_CPU_CACHE_VIPT
#define flush_cache_mm(mm) \
		vivt_flush_cache_mm(mm)
#define flush_cache_range(vma,start,end) \
		vivt_flush_cache_range(vma,start,end)
#define flush_cache_page(vma,addr,pfn) \
		vivt_flush_cache_page(vma,addr,pfn)
R
Russell King 已提交
258 259 260 261 262
#else
extern void flush_cache_mm(struct mm_struct *mm);
extern void flush_cache_range(struct vm_area_struct *vma, unsigned long start, unsigned long end);
extern void flush_cache_page(struct vm_area_struct *vma, unsigned long user_addr, unsigned long pfn);
#endif
L
Linus Torvalds 已提交
263

264 265
#define flush_cache_dup_mm(mm) flush_cache_mm(mm)

L
Linus Torvalds 已提交
266 267 268 269 270
/*
 * flush_cache_user_range is used when we want to ensure that the
 * Harvard caches are synchronised for the user space address range.
 * This is used for the ARM private sys_cacheflush system call.
 */
271
#define flush_cache_user_range(start,end) \
L
Linus Torvalds 已提交
272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297
	__cpuc_coherent_user_range((start) & PAGE_MASK, PAGE_ALIGN(end))

/*
 * Perform necessary cache operations to ensure that data previously
 * stored within this range of addresses can be executed by the CPU.
 */
#define flush_icache_range(s,e)		__cpuc_coherent_kern_range(s,e)

/*
 * Perform necessary cache operations to ensure that the TLB will
 * see data written in the specified area.
 */
#define clean_dcache_area(start,size)	cpu_dcache_clean_area(start, size)

/*
 * flush_dcache_page is used when the kernel has written to the page
 * cache page at virtual address page->virtual.
 *
 * If this page isn't mapped (ie, page_mapping == NULL), or it might
 * have userspace mappings, then we _must_ always clean + invalidate
 * the dcache entries associated with the kernel mapping.
 *
 * Otherwise we can defer the operation, and clean the cache when we are
 * about to change to user space.  This is the same method as used on SPARC64.
 * See update_mmu_cache for the user space part.
 */
298
#define ARCH_IMPLEMENTS_FLUSH_DCACHE_PAGE 1
L
Linus Torvalds 已提交
299 300
extern void flush_dcache_page(struct page *);

301 302 303 304 305 306 307 308 309 310
static inline void flush_kernel_vmap_range(void *addr, int size)
{
	if ((cache_is_vivt() || cache_is_vipt_aliasing()))
	  __cpuc_flush_dcache_area(addr, (size_t)size);
}
static inline void invalidate_kernel_vmap_range(void *addr, int size)
{
	if ((cache_is_vivt() || cache_is_vipt_aliasing()))
	  __cpuc_flush_dcache_area(addr, (size_t)size);
}
311

312 313 314 315 316 317 318 319 320 321
#define ARCH_HAS_FLUSH_ANON_PAGE
static inline void flush_anon_page(struct vm_area_struct *vma,
			 struct page *page, unsigned long vmaddr)
{
	extern void __flush_anon_page(struct vm_area_struct *vma,
				struct page *, unsigned long);
	if (PageAnon(page))
		__flush_anon_page(vma, page, vmaddr);
}

322 323 324 325 326
#define ARCH_HAS_FLUSH_KERNEL_DCACHE_PAGE
static inline void flush_kernel_dcache_page(struct page *page)
{
}

L
Linus Torvalds 已提交
327
#define flush_dcache_mmap_lock(mapping) \
N
Nick Piggin 已提交
328
	spin_lock_irq(&(mapping)->tree_lock)
L
Linus Torvalds 已提交
329
#define flush_dcache_mmap_unlock(mapping) \
N
Nick Piggin 已提交
330
	spin_unlock_irq(&(mapping)->tree_lock)
L
Linus Torvalds 已提交
331 332 333 334 335 336 337 338 339 340

#define flush_icache_user_range(vma,page,addr,len) \
	flush_dcache_page(page)

/*
 * We don't appear to need to do anything here.  In fact, if we did, we'd
 * duplicate cache flushing elsewhere performed by flush_dcache_page().
 */
#define flush_icache_page(vma,page)	do { } while (0)

341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365
/*
 * flush_cache_vmap() is used when creating mappings (eg, via vmap,
 * vmalloc, ioremap etc) in kernel space for pages.  On non-VIPT
 * caches, since the direct-mappings of these pages may contain cached
 * data, we need to do a full cache flush to ensure that writebacks
 * don't corrupt data placed into these pages via the new mappings.
 */
static inline void flush_cache_vmap(unsigned long start, unsigned long end)
{
	if (!cache_is_vipt_nonaliasing())
		flush_cache_all();
	else
		/*
		 * set_pte_at() called from vmap_pte_range() does not
		 * have a DSB after cleaning the cache line.
		 */
		dsb();
}

static inline void flush_cache_vunmap(unsigned long start, unsigned long end)
{
	if (!cache_is_vipt_nonaliasing())
		flush_cache_all();
}

L
Linus Torvalds 已提交
366
#endif