i915_gem_context.c 17.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87
/*
 * Copyright © 2011-2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Ben Widawsky <ben@bwidawsk.net>
 *
 */

/*
 * This file implements HW context support. On gen5+ a HW context consists of an
 * opaque GPU object which is referenced at times of context saves and restores.
 * With RC6 enabled, the context is also referenced as the GPU enters and exists
 * from RC6 (GPU has it's own internal power context, except on gen5). Though
 * something like a context does exist for the media ring, the code only
 * supports contexts for the render ring.
 *
 * In software, there is a distinction between contexts created by the user,
 * and the default HW context. The default HW context is used by GPU clients
 * that do not request setup of their own hardware context. The default
 * context's state is never restored to help prevent programming errors. This
 * would happen if a client ran and piggy-backed off another clients GPU state.
 * The default context only exists to give the GPU some offset to load as the
 * current to invoke a save of the context we actually care about. In fact, the
 * code could likely be constructed, albeit in a more complicated fashion, to
 * never use the default context, though that limits the driver's ability to
 * swap out, and/or destroy other contexts.
 *
 * All other contexts are created as a request by the GPU client. These contexts
 * store GPU state, and thus allow GPU clients to not re-emit state (and
 * potentially query certain state) at any time. The kernel driver makes
 * certain that the appropriate commands are inserted.
 *
 * The context life cycle is semi-complicated in that context BOs may live
 * longer than the context itself because of the way the hardware, and object
 * tracking works. Below is a very crude representation of the state machine
 * describing the context life.
 *                                         refcount     pincount     active
 * S0: initial state                          0            0           0
 * S1: context created                        1            0           0
 * S2: context is currently running           2            1           X
 * S3: GPU referenced, but not current        2            0           1
 * S4: context is current, but destroyed      1            1           0
 * S5: like S3, but destroyed                 1            0           1
 *
 * The most common (but not all) transitions:
 * S0->S1: client creates a context
 * S1->S2: client submits execbuf with context
 * S2->S3: other clients submits execbuf with context
 * S3->S1: context object was retired
 * S3->S2: clients submits another execbuf
 * S2->S4: context destroy called with current context
 * S3->S5->S0: destroy path
 * S4->S5->S0: destroy path on current context
 *
 * There are two confusing terms used above:
 *  The "current context" means the context which is currently running on the
 *  GPU. The GPU has loaded it's state already and has stored away the gtt
 *  offset of the BO. The GPU is not actively referencing the data at this
 *  offset, but it will on the next context switch. The only way to avoid this
 *  is to do a GPU reset.
 *
 *  An "active context' is one which was previously the "current context" and is
 *  on the active list waiting for the next context switch to occur. Until this
 *  happens, the object must remain at the same gtt offset. It is therefore
 *  possible to destroy a context, but it is still active.
 *
 */

88 89
#include <drm/drmP.h>
#include <drm/i915_drm.h>
90 91
#include "i915_drv.h"

92 93 94 95 96 97 98 99
/* This is a HW constraint. The value below is the largest known requirement
 * I've seen in a spec to date, and that was a workaround for a non-shipping
 * part. It should be safe to decrease this, but it's more future proof as is.
 */
#define CONTEXT_ALIGN (64<<10)

static struct i915_hw_context *
i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
100
static int do_switch(struct i915_hw_context *to);
101

102 103 104 105 106 107 108 109 110 111 112 113
static int get_context_size(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;
	u32 reg;

	switch (INTEL_INFO(dev)->gen) {
	case 6:
		reg = I915_READ(CXT_SIZE);
		ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
		break;
	case 7:
B
Ben Widawsky 已提交
114
		reg = I915_READ(GEN7_CXT_SIZE);
B
Ben Widawsky 已提交
115
		if (IS_HASWELL(dev))
116
			ret = HSW_CXT_TOTAL_SIZE;
B
Ben Widawsky 已提交
117 118
		else
			ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
119 120 121 122 123 124 125 126
		break;
	default:
		BUG();
	}

	return ret;
}

127
void i915_gem_context_free(struct kref *ctx_ref)
128
{
129 130
	struct i915_hw_context *ctx = container_of(ctx_ref,
						   typeof(*ctx), ref);
131 132 133 134 135

	drm_gem_object_unreference(&ctx->obj->base);
	kfree(ctx);
}

136
static struct i915_hw_context *
137
create_hw_context(struct drm_device *dev,
138
		  struct drm_i915_file_private *file_priv)
139 140
{
	struct drm_i915_private *dev_priv = dev->dev_private;
141
	struct i915_hw_context *ctx;
T
Tejun Heo 已提交
142
	int ret;
143

144
	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
145 146
	if (ctx == NULL)
		return ERR_PTR(-ENOMEM);
147

148
	kref_init(&ctx->ref);
149 150 151
	ctx->obj = i915_gem_alloc_object(dev, dev_priv->hw_context_size);
	if (ctx->obj == NULL) {
		kfree(ctx);
152
		DRM_DEBUG_DRIVER("Context object allocated failed\n");
153
		return ERR_PTR(-ENOMEM);
154 155
	}

156 157
	if (INTEL_INFO(dev)->gen >= 7) {
		ret = i915_gem_object_set_cache_level(ctx->obj,
158
						      I915_CACHE_L3_LLC);
B
Ben Widawsky 已提交
159 160
		/* Failure shouldn't ever happen this early */
		if (WARN_ON(ret))
161 162 163
			goto err_out;
	}

164 165 166 167
	/* The ring associated with the context object is handled by the normal
	 * object tracking code. We give an initial ring value simple to pass an
	 * assertion in the context switch code.
	 */
168
	ctx->ring = &dev_priv->ring[RCS];
169 170 171

	/* Default context will never have a file_priv */
	if (file_priv == NULL)
172
		return ctx;
173

T
Tejun Heo 已提交
174 175 176
	ret = idr_alloc(&file_priv->context_idr, ctx, DEFAULT_CONTEXT_ID + 1, 0,
			GFP_KERNEL);
	if (ret < 0)
177
		goto err_out;
178 179

	ctx->file_priv = file_priv;
T
Tejun Heo 已提交
180
	ctx->id = ret;
181

182
	return ctx;
183 184

err_out:
185
	i915_gem_context_unreference(ctx);
186
	return ERR_PTR(ret);
187 188
}

189 190 191 192 193
static inline bool is_default_context(struct i915_hw_context *ctx)
{
	return (ctx == ctx->ring->default_context);
}

194 195 196 197 198 199 200
/**
 * The default context needs to exist per ring that uses contexts. It stores the
 * context state of the GPU for applications that don't utilize HW contexts, as
 * well as an idle case.
 */
static int create_default_context(struct drm_i915_private *dev_priv)
{
201 202 203 204 205
	struct i915_hw_context *ctx;
	int ret;

	BUG_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));

206 207 208
	ctx = create_hw_context(dev_priv->dev, NULL);
	if (IS_ERR(ctx))
		return PTR_ERR(ctx);
209 210 211 212 213 214 215

	/* We may need to do things with the shrinker which require us to
	 * immediately switch back to the default context. This can cause a
	 * problem as pinning the default context also requires GTT space which
	 * may not be available. To avoid this we always pin the
	 * default context.
	 */
216
	dev_priv->ring[RCS].default_context = ctx;
B
Ben Widawsky 已提交
217
	ret = i915_gem_obj_ggtt_pin(ctx->obj, CONTEXT_ALIGN, false, false);
B
Ben Widawsky 已提交
218 219
	if (ret) {
		DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
220
		goto err_destroy;
B
Ben Widawsky 已提交
221
	}
222

223
	ret = do_switch(ctx);
B
Ben Widawsky 已提交
224 225
	if (ret) {
		DRM_DEBUG_DRIVER("Switch failed %d\n", ret);
226
		goto err_unpin;
B
Ben Widawsky 已提交
227
	}
B
Ben Widawsky 已提交
228

229 230 231 232 233 234
	DRM_DEBUG_DRIVER("Default HW context loaded\n");
	return 0;

err_unpin:
	i915_gem_object_unpin(ctx->obj);
err_destroy:
235
	i915_gem_context_unreference(ctx);
236
	return ret;
237 238 239 240 241 242
}

void i915_gem_context_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

243 244
	if (!HAS_HW_CONTEXTS(dev)) {
		dev_priv->hw_contexts_disabled = true;
B
Ben Widawsky 已提交
245
		DRM_DEBUG_DRIVER("Disabling HW Contexts; old hardware\n");
246
		return;
247
	}
248 249

	/* If called from reset, or thaw... we've been here already */
250 251
	if (dev_priv->hw_contexts_disabled ||
	    dev_priv->ring[RCS].default_context)
252 253
		return;

254
	dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
255

256
	if (dev_priv->hw_context_size > (1<<20)) {
257
		dev_priv->hw_contexts_disabled = true;
B
Ben Widawsky 已提交
258
		DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size\n");
259 260 261 262 263
		return;
	}

	if (create_default_context(dev_priv)) {
		dev_priv->hw_contexts_disabled = true;
B
Ben Widawsky 已提交
264
		DRM_DEBUG_DRIVER("Disabling HW Contexts; create failed\n");
265 266 267 268 269 270 271 272 273
		return;
	}

	DRM_DEBUG_DRIVER("HW context support initialized\n");
}

void i915_gem_context_fini(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
274
	struct i915_hw_context *dctx = dev_priv->ring[RCS].default_context;
275 276 277

	if (dev_priv->hw_contexts_disabled)
		return;
278

279 280 281 282 283
	/* The only known way to stop the gpu from accessing the hw context is
	 * to reset it. Do this as the very last operation to avoid confusing
	 * other code, leading to spurious errors. */
	intel_gpu_reset(dev);

284
	i915_gem_object_unpin(dctx->obj);
285 286 287 288 289 290 291 292

	/* When default context is created and switched to, base object refcount
	 * will be 2 (+1 from object creation and +1 from do_switch()).
	 * i915_gem_context_fini() will be called after gpu_idle() has switched
	 * to default context. So we need to unreference the base object once
	 * to offset the do_switch part, so that i915_gem_context_unreference()
	 * can then free the base object correctly. */
	drm_gem_object_unreference(&dctx->obj->base);
293
	i915_gem_context_unreference(dctx);
294 295
}

296 297
static int context_idr_cleanup(int id, void *p, void *data)
{
298
	struct i915_hw_context *ctx = p;
299 300 301

	BUG_ON(id == DEFAULT_CONTEXT_ID);

302
	i915_gem_context_unreference(ctx);
303
	return 0;
304 305
}

306
struct i915_ctx_hang_stats *
307
i915_gem_context_get_hang_stats(struct drm_device *dev,
308 309 310
				struct drm_file *file,
				u32 id)
{
311
	struct drm_i915_private *dev_priv = dev->dev_private;
312
	struct drm_i915_file_private *file_priv = file->driver_priv;
313
	struct i915_hw_context *ctx;
314 315 316 317

	if (id == DEFAULT_CONTEXT_ID)
		return &file_priv->hang_stats;

318 319 320 321
	ctx = NULL;
	if (!dev_priv->hw_contexts_disabled)
		ctx = i915_gem_context_get(file->driver_priv, id);
	if (ctx == NULL)
322 323
		return ERR_PTR(-ENOENT);

324
	return &ctx->hang_stats;
325 326
}

327 328
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
{
329
	struct drm_i915_file_private *file_priv = file->driver_priv;
330

331
	mutex_lock(&dev->struct_mutex);
332
	idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
333 334 335 336
	idr_destroy(&file_priv->context_idr);
	mutex_unlock(&dev->struct_mutex);
}

337
static struct i915_hw_context *
338 339 340
i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
{
	return (struct i915_hw_context *)idr_find(&file_priv->context_idr, id);
341
}
342 343 344 345 346 347 348 349

static inline int
mi_set_context(struct intel_ring_buffer *ring,
	       struct i915_hw_context *new_context,
	       u32 hw_flags)
{
	int ret;

350 351 352 353 354 355
	/* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
	 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
	 * explicitly, so we rely on the value at ring init, stored in
	 * itlb_before_ctx_switch.
	 */
	if (IS_GEN6(ring->dev) && ring->itlb_before_ctx_switch) {
356
		ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, 0);
357 358 359 360
		if (ret)
			return ret;
	}

361
	ret = intel_ring_begin(ring, 6);
362 363 364
	if (ret)
		return ret;

365
	/* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw */
366 367 368 369 370
	if (IS_GEN7(ring->dev))
		intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
	else
		intel_ring_emit(ring, MI_NOOP);

371 372
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_SET_CONTEXT);
373
	intel_ring_emit(ring, i915_gem_obj_ggtt_offset(new_context->obj) |
374 375 376 377 378 379 380
			MI_MM_SPACE_GTT |
			MI_SAVE_EXT_STATE_EN |
			MI_RESTORE_EXT_STATE_EN |
			hw_flags);
	/* w/a: MI_SET_CONTEXT must always be followed by MI_NOOP */
	intel_ring_emit(ring, MI_NOOP);

381 382 383 384 385
	if (IS_GEN7(ring->dev))
		intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
	else
		intel_ring_emit(ring, MI_NOOP);

386 387 388 389 390
	intel_ring_advance(ring);

	return ret;
}

391
static int do_switch(struct i915_hw_context *to)
392
{
393
	struct intel_ring_buffer *ring = to->ring;
394
	struct i915_hw_context *from = ring->last_context;
395 396 397
	u32 hw_flags = 0;
	int ret;

398
	BUG_ON(from != NULL && from->obj != NULL && from->obj->pin_count == 0);
399

400
	if (from == to)
401 402
		return 0;

B
Ben Widawsky 已提交
403
	ret = i915_gem_obj_ggtt_pin(to->obj, CONTEXT_ALIGN, false, false);
404 405 406
	if (ret)
		return ret;

407 408 409 410 411 412 413 414 415 416 417
	/* Clear this page out of any CPU caches for coherent swap-in/out. Note
	 * that thanks to write = false in this call and us not setting any gpu
	 * write domains when putting a context object onto the active list
	 * (when switching away from it), this won't block.
	 * XXX: We need a real interface to do this instead of trickery. */
	ret = i915_gem_object_set_to_gtt_domain(to->obj, false);
	if (ret) {
		i915_gem_object_unpin(to->obj);
		return ret;
	}

418 419 420
	if (!to->obj->has_global_gtt_mapping)
		i915_gem_gtt_bind_object(to->obj, to->obj->cache_level);

421 422
	if (!to->is_initialized || is_default_context(to))
		hw_flags |= MI_RESTORE_INHIBIT;
423
	else if (WARN_ON_ONCE(from == to)) /* not yet expected */
424 425 426 427 428 429 430 431 432 433 434 435 436 437
		hw_flags |= MI_FORCE_RESTORE;

	ret = mi_set_context(ring, to, hw_flags);
	if (ret) {
		i915_gem_object_unpin(to->obj);
		return ret;
	}

	/* The backing object for the context is done after switching to the
	 * *next* context. Therefore we cannot retire the previous context until
	 * the next context has already started running. In fact, the below code
	 * is a bit suboptimal because the retiring can occur simply after the
	 * MI_SET_CONTEXT instead of when the next seqno has completed.
	 */
438 439 440
	if (from != NULL) {
		from->obj->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
		i915_gem_object_move_to_active(from->obj, ring);
441 442 443 444 445 446 447
		/* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
		 * whole damn pipeline, we don't need to explicitly mark the
		 * object dirty. The only exception is that the context must be
		 * correct in case the object gets swapped out. Ideally we'd be
		 * able to defer doing this until we know the object would be
		 * swapped, but there is no way to do that yet.
		 */
448 449 450
		from->obj->dirty = 1;
		BUG_ON(from->obj->ring != ring);

451
		ret = i915_add_request(ring, NULL);
452 453 454 455 456 457 458 459 460
		if (ret) {
			/* Too late, we've already scheduled a context switch.
			 * Try to undo the change so that the hw state is
			 * consistent with out tracking. In case of emergency,
			 * scream.
			 */
			WARN_ON(mi_set_context(ring, from, MI_RESTORE_INHIBIT));
			return ret;
		}
461

462 463
		i915_gem_object_unpin(from->obj);
		i915_gem_context_unreference(from);
464 465
	}

466 467
	i915_gem_context_reference(to);
	ring->last_context = to;
468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495
	to->is_initialized = true;

	return 0;
}

/**
 * i915_switch_context() - perform a GPU context switch.
 * @ring: ring for which we'll execute the context switch
 * @file_priv: file_priv associated with the context, may be NULL
 * @id: context id number
 * @seqno: sequence number by which the new context will be switched to
 * @flags:
 *
 * The context life cycle is simple. The context refcount is incremented and
 * decremented by 1 and create and destroy. If the context is in use by the GPU,
 * it will have a refoucnt > 1. This allows us to destroy the context abstract
 * object while letting the normal object tracking destroy the backing BO.
 */
int i915_switch_context(struct intel_ring_buffer *ring,
			struct drm_file *file,
			int to_id)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	struct i915_hw_context *to;

	if (dev_priv->hw_contexts_disabled)
		return 0;

496 497
	WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));

498 499 500 501 502 503
	if (ring != &dev_priv->ring[RCS])
		return 0;

	if (to_id == DEFAULT_CONTEXT_ID) {
		to = ring->default_context;
	} else {
504 505 506 507
		if (file == NULL)
			return -EINVAL;

		to = i915_gem_context_get(file->driver_priv, to_id);
508
		if (to == NULL)
509
			return -ENOENT;
510 511
	}

512
	return do_switch(to);
513
}
514 515 516 517

int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file)
{
518
	struct drm_i915_private *dev_priv = dev->dev_private;
519 520 521 522 523 524 525 526
	struct drm_i915_gem_context_create *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct i915_hw_context *ctx;
	int ret;

	if (!(dev->driver->driver_features & DRIVER_GEM))
		return -ENODEV;

527 528 529
	if (dev_priv->hw_contexts_disabled)
		return -ENODEV;

530 531 532 533
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

534
	ctx = create_hw_context(dev, file_priv);
535
	mutex_unlock(&dev->struct_mutex);
536 537
	if (IS_ERR(ctx))
		return PTR_ERR(ctx);
538 539 540 541

	args->ctx_id = ctx->id;
	DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);

542
	return 0;
543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562
}

int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file)
{
	struct drm_i915_gem_context_destroy *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct i915_hw_context *ctx;
	int ret;

	if (!(dev->driver->driver_features & DRIVER_GEM))
		return -ENODEV;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	ctx = i915_gem_context_get(file_priv, args->ctx_id);
	if (!ctx) {
		mutex_unlock(&dev->struct_mutex);
563
		return -ENOENT;
564 565
	}

566 567
	idr_remove(&ctx->file_priv->context_idr, ctx->id);
	i915_gem_context_unreference(ctx);
568 569 570 571 572
	mutex_unlock(&dev->struct_mutex);

	DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
	return 0;
}