pci-bridge.h 9.3 KB
Newer Older
1 2
#ifndef _ASM_POWERPC_PCI_BRIDGE_H
#define _ASM_POWERPC_PCI_BRIDGE_H
3
#ifdef __KERNEL__
S
Stephen Rothwell 已提交
4 5 6 7 8 9
/*
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */
10
#include <linux/pci.h>
11 12 13
#include <linux/list.h>
#include <linux/ioport.h>

14 15
struct device_node;

16 17 18 19 20
/*
 * PCI controller operations
 */
struct pci_controller_ops {
	void		(*dma_dev_setup)(struct pci_dev *dev);
21
	void		(*dma_bus_setup)(struct pci_bus *bus);
22 23

	int		(*probe_mode)(struct pci_bus *);
24 25 26 27

	/* Called when pci_enable_device() is called. Returns true to
	 * allow assignment/enabling of the device. */
	bool		(*enable_device_hook)(struct pci_dev *);
28

29 30
	void		(*disable_device)(struct pci_dev *);

31 32
	void		(*release_device)(struct pci_dev *);

33 34
	/* Called during PCI resource reassignment */
	resource_size_t (*window_alignment)(struct pci_bus *, unsigned long type);
35
	void		(*reset_secondary_bus)(struct pci_dev *dev);
36 37 38 39 40 41

#ifdef CONFIG_PCI_MSI
	int		(*setup_msi_irqs)(struct pci_dev *dev,
					  int nvec, int type);
	void		(*teardown_msi_irqs)(struct pci_dev *dev);
#endif
42 43

	int             (*dma_set_mask)(struct pci_dev *dev, u64 dma_mask);
44
	u64		(*dma_get_required_mask)(struct pci_dev *dev);
45 46

	void		(*shutdown)(struct pci_controller *);
47 48
};

49 50 51 52 53
/*
 * Structure of a PCI controller (host bridge)
 */
struct pci_controller {
	struct pci_bus *bus;
54
	char is_dynamic;
55 56 57
#ifdef CONFIG_PPC64
	int node;
#endif
58
	struct device_node *dn;
59
	struct list_head list_node;
60 61 62 63 64
	struct device *parent;

	int first_busno;
	int last_busno;
	int self_busno;
65
	struct resource busn;
66 67

	void __iomem *io_base_virt;
68 69 70
#ifdef CONFIG_PPC64
	void *io_base_alloc;
#endif
71
	resource_size_t io_base_phys;
72
	resource_size_t pci_io_size;
73

74 75 76 77 78 79 80
	/* Some machines have a special region to forward the ISA
	 * "memory" cycles such as VGA memory regions. Left to 0
	 * if unsupported
	 */
	resource_size_t	isa_mem_phys;
	resource_size_t	isa_mem_size;

81
	struct pci_controller_ops controller_ops;
82
	struct pci_ops *ops;
83 84
	unsigned int __iomem *cfg_addr;
	void __iomem *cfg_data;
85 86 87 88 89

	/*
	 * Used for variants of PCI indirect handling and possible quirks:
	 *  SET_CFG_TYPE - used on 4xx or any PHB that does explicit type0/1
	 *  EXT_REG - provides access to PCI-e extended registers
L
Lucas De Marchi 已提交
90
	 *  SURPRESS_PRIMARY_BUS - we suppress the setting of PCI_PRIMARY_BUS
91 92 93
	 *   on Freescale PCI-e controllers since they used the PCI_PRIMARY_BUS
	 *   to determine which bus number to match on when generating type0
	 *   config cycles
94 95 96 97
	 *  NO_PCIE_LINK - the Freescale PCI-e controllers have issues with
	 *   hanging if we don't have link and try to do config cycles to
	 *   anything but the PHB.  Only allow talking to the PHB if this is
	 *   set.
98
	 *  BIG_ENDIAN - cfg_addr is a big endian register
99 100
	 *  BROKEN_MRM - the 440EPx/GRx chips have an errata that causes hangs on
	 *   the PLB4.  Effectively disable MRM commands by setting this.
101 102
	 *  FSL_CFG_REG_LINK - Freescale controller version in which the PCIe
	 *   link status is in a RC PCIe cfg register (vs being a SoC register)
103
	 */
S
Stephen Rothwell 已提交
104 105 106 107 108
#define PPC_INDIRECT_TYPE_SET_CFG_TYPE		0x00000001
#define PPC_INDIRECT_TYPE_EXT_REG		0x00000002
#define PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS	0x00000004
#define PPC_INDIRECT_TYPE_NO_PCIE_LINK		0x00000008
#define PPC_INDIRECT_TYPE_BIG_ENDIAN		0x00000010
109
#define PPC_INDIRECT_TYPE_BROKEN_MRM		0x00000020
110
#define PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK	0x00000040
111 112 113 114 115 116
	u32 indirect_type;
	/* Currently, we limit ourselves to 1 IO range and 3 mem
	 * ranges since the common pci_bus structure can't handle more
	 */
	struct resource	io_resource;
	struct resource mem_resources[3];
117
	resource_size_t mem_offset[3];
118
	int global_number;		/* PCI domain number */
119 120 121 122

	resource_size_t dma_window_base_cur;
	resource_size_t dma_window_size;

123 124
#ifdef CONFIG_PPC64
	unsigned long buid;
G
Gavin Shan 已提交
125
	struct pci_dn *pci_data;
126
#endif	/* CONFIG_PPC64 */
127 128

	void *private_data;
129 130 131 132
};

/* These are used for config access before all the PCI probing
   has been done. */
S
Stephen Rothwell 已提交
133 134 135 136 137 138 139 140 141 142 143 144
extern int early_read_config_byte(struct pci_controller *hose, int bus,
			int dev_fn, int where, u8 *val);
extern int early_read_config_word(struct pci_controller *hose, int bus,
			int dev_fn, int where, u16 *val);
extern int early_read_config_dword(struct pci_controller *hose, int bus,
			int dev_fn, int where, u32 *val);
extern int early_write_config_byte(struct pci_controller *hose, int bus,
			int dev_fn, int where, u8 val);
extern int early_write_config_word(struct pci_controller *hose, int bus,
			int dev_fn, int where, u16 val);
extern int early_write_config_dword(struct pci_controller *hose, int bus,
			int dev_fn, int where, u32 val);
145

146 147 148
extern int early_find_capability(struct pci_controller *hose, int bus,
				 int dev_fn, int cap);

149
extern void setup_indirect_pci(struct pci_controller* hose,
150 151
			       resource_size_t cfg_addr,
			       resource_size_t cfg_data, u32 flags);
152

153 154 155
extern int indirect_read_config(struct pci_bus *bus, unsigned int devfn,
				int offset, int len, u32 *val);

156 157 158 159
extern int __indirect_read_config(struct pci_controller *hose,
				  unsigned char bus_number, unsigned int devfn,
				  int offset, int len, u32 *val);

160 161 162
extern int indirect_write_config(struct pci_bus *bus, unsigned int devfn,
				 int offset, int len, u32 val);

163 164 165 166 167
static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus)
{
	return bus->sysdata;
}

168 169 170 171 172 173
#ifndef CONFIG_PPC64

extern int pci_device_from_OF_node(struct device_node *node,
				   u8 *bus, u8 *devfn);
extern void pci_create_OF_bus_map(void);

174 175 176 177 178 179 180 181
static inline int isa_vaddr_is_ioport(void __iomem *address)
{
	/* No specific ISA handling on ppc32 at this stage, it
	 * all goes through PCI
	 */
	return 0;
}

S
Stephen Rothwell 已提交
182
#else	/* CONFIG_PPC64 */
L
Linus Torvalds 已提交
183

184 185 186 187 188 189 190
/*
 * PCI stuff, for nodes representing PCI devices, pointed to
 * by device_node->data.
 */
struct iommu_table;

struct pci_dn {
G
Gavin Shan 已提交
191
	int     flags;
G
Gavin Shan 已提交
192
#define PCI_DN_FLAG_IOV_VF	0x01
G
Gavin Shan 已提交
193

194 195
	int	busno;			/* pci bus number */
	int	devfn;			/* pci device and function number */
196 197 198
	int	vendor_id;		/* Vendor ID */
	int	device_id;		/* Device ID */
	int	class_code;		/* Device class code */
199

G
Gavin Shan 已提交
200
	struct  pci_dn *parent;
201
	struct  pci_controller *phb;	/* for pci devices */
202
	struct	iommu_table_group *table_group;	/* for phb's or bridges */
203 204 205 206
	struct	device_node *node;	/* back-pointer to the device_node */

	int	pci_ext_config_space;	/* for pci devices */

207
	struct	pci_dev *pcidev;	/* back-pointer to the pci device */
208
#ifdef CONFIG_EEH
209
	struct eeh_dev *edev;		/* eeh device */
210
#endif
211 212 213
#define IODA_INVALID_PE		(-1)
#ifdef CONFIG_PPC_POWERNV
	int	pe_number;
214 215
#ifdef CONFIG_PCI_IOV
	u16     vfs_expanded;		/* number of VFs IOV BAR expanded */
216 217
	u16     num_vfs;		/* number of VFs enabled*/
	int     offset;			/* PE# for the first VF PE */
218 219
#define M64_PER_IOV 4
	int     m64_per_iov;
220
#define IODA_INVALID_M64        (-1)
221
	int     m64_wins[PCI_SRIOV_NUM_BARS][M64_PER_IOV];
222
#endif /* CONFIG_PCI_IOV */
223
#endif
G
Gavin Shan 已提交
224 225
	struct list_head child_list;
	struct list_head list;
226 227 228 229 230
};

/* Get the pointer to a device_node's pci_dn */
#define PCI_DN(dn)	((struct pci_dn *) (dn)->data)

G
Gavin Shan 已提交
231 232
extern struct pci_dn *pci_get_pdn_by_devfn(struct pci_bus *bus,
					   int devfn);
233
extern struct pci_dn *pci_get_pdn(struct pci_dev *pdev);
G
Gavin Shan 已提交
234 235
extern struct pci_dn *add_dev_pci_data(struct pci_dev *pdev);
extern void remove_dev_pci_data(struct pci_dev *pdev);
G
Gavin Shan 已提交
236
extern void *update_dn_pci_info(struct device_node *dn, void *data);
L
Linus Torvalds 已提交
237

238 239 240 241 242 243 244 245 246 247
static inline int pci_device_from_OF_node(struct device_node *np,
					  u8 *bus, u8 *devfn)
{
	if (!PCI_DN(np))
		return -ENODEV;
	*bus = PCI_DN(np)->busno;
	*devfn = PCI_DN(np)->devfn;
	return 0;
}

248
#if defined(CONFIG_EEH)
249 250 251 252
static inline struct eeh_dev *pdn_to_eeh_dev(struct pci_dn *pdn)
{
	return pdn ? pdn->edev : NULL;
}
253
#else
254
#define pdn_to_eeh_dev(x)	(NULL)
255 256
#endif

257
/** Find the bus corresponding to the indicated device node */
S
Stephen Rothwell 已提交
258
extern struct pci_bus *pcibios_find_pci_bus(struct device_node *dn);
259 260

/** Remove all of the PCI devices under this bus */
S
Stephen Rothwell 已提交
261
extern void pcibios_remove_pci_devices(struct pci_bus *bus);
262 263

/** Discover new pci devices under this bus, and add them */
S
Stephen Rothwell 已提交
264
extern void pcibios_add_pci_devices(struct pci_bus *bus);
L
Linus Torvalds 已提交
265

266

267 268
extern void isa_bridge_find_early(struct pci_controller *hose);

269 270 271 272 273 274 275
static inline int isa_vaddr_is_ioport(void __iomem *address)
{
	/* Check if address hits the reserved legacy IO range */
	unsigned long ea = (unsigned long)address;
	return ea >= ISA_IO_BASE && ea < ISA_IO_END;
}

276 277 278
extern int pcibios_unmap_io_space(struct pci_bus *bus);
extern int pcibios_map_io_space(struct pci_bus *bus);

A
Anton Blanchard 已提交
279 280 281 282 283 284
#ifdef CONFIG_NUMA
#define PHB_SET_NODE(PHB, NODE)		((PHB)->node = (NODE))
#else
#define PHB_SET_NODE(PHB, NODE)		((PHB)->node = -1)
#endif

S
Stephen Rothwell 已提交
285
#endif	/* CONFIG_PPC64 */
286 287

/* Get the PCI host controller for an OF device */
S
Stephen Rothwell 已提交
288 289
extern struct pci_controller *pci_find_hose_for_OF_device(
			struct device_node* node);
290 291

/* Fill up host controller resources from the OF node */
S
Stephen Rothwell 已提交
292 293
extern void pci_process_bridge_OF_ranges(struct pci_controller *hose,
			struct device_node *dev, int primary);
294

295
/* Allocate & free a PCI host bridge structure */
S
Stephen Rothwell 已提交
296
extern struct pci_controller *pcibios_alloc_controller(struct device_node *dev);
297 298
extern void pcibios_free_controller(struct pci_controller *phb);

299
#ifdef CONFIG_PCI
300
extern int pcibios_vaddr_is_ioport(void __iomem *address);
301
#else
302 303 304 305
static inline int pcibios_vaddr_is_ioport(void __iomem *address)
{
	return 0;
}
S
Stephen Rothwell 已提交
306
#endif	/* CONFIG_PCI */
307

S
Stephen Rothwell 已提交
308 309
#endif	/* __KERNEL__ */
#endif	/* _ASM_POWERPC_PCI_BRIDGE_H */