Kconfig 6.6 KB
Newer Older
1 2
menu "Memory management options"

P
Paul Mundt 已提交
3 4 5
config QUICKLIST
	def_bool y

6 7 8 9 10 11 12 13 14 15 16 17
config MMU
        bool "Support for memory management hardware"
	depends on !CPU_SH2
	default y
	help
	  Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
	  boot on these systems, this option must not be set.

	  On other systems (such as the SH-3 and 4) where an MMU exists,
	  turning this off will boot the kernel on these machines with the
	  MMU implicitly switched off.

P
Paul Mundt 已提交
18 19
config PAGE_OFFSET
	hex
20 21
	default "0x80000000" if MMU && SUPERH32
	default "0x20000000" if MMU && SUPERH64
P
Paul Mundt 已提交
22 23
	default "0x00000000"

P
Paul Mundt 已提交
24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46
config FORCE_MAX_ZONEORDER
	int "Maximum zone order"
	range 9 64 if PAGE_SIZE_16KB
	default "9" if PAGE_SIZE_16KB
	range 7 64 if PAGE_SIZE_64KB
	default "7" if PAGE_SIZE_64KB
	range 11 64
	default "14" if !MMU
	default "11"
	help
	  The kernel memory allocator divides physically contiguous memory
	  blocks into "zones", where each zone is a power of two number of
	  pages.  This option selects the largest power of two that the kernel
	  keeps in the memory allocator.  If you need to allocate very large
	  blocks of physically contiguous memory, then you may need to
	  increase this value.

	  This config option is actually maximum order plus one. For example,
	  a value of 11 means that the largest free memory block is 2^10 pages.

	  The page size is not necessarily 4KB. Keep this in mind when
	  choosing a value for this option.

P
Paul Mundt 已提交
47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64
config MEMORY_START
	hex "Physical memory start address"
	default "0x08000000"
	---help---
	  Computers built with Hitachi SuperH processors always
	  map the ROM starting at address zero.  But the processor
	  does not specify the range that RAM takes.

	  The physical memory (RAM) start address will be automatically
	  set to 08000000. Other platforms, such as the Solution Engine
	  boards typically map RAM at 0C000000.

	  Tweak this only when porting to a new machine which does not
	  already have a defconfig. Changing it from the known correct
	  value on any of the known systems will only lead to disaster.

config MEMORY_SIZE
	hex "Physical memory size"
65
	default "0x04000000"
P
Paul Mundt 已提交
66 67 68 69
	help
	  This sets the default memory size assumed by your SH kernel. It can
	  be overridden as normal by the 'mem=' argument on the kernel command
	  line. If unsure, consult your board specifications or just leave it
70
	  as 0x04000000 which was the default value before this became
P
Paul Mundt 已提交
71 72
	  configurable.

73 74 75 76 77
# Physical addressing modes

config 29BIT
	def_bool !32BIT
	depends on SUPERH32
78
	select UNCACHED_MAPPING
79

80
config 32BIT
81
	bool
P
Paul Mundt 已提交
82
	default y if CPU_SH5 || !MMU
83

84
config PMB
P
Paul Mundt 已提交
85
	bool "Support 32-bit physical addressing through PMB"
86
	depends on MMU && CPU_SH4A && !CPU_SH4AL_DSP
P
Paul Mundt 已提交
87
	select 32BIT
88
	select UNCACHED_MAPPING
89 90 91 92 93
	help
	  If you say Y here, physical addressing will be extended to
	  32-bits through the SH-4A PMB. If this is not set, legacy
	  29-bit physical addressing will be used.

94
config X2TLB
95 96
	def_bool y
	depends on (CPU_SHX2 || CPU_SHX3) && MMU
97

P
Paul Mundt 已提交
98 99
config VSYSCALL
	bool "Support vsyscall page"
100
	depends on MMU && (CPU_SH3 || CPU_SH4)
P
Paul Mundt 已提交
101 102 103 104 105 106 107 108 109 110
	default y
	help
	  This will enable support for the kernel mapping a vDSO page
	  in process space, and subsequently handing down the entry point
	  to the libc through the ELF auxiliary vector.

	  From the kernel side this is used for the signal trampoline.
	  For systems with an MMU that can afford to give up a page,
	  (the default value) say Y.

P
Paul Mundt 已提交
111 112
config NUMA
	bool "Non Uniform Memory Access (NUMA) Support"
113
	depends on MMU && SYS_SUPPORTS_NUMA
114
	select ARCH_WANT_NUMA_VARIABLE_LOCALITY
P
Paul Mundt 已提交
115 116 117 118 119 120 121 122
	default n
	help
	  Some SH systems have many various memories scattered around
	  the address space, each with varying latencies. This enables
	  support for these blocks by binding them to nodes and allowing
	  memory policies to be used for prioritizing and controlling
	  allocation behaviour.

123 124
config NODES_SHIFT
	int
P
Paul Mundt 已提交
125
	default "3" if CPU_SUBTYPE_SHX3
126 127 128 129 130
	default "1"
	depends on NEED_MULTIPLE_NODES

config ARCH_FLATMEM_ENABLE
	def_bool y
131
	depends on !NUMA
132

P
Paul Mundt 已提交
133 134 135 136 137 138 139 140 141 142
config ARCH_SPARSEMEM_ENABLE
	def_bool y
	select SPARSEMEM_STATIC

config ARCH_SPARSEMEM_DEFAULT
	def_bool y

config ARCH_SELECT_MEMORY_MODEL
	def_bool y

143 144
config ARCH_ENABLE_MEMORY_HOTPLUG
	def_bool y
145
	depends on SPARSEMEM && MMU
146

147 148
config ARCH_ENABLE_MEMORY_HOTREMOVE
	def_bool y
149
	depends on SPARSEMEM && MMU
150

151 152 153 154
config ARCH_MEMORY_PROBE
	def_bool y
	depends on MEMORY_HOTPLUG

M
Matt Fleming 已提交
155 156 157 158
config IOREMAP_FIXED
       def_bool y
       depends on X2TLB || SUPERH64

159 160 161
config UNCACHED_MAPPING
	bool

162 163 164 165
config HAVE_SRAM_POOL
	bool
	select GENERIC_ALLOCATOR

166 167 168 169 170 171 172 173 174 175 176
choice
	prompt "Kernel page size"
	default PAGE_SIZE_4KB

config PAGE_SIZE_4KB
	bool "4kB"
	help
	  This is the default page size used by all SuperH CPUs.

config PAGE_SIZE_8KB
	bool "8kB"
177
	depends on !MMU || X2TLB
178 179 180
	help
	  This enables 8kB pages as supported by SH-X2 and later MMUs.

P
Paul Mundt 已提交
181 182 183 184 185 186
config PAGE_SIZE_16KB
	bool "16kB"
	depends on !MMU
	help
	  This enables 16kB pages on MMU-less SH systems.

187 188
config PAGE_SIZE_64KB
	bool "64kB"
189
	depends on !MMU || CPU_SH4 || CPU_SH5
190 191
	help
	  This enables support for 64kB pages, possible on all SH-4
192
	  CPUs and later.
193 194 195

endchoice

196 197
choice
	prompt "HugeTLB page size"
198
	depends on HUGETLB_PAGE
199
	default HUGETLB_PAGE_SIZE_1MB if PAGE_SIZE_64KB
200 201 202
	default HUGETLB_PAGE_SIZE_64K

config HUGETLB_PAGE_SIZE_64K
203
	bool "64kB"
204
	depends on !PAGE_SIZE_64KB
205 206 207 208

config HUGETLB_PAGE_SIZE_256K
	bool "256kB"
	depends on X2TLB
209 210 211 212

config HUGETLB_PAGE_SIZE_1MB
	bool "1MB"

213 214 215 216 217 218 219 220
config HUGETLB_PAGE_SIZE_4MB
	bool "4MB"
	depends on X2TLB

config HUGETLB_PAGE_SIZE_64MB
	bool "64MB"
	depends on X2TLB

221 222 223 224
config HUGETLB_PAGE_SIZE_512MB
	bool "512MB"
	depends on CPU_SH5

225 226 227 228
endchoice

source "mm/Kconfig"

229 230 231 232 233 234 235 236 237
config SCHED_MC
	bool "Multi-core scheduler support"
	depends on SMP
	default y
	help
	  Multi-core scheduler support improves the CPU scheduler's decision
	  making when dealing with multi-core CPU chips at a cost of slightly
	  increased overhead in some places. If unsure say N here.

238 239 240 241 242 243 244 245 246
endmenu

menu "Cache configuration"

config SH7705_CACHE_32KB
	bool "Enable 32KB cache size for SH7705"
	depends on CPU_SUBTYPE_SH7705
	default y

247 248
choice
	prompt "Cache mode"
249
	default CACHE_WRITEBACK if CPU_SH2A || CPU_SH3 || CPU_SH4 || CPU_SH5
250 251 252 253 254 255 256
	default CACHE_WRITETHROUGH if (CPU_SH2 && !CPU_SH2A)

config CACHE_WRITEBACK
	bool "Write-back"

config CACHE_WRITETHROUGH
	bool "Write-through"
257 258 259 260 261 262 263 264 265 266
	help
	  Selecting this option will configure the caches in write-through
	  mode, as opposed to the default write-back configuration.

	  Since there's sill some aliasing issues on SH-4, this option will
	  unfortunately still require the majority of flushing functions to
	  be implemented to deal with aliasing.

	  If unsure, say N.

267 268 269 270 271
config CACHE_OFF
	bool "Off"

endchoice

272
endmenu