nv50_evo.c 9.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2010 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

#include "drmP.h"

#include "nouveau_drv.h"
#include "nouveau_dma.h"
#include "nouveau_ramht.h"
30
#include "nv50_display.h"
31 32

static void
33
nv50_evo_channel_del(struct nouveau_channel **pevo)
34
{
35
	struct nouveau_channel *evo = *pevo;
36
	struct nv50_display *disp;
37

38
	if (!evo)
39
		return;
40
	*pevo = NULL;
41

42 43
	disp = nv50_display(evo->dev);
	disp->evo_alloc &= ~(1 << evo->id);
44

45 46 47
	nouveau_gpuobj_channel_takedown(evo);
	nouveau_bo_unmap(evo->pushbuf_bo);
	nouveau_bo_ref(NULL, &evo->pushbuf_bo);
48

49 50 51 52
	if (evo->user)
		iounmap(evo->user);

	kfree(evo);
53 54 55 56
}

int
nv50_evo_dmaobj_new(struct nouveau_channel *evo, u32 class, u32 name,
57 58
		    u32 tile_flags, u32 magic_flags, u32 offset, u32 limit,
		    u32 flags5)
59 60
{
	struct drm_nouveau_private *dev_priv = evo->dev->dev_private;
61
	struct nv50_display *disp = nv50_display(evo->dev);
62 63 64
	struct nouveau_gpuobj *obj = NULL;
	int ret;

65
	ret = nouveau_gpuobj_new(evo->dev, disp->master, 6*4, 32, 0, &obj);
66 67 68 69 70 71 72 73 74
	if (ret)
		return ret;
	obj->engine = NVOBJ_ENGINE_DISPLAY;

	nv_wo32(obj,  0, (tile_flags << 22) | (magic_flags << 16) | class);
	nv_wo32(obj,  4, limit);
	nv_wo32(obj,  8, offset);
	nv_wo32(obj, 12, 0x00000000);
	nv_wo32(obj, 16, 0x00000000);
75
	nv_wo32(obj, 20, flags5);
76
	dev_priv->engine.instmem.flush(evo->dev);
77 78 79 80 81 82 83 84 85 86 87

	ret = nouveau_ramht_insert(evo, name, obj);
	nouveau_gpuobj_ref(NULL, &obj);
	if (ret) {
		return ret;
	}

	return 0;
}

static int
88
nv50_evo_channel_new(struct drm_device *dev, struct nouveau_channel **pevo)
89
{
90
	struct nv50_display *disp = nv50_display(dev);
91
	struct nouveau_channel *evo;
92 93
	int ret;

94 95
	evo = kzalloc(sizeof(struct nouveau_channel), GFP_KERNEL);
	if (!evo)
96
		return -ENOMEM;
97
	*pevo = evo;
98

99
	for (evo->id = 0; evo->id < 5; evo->id++) {
100
		if (disp->evo_alloc & (1 << evo->id))
101
			continue;
102

103
		disp->evo_alloc |= (1 << evo->id);
104
		break;
105 106
	}

107 108 109
	if (evo->id == 5) {
		kfree(evo);
		return -ENODEV;
110 111
	}

112 113 114
	evo->dev = dev;
	evo->user_get = 4;
	evo->user_put = 0;
115 116

	ret = nouveau_bo_new(dev, NULL, 4096, 0, TTM_PL_FLAG_VRAM, 0, 0,
117
			     false, true, &evo->pushbuf_bo);
118
	if (ret == 0)
119
		ret = nouveau_bo_pin(evo->pushbuf_bo, TTM_PL_FLAG_VRAM);
120 121
	if (ret) {
		NV_ERROR(dev, "Error creating EVO DMA push buffer: %d\n", ret);
122
		nv50_evo_channel_del(pevo);
123 124 125
		return ret;
	}

126
	ret = nouveau_bo_map(evo->pushbuf_bo);
127 128
	if (ret) {
		NV_ERROR(dev, "Error mapping EVO DMA push buffer: %d\n", ret);
129
		nv50_evo_channel_del(pevo);
130 131 132
		return ret;
	}

133 134 135
	evo->user = ioremap(pci_resource_start(dev->pdev, 0) +
			    NV50_PDISPLAY_USER(evo->id), PAGE_SIZE);
	if (!evo->user) {
136
		NV_ERROR(dev, "Error mapping EVO control regs.\n");
137
		nv50_evo_channel_del(pevo);
138 139 140
		return -ENOMEM;
	}

141
	/* bind primary evo channel's ramht to the channel */
142 143
	if (disp->master && evo != disp->master)
		nouveau_ramht_ref(disp->master->ramht, &evo->ramht, NULL);
144

145 146 147 148 149 150 151
	return 0;
}

static int
nv50_evo_channel_init(struct nouveau_channel *evo)
{
	struct drm_device *dev = evo->dev;
152
	int id = evo->id, ret, i;
153
	u64 pushbuf = evo->pushbuf_bo->bo.mem.start << PAGE_SHIFT;
154 155
	u32 tmp;

156 157 158
	tmp = nv_rd32(dev, NV50_PDISPLAY_EVO_CTRL(id));
	if ((tmp & 0x009f0000) == 0x00020000)
		nv_wr32(dev, NV50_PDISPLAY_EVO_CTRL(id), tmp | 0x00800000);
159

160 161 162
	tmp = nv_rd32(dev, NV50_PDISPLAY_EVO_CTRL(id));
	if ((tmp & 0x003f0000) == 0x00030000)
		nv_wr32(dev, NV50_PDISPLAY_EVO_CTRL(id), tmp | 0x00600000);
163 164

	/* initialise fifo */
165 166 167
	nv_wr32(dev, NV50_PDISPLAY_EVO_DMA_CB(id), pushbuf >> 8 |
		     NV50_PDISPLAY_EVO_DMA_CB_LOCATION_VRAM |
		     NV50_PDISPLAY_EVO_DMA_CB_VALID);
168 169
	nv_wr32(dev, NV50_PDISPLAY_EVO_UNK2(id), 0x00010000);
	nv_wr32(dev, NV50_PDISPLAY_EVO_HASH_TAG(id), id);
170 171 172 173 174 175
	nv_mask(dev, NV50_PDISPLAY_EVO_CTRL(id), NV50_PDISPLAY_EVO_CTRL_DMA,
		     NV50_PDISPLAY_EVO_CTRL_DMA_ENABLED);

	nv_wr32(dev, NV50_PDISPLAY_USER_PUT(id), 0x00000000);
	nv_wr32(dev, NV50_PDISPLAY_EVO_CTRL(id), 0x01000003 |
		     NV50_PDISPLAY_EVO_CTRL_DMA_ENABLED);
176
	if (!nv_wait(dev, NV50_PDISPLAY_EVO_CTRL(id), 0x80000000, 0x00000000)) {
177
		NV_ERROR(dev, "EvoCh %d init timeout: 0x%08x\n", id,
178
			 nv_rd32(dev, NV50_PDISPLAY_EVO_CTRL(id)));
179 180 181 182
		return -EBUSY;
	}

	/* enable error reporting on the channel */
183
	nv_mask(dev, 0x610028, 0x00000000, 0x00010001 << id);
184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203

	evo->dma.max = (4096/4) - 2;
	evo->dma.put = 0;
	evo->dma.cur = evo->dma.put;
	evo->dma.free = evo->dma.max - evo->dma.cur;

	ret = RING_SPACE(evo, NOUVEAU_DMA_SKIPS);
	if (ret)
		return ret;

	for (i = 0; i < NOUVEAU_DMA_SKIPS; i++)
		OUT_RING(evo, 0);

	return 0;
}

static void
nv50_evo_channel_fini(struct nouveau_channel *evo)
{
	struct drm_device *dev = evo->dev;
204 205 206 207 208 209 210 211 212
	int id = evo->id;

	nv_mask(dev, 0x610028, 0x00010001 << id, 0x00000000);
	nv_mask(dev, NV50_PDISPLAY_EVO_CTRL(id), 0x00001010, 0x00001000);
	nv_wr32(dev, NV50_PDISPLAY_INTR_0, (1 << id));
	nv_mask(dev, NV50_PDISPLAY_EVO_CTRL(id), 0x00000003, 0x00000000);
	if (!nv_wait(dev, NV50_PDISPLAY_EVO_CTRL(id), 0x001e0000, 0x00000000)) {
		NV_ERROR(dev, "EvoCh %d takedown timeout: 0x%08x\n", id,
			 nv_rd32(dev, NV50_PDISPLAY_EVO_CTRL(id)));
213 214 215 216 217 218 219
	}
}

static int
nv50_evo_create(struct drm_device *dev)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
220
	struct nv50_display *disp = nv50_display(dev);
221 222 223 224 225 226 227
	struct nouveau_gpuobj *ramht = NULL;
	struct nouveau_channel *evo;
	int ret;

	/* create primary evo channel, the one we use for modesetting
	 * purporses
	 */
228
	ret = nv50_evo_channel_new(dev, &disp->master);
229 230
	if (ret)
		return ret;
231
	evo = disp->master;
232 233 234 235 236

	/* setup object management on it, any other evo channel will
	 * use this also as there's no per-channel support on the
	 * hardware
	 */
B
Ben Skeggs 已提交
237
	ret = nouveau_gpuobj_new(dev, NULL, 32768, 65536,
238 239 240
				 NVOBJ_FLAG_ZERO_ALLOC, &evo->ramin);
	if (ret) {
		NV_ERROR(dev, "Error allocating EVO channel memory: %d\n", ret);
241
		nv50_evo_channel_del(&disp->master);
242 243 244 245 246 247
		return ret;
	}

	ret = drm_mm_init(&evo->ramin_heap, 0, 32768);
	if (ret) {
		NV_ERROR(dev, "Error initialising EVO PRAMIN heap: %d\n", ret);
248
		nv50_evo_channel_del(&disp->master);
249 250 251 252 253 254
		return ret;
	}

	ret = nouveau_gpuobj_new(dev, evo, 4096, 16, 0, &ramht);
	if (ret) {
		NV_ERROR(dev, "Unable to allocate EVO RAMHT: %d\n", ret);
255
		nv50_evo_channel_del(&disp->master);
256 257 258 259 260 261
		return ret;
	}

	ret = nouveau_ramht_new(dev, ramht, &evo->ramht);
	nouveau_gpuobj_ref(NULL, &ramht);
	if (ret) {
262
		nv50_evo_channel_del(&disp->master);
263 264 265 266
		return ret;
	}

	/* create some default objects for the scanout memtypes we support */
267 268 269 270
	if (dev_priv->card_type >= NV_C0) {
		ret = nv50_evo_dmaobj_new(evo, 0x3d, NvEvoFB32, 0xfe, 0x19,
					  0, 0xffffffff, 0x00000000);
		if (ret) {
271
			nv50_evo_channel_del(&disp->master);
272 273 274 275 276 277
			return ret;
		}

		ret = nv50_evo_dmaobj_new(evo, 0x3d, NvEvoVRAM, 0, 0x19,
					  0, dev_priv->vram_size, 0x00020000);
		if (ret) {
278
			nv50_evo_channel_del(&disp->master);
279 280 281 282 283 284
			return ret;
		}

		ret = nv50_evo_dmaobj_new(evo, 0x3d, NvEvoVRAM_LP, 0, 0x19,
					  0, dev_priv->vram_size, 0x00000000);
		if (ret) {
285
			nv50_evo_channel_del(&disp->master);
286 287
			return ret;
		}
B
Ben Skeggs 已提交
288
	} else {
289
		ret = nv50_evo_dmaobj_new(evo, 0x3d, NvEvoFB16, 0x70, 0x19,
290
					  0, 0xffffffff, 0x00010000);
291
		if (ret) {
292
			nv50_evo_channel_del(&disp->master);
293 294 295 296 297
			return ret;
		}


		ret = nv50_evo_dmaobj_new(evo, 0x3d, NvEvoFB32, 0x7a, 0x19,
298
					  0, 0xffffffff, 0x00010000);
299
		if (ret) {
300
			nv50_evo_channel_del(&disp->master);
301 302 303
			return ret;
		}

304 305 306
		ret = nv50_evo_dmaobj_new(evo, 0x3d, NvEvoVRAM, 0, 0x19,
					  0, dev_priv->vram_size, 0x00010000);
		if (ret) {
307
			nv50_evo_channel_del(&disp->master);
308 309 310 311 312 313
			return ret;
		}

		ret = nv50_evo_dmaobj_new(evo, 0x3d, NvEvoVRAM_LP, 0, 0x19,
					  0, dev_priv->vram_size, 0x00010000);
		if (ret) {
314
			nv50_evo_channel_del(&disp->master);
315 316
			return ret;
		}
317
	}
318 319

	return 0;
320 321 322 323 324
}

int
nv50_evo_init(struct drm_device *dev)
{
325
	struct nv50_display *disp = nv50_display(dev);
326 327
	int ret;

328
	if (!disp->master) {
329
		ret = nv50_evo_create(dev);
330 331 332 333
		if (ret)
			return ret;
	}

334
	return nv50_evo_channel_init(disp->master);
335 336 337 338 339
}

void
nv50_evo_fini(struct drm_device *dev)
{
340
	struct nv50_display *disp = nv50_display(dev);
341

342 343 344
	if (disp->master) {
		nv50_evo_channel_fini(disp->master);
		nv50_evo_channel_del(&disp->master);
345 346
	}
}