sata_sil.c 21.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *  sata_sil.c - Silicon Image SATA
 *
T
Tejun Heo 已提交
4
 *  Maintained by:  Tejun Heo <tj@kernel.org>
L
Linus Torvalds 已提交
5 6 7
 *  		    Please ALWAYS copy linux-ide@vger.kernel.org
 *		    on emails.
 *
8
 *  Copyright 2003-2005 Red Hat, Inc.
L
Linus Torvalds 已提交
9 10
 *  Copyright 2003 Benjamin Herrenschmidt
 *
11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; see the file COPYING.  If not, write to
 *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
 *
 *
 *  libata documentation is available via 'make {ps|pdf}docs',
 *  as Documentation/DocBook/libata.*
L
Linus Torvalds 已提交
29
 *
30 31 32 33 34
 *  Documentation for SiI 3112:
 *  http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2
 *
 *  Other errata and documentation available under NDA.
 *
L
Linus Torvalds 已提交
35 36 37 38 39 40 41 42
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
43
#include <linux/device.h>
L
Linus Torvalds 已提交
44 45
#include <scsi/scsi_host.h>
#include <linux/libata.h>
46
#include <linux/dmi.h>
L
Linus Torvalds 已提交
47 48

#define DRV_NAME	"sata_sil"
49 50 51
#define DRV_VERSION	"2.4"

#define SIL_DMA_BOUNDARY	0x7fffffffUL
L
Linus Torvalds 已提交
52 53

enum {
T
Tejun Heo 已提交
54 55
	SIL_MMIO_BAR		= 5,

56 57 58
	/*
	 * host flags
	 */
59
	SIL_FLAG_NO_SATA_IRQ	= (1 << 28),
60
	SIL_FLAG_RERR_ON_DMA_ACT = (1 << 29),
61
	SIL_FLAG_MOD15WRITE	= (1 << 30),
62

63
	SIL_DFL_PORT_FLAGS	= ATA_FLAG_SATA,
64

65 66 67
	/*
	 * Controller IDs
	 */
L
Linus Torvalds 已提交
68
	sil_3112		= 0,
69 70 71
	sil_3112_no_sata_irq	= 1,
	sil_3512		= 2,
	sil_3114		= 3,
L
Linus Torvalds 已提交
72

73 74 75
	/*
	 * Register offsets
	 */
L
Linus Torvalds 已提交
76
	SIL_SYSCFG		= 0x48,
77 78 79 80 81

	/*
	 * Register bits
	 */
	/* SYSCFG */
L
Linus Torvalds 已提交
82 83 84 85 86 87 88 89
	SIL_MASK_IDE0_INT	= (1 << 22),
	SIL_MASK_IDE1_INT	= (1 << 23),
	SIL_MASK_IDE2_INT	= (1 << 24),
	SIL_MASK_IDE3_INT	= (1 << 25),
	SIL_MASK_2PORT		= SIL_MASK_IDE0_INT | SIL_MASK_IDE1_INT,
	SIL_MASK_4PORT		= SIL_MASK_2PORT |
				  SIL_MASK_IDE2_INT | SIL_MASK_IDE3_INT,

90
	/* BMDMA/BMDMA2 */
L
Linus Torvalds 已提交
91
	SIL_INTR_STEERING	= (1 << 1),
92

93 94 95 96 97 98 99 100 101 102 103 104 105 106
	SIL_DMA_ENABLE		= (1 << 0),  /* DMA run switch */
	SIL_DMA_RDWR		= (1 << 3),  /* DMA Rd-Wr */
	SIL_DMA_SATA_IRQ	= (1 << 4),  /* OR of all SATA IRQs */
	SIL_DMA_ACTIVE		= (1 << 16), /* DMA running */
	SIL_DMA_ERROR		= (1 << 17), /* PCI bus error */
	SIL_DMA_COMPLETE	= (1 << 18), /* cmd complete / IRQ pending */
	SIL_DMA_N_SATA_IRQ	= (1 << 6),  /* SATA_IRQ for the next channel */
	SIL_DMA_N_ACTIVE	= (1 << 24), /* ACTIVE for the next channel */
	SIL_DMA_N_ERROR		= (1 << 25), /* ERROR for the next channel */
	SIL_DMA_N_COMPLETE	= (1 << 26), /* COMPLETE for the next channel */

	/* SIEN */
	SIL_SIEN_N		= (1 << 16), /* triggered by SError.N */

107 108 109
	/*
	 * Others
	 */
L
Linus Torvalds 已提交
110 111 112 113
	SIL_QUIRK_MOD15WRITE	= (1 << 0),
	SIL_QUIRK_UDMA5MAX	= (1 << 1),
};

114
static int sil_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
115
#ifdef CONFIG_PM_SLEEP
116
static int sil_pci_device_resume(struct pci_dev *pdev);
117
#endif
118
static void sil_dev_config(struct ata_device *dev);
T
Tejun Heo 已提交
119 120
static int sil_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
static int sil_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
121
static int sil_set_mode(struct ata_link *link, struct ata_device **r_failed);
122 123 124 125
static void sil_qc_prep(struct ata_queued_cmd *qc);
static void sil_bmdma_setup(struct ata_queued_cmd *qc);
static void sil_bmdma_start(struct ata_queued_cmd *qc);
static void sil_bmdma_stop(struct ata_queued_cmd *qc);
T
Tejun Heo 已提交
126 127
static void sil_freeze(struct ata_port *ap);
static void sil_thaw(struct ata_port *ap);
L
Linus Torvalds 已提交
128

129

130
static const struct pci_device_id sil_pci_tbl[] = {
131 132 133 134 135 136 137 138
	{ PCI_VDEVICE(CMD, 0x3112), sil_3112 },
	{ PCI_VDEVICE(CMD, 0x0240), sil_3112 },
	{ PCI_VDEVICE(CMD, 0x3512), sil_3512 },
	{ PCI_VDEVICE(CMD, 0x3114), sil_3114 },
	{ PCI_VDEVICE(ATI, 0x436e), sil_3112 },
	{ PCI_VDEVICE(ATI, 0x4379), sil_3112_no_sata_irq },
	{ PCI_VDEVICE(ATI, 0x437a), sil_3112_no_sata_irq },

L
Linus Torvalds 已提交
139 140 141 142 143 144
	{ }	/* terminate list */
};


/* TODO firmware versions should be added - eric */
static const struct sil_drivelist {
145
	const char *product;
L
Linus Torvalds 已提交
146 147 148 149 150 151 152 153 154 155 156 157 158
	unsigned int quirk;
} sil_blacklist [] = {
	{ "ST320012AS",		SIL_QUIRK_MOD15WRITE },
	{ "ST330013AS",		SIL_QUIRK_MOD15WRITE },
	{ "ST340017AS",		SIL_QUIRK_MOD15WRITE },
	{ "ST360015AS",		SIL_QUIRK_MOD15WRITE },
	{ "ST380023AS",		SIL_QUIRK_MOD15WRITE },
	{ "ST3120023AS",	SIL_QUIRK_MOD15WRITE },
	{ "ST340014ASL",	SIL_QUIRK_MOD15WRITE },
	{ "ST360014ASL",	SIL_QUIRK_MOD15WRITE },
	{ "ST380011ASL",	SIL_QUIRK_MOD15WRITE },
	{ "ST3120022ASL",	SIL_QUIRK_MOD15WRITE },
	{ "ST3160021ASL",	SIL_QUIRK_MOD15WRITE },
159
	{ "TOSHIBA MK2561GSYN",	SIL_QUIRK_MOD15WRITE },
L
Linus Torvalds 已提交
160 161 162 163 164 165 166 167 168
	{ "Maxtor 4D060H3",	SIL_QUIRK_UDMA5MAX },
	{ }
};

static struct pci_driver sil_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= sil_pci_tbl,
	.probe			= sil_init_one,
	.remove			= ata_pci_remove_one,
169
#ifdef CONFIG_PM_SLEEP
170 171
	.suspend		= ata_pci_device_suspend,
	.resume			= sil_pci_device_resume,
172
#endif
L
Linus Torvalds 已提交
173 174
};

175
static struct scsi_host_template sil_sht = {
176 177 178 179 180 181
	ATA_BASE_SHT(DRV_NAME),
	/** These controllers support Large Block Transfer which allows
	    transfer chunks up to 2GB and which cross 64KB boundaries,
	    therefore the DMA limits are more relaxed than standard ATA SFF. */
	.dma_boundary		= SIL_DMA_BOUNDARY,
	.sg_tablesize		= ATA_MAX_PRD
L
Linus Torvalds 已提交
182 183
};

184
static struct ata_port_operations sil_ops = {
R
Robert Hancock 已提交
185
	.inherits		= &ata_bmdma32_port_ops,
L
Linus Torvalds 已提交
186
	.dev_config		= sil_dev_config,
187
	.set_mode		= sil_set_mode,
188 189 190 191
	.bmdma_setup            = sil_bmdma_setup,
	.bmdma_start            = sil_bmdma_start,
	.bmdma_stop		= sil_bmdma_stop,
	.qc_prep		= sil_qc_prep,
T
Tejun Heo 已提交
192 193
	.freeze			= sil_freeze,
	.thaw			= sil_thaw,
L
Linus Torvalds 已提交
194 195 196 197
	.scr_read		= sil_scr_read,
	.scr_write		= sil_scr_write,
};

198
static const struct ata_port_info sil_port_info[] = {
L
Linus Torvalds 已提交
199
	/* sil_3112 */
200
	{
J
Jeff Garzik 已提交
201
		.flags		= SIL_DFL_PORT_FLAGS | SIL_FLAG_MOD15WRITE,
202 203
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA2,
204
		.udma_mask	= ATA_UDMA5,
205
		.port_ops	= &sil_ops,
206
	},
207 208
	/* sil_3112_no_sata_irq */
	{
J
Jeff Garzik 已提交
209
		.flags		= SIL_DFL_PORT_FLAGS | SIL_FLAG_MOD15WRITE |
210
				  SIL_FLAG_NO_SATA_IRQ,
211 212
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA2,
213
		.udma_mask	= ATA_UDMA5,
214 215
		.port_ops	= &sil_ops,
	},
216
	/* sil_3512 */
L
Linus Torvalds 已提交
217
	{
J
Jeff Garzik 已提交
218
		.flags		= SIL_DFL_PORT_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
219 220
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA2,
221
		.udma_mask	= ATA_UDMA5,
222 223 224
		.port_ops	= &sil_ops,
	},
	/* sil_3114 */
L
Linus Torvalds 已提交
225
	{
J
Jeff Garzik 已提交
226
		.flags		= SIL_DFL_PORT_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
227 228
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA2,
229
		.udma_mask	= ATA_UDMA5,
L
Linus Torvalds 已提交
230 231 232 233 234 235 236 237 238 239
		.port_ops	= &sil_ops,
	},
};

/* per-port register offsets */
/* TODO: we can probably calculate rather than use a table */
static const struct {
	unsigned long tf;	/* ATA taskfile register block */
	unsigned long ctl;	/* ATA control/altstatus register block */
	unsigned long bmdma;	/* DMA register block */
240
	unsigned long bmdma2;	/* DMA register block #2 */
241
	unsigned long fifo_cfg;	/* FIFO Valid Byte Count and Control */
L
Linus Torvalds 已提交
242 243 244
	unsigned long scr;	/* SATA control register block */
	unsigned long sien;	/* SATA Interrupt Enable register */
	unsigned long xfer_mode;/* data transfer mode register */
245
	unsigned long sfis_cfg;	/* SATA FIS reception config register */
L
Linus Torvalds 已提交
246 247
} sil_port[] = {
	/* port 0 ... */
248 249 250
	/*   tf    ctl  bmdma  bmdma2  fifo    scr   sien   mode   sfis */
	{  0x80,  0x8A,   0x0,  0x10,  0x40, 0x100, 0x148,  0xb4, 0x14c },
	{  0xC0,  0xCA,   0x8,  0x18,  0x44, 0x180, 0x1c8,  0xf4, 0x1cc },
251 252
	{ 0x280, 0x28A, 0x200, 0x210, 0x240, 0x300, 0x348, 0x2b4, 0x34c },
	{ 0x2C0, 0x2CA, 0x208, 0x218, 0x244, 0x380, 0x3c8, 0x2f4, 0x3cc },
L
Linus Torvalds 已提交
253 254 255 256 257 258 259 260 261
	/* ... port 3 */
};

MODULE_AUTHOR("Jeff Garzik");
MODULE_DESCRIPTION("low-level driver for Silicon Image SATA controller");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, sil_pci_tbl);
MODULE_VERSION(DRV_VERSION);

262
static int slow_down;
263 264 265
module_param(slow_down, int, 0444);
MODULE_PARM_DESC(slow_down, "Sledgehammer used to work around random problems, by limiting commands to 15 sectors (0=off, 1=on)");

266

267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285
static void sil_bmdma_stop(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
	void __iomem *bmdma2 = mmio_base + sil_port[ap->port_no].bmdma2;

	/* clear start/stop bit - can safely always write 0 */
	iowrite8(0, bmdma2);

	/* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
	ata_sff_dma_pause(ap);
}

static void sil_bmdma_setup(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	void __iomem *bmdma = ap->ioaddr.bmdma_addr;

	/* load PRD table addr. */
T
Tejun Heo 已提交
286
	iowrite32(ap->bmdma_prd_dma, bmdma + ATA_DMA_TABLE_OFS);
287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312

	/* issue r/w command */
	ap->ops->sff_exec_command(ap, &qc->tf);
}

static void sil_bmdma_start(struct ata_queued_cmd *qc)
{
	unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
	struct ata_port *ap = qc->ap;
	void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
	void __iomem *bmdma2 = mmio_base + sil_port[ap->port_no].bmdma2;
	u8 dmactl = ATA_DMA_START;

	/* set transfer direction, start host DMA transaction
	   Note: For Large Block Transfer to work, the DMA must be started
	   using the bmdma2 register. */
	if (!rw)
		dmactl |= ATA_DMA_WR;
	iowrite8(dmactl, bmdma2);
}

/* The way God intended PCI IDE scatter/gather lists to look and behave... */
static void sil_fill_sg(struct ata_queued_cmd *qc)
{
	struct scatterlist *sg;
	struct ata_port *ap = qc->ap;
T
Tejun Heo 已提交
313
	struct ata_bmdma_prd *prd, *last_prd = NULL;
314 315
	unsigned int si;

T
Tejun Heo 已提交
316
	prd = &ap->bmdma_prd[0];
317 318 319 320 321 322 323 324 325
	for_each_sg(qc->sg, sg, qc->n_elem, si) {
		/* Note h/w doesn't support 64-bit, so we unconditionally
		 * truncate dma_addr_t to u32.
		 */
		u32 addr = (u32) sg_dma_address(sg);
		u32 sg_len = sg_dma_len(sg);

		prd->addr = cpu_to_le32(addr);
		prd->flags_len = cpu_to_le32(sg_len);
326
		VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", si, addr, sg_len);
327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343

		last_prd = prd;
		prd++;
	}

	if (likely(last_prd))
		last_prd->flags_len |= cpu_to_le32(ATA_PRD_EOT);
}

static void sil_qc_prep(struct ata_queued_cmd *qc)
{
	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
		return;

	sil_fill_sg(qc);
}

L
Linus Torvalds 已提交
344 345 346 347 348 349 350
static unsigned char sil_get_device_cache_line(struct pci_dev *pdev)
{
	u8 cache_line = 0;
	pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cache_line);
	return cache_line;
}

351 352
/**
 *	sil_set_mode		-	wrap set_mode functions
353
 *	@link: link to set up
354 355 356 357 358 359
 *	@r_failed: returned device when we fail
 *
 *	Wrap the libata method for device setup as after the setup we need
 *	to inspect the results and do some configuration work
 */

360
static int sil_set_mode(struct ata_link *link, struct ata_device **r_failed)
L
Linus Torvalds 已提交
361
{
362 363
	struct ata_port *ap = link->ap;
	void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
T
Tejun Heo 已提交
364
	void __iomem *addr = mmio_base + sil_port[ap->port_no].xfer_mode;
365
	struct ata_device *dev;
366
	u32 tmp, dev_mode[2] = { };
367
	int rc;
J
Jeff Garzik 已提交
368

369
	rc = ata_do_set_mode(link, r_failed);
370 371
	if (rc)
		return rc;
L
Linus Torvalds 已提交
372

T
Tejun Heo 已提交
373
	ata_for_each_dev(dev, link, ALL) {
374
		if (!ata_dev_enabled(dev))
375
			dev_mode[dev->devno] = 0;	/* PIO0/1/2 */
L
Linus Torvalds 已提交
376
		else if (dev->flags & ATA_DFLAG_PIO)
377
			dev_mode[dev->devno] = 1;	/* PIO3/4 */
L
Linus Torvalds 已提交
378
		else
379
			dev_mode[dev->devno] = 3;	/* UDMA */
L
Linus Torvalds 已提交
380 381 382 383 384 385 386 387 388
		/* value 2 indicates MDMA */
	}

	tmp = readl(addr);
	tmp &= ~((1<<5) | (1<<4) | (1<<1) | (1<<0));
	tmp |= dev_mode[0];
	tmp |= (dev_mode[1] << 4);
	writel(tmp, addr);
	readl(addr);	/* flush */
389
	return 0;
L
Linus Torvalds 已提交
390 391
}

392 393
static inline void __iomem *sil_scr_addr(struct ata_port *ap,
					 unsigned int sc_reg)
L
Linus Torvalds 已提交
394
{
T
Tejun Heo 已提交
395
	void __iomem *offset = ap->ioaddr.scr_addr;
L
Linus Torvalds 已提交
396 397 398 399 400 401 402 403 404 405 406 407 408

	switch (sc_reg) {
	case SCR_STATUS:
		return offset + 4;
	case SCR_ERROR:
		return offset + 8;
	case SCR_CONTROL:
		return offset;
	default:
		/* do nothing */
		break;
	}

R
Randy Dunlap 已提交
409
	return NULL;
L
Linus Torvalds 已提交
410 411
}

T
Tejun Heo 已提交
412
static int sil_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
L
Linus Torvalds 已提交
413
{
T
Tejun Heo 已提交
414
	void __iomem *mmio = sil_scr_addr(link->ap, sc_reg);
415 416 417 418 419 420

	if (mmio) {
		*val = readl(mmio);
		return 0;
	}
	return -EINVAL;
L
Linus Torvalds 已提交
421 422
}

T
Tejun Heo 已提交
423
static int sil_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
L
Linus Torvalds 已提交
424
{
T
Tejun Heo 已提交
425
	void __iomem *mmio = sil_scr_addr(link->ap, sc_reg);
426 427

	if (mmio) {
L
Linus Torvalds 已提交
428
		writel(val, mmio);
429 430 431
		return 0;
	}
	return -EINVAL;
L
Linus Torvalds 已提交
432 433
}

434 435
static void sil_host_intr(struct ata_port *ap, u32 bmdma2)
{
T
Tejun Heo 已提交
436 437
	struct ata_eh_info *ehi = &ap->link.eh_info;
	struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
438 439
	u8 status;

440
	if (unlikely(bmdma2 & SIL_DMA_SATA_IRQ)) {
441
		u32 serror = 0xffffffff;
442 443 444 445 446

		/* SIEN doesn't mask SATA IRQs on some 3112s.  Those
		 * controllers continue to assert IRQ as long as
		 * SError bits are pending.  Clear SError immediately.
		 */
T
Tejun Heo 已提交
447 448
		sil_scr_read(&ap->link, SCR_ERROR, &serror);
		sil_scr_write(&ap->link, SCR_ERROR, serror);
449

T
Tejun Heo 已提交
450 451
		/* Sometimes spurious interrupts occur, double check
		 * it's PHYRDY CHG.
452
		 */
T
Tejun Heo 已提交
453
		if (serror & SERR_PHYRDY_CHG) {
454
			ap->link.eh_info.serror |= serror;
T
Tejun Heo 已提交
455
			goto freeze;
456 457
		}

T
Tejun Heo 已提交
458 459
		if (!(bmdma2 & SIL_DMA_COMPLETE))
			return;
460 461
	}

T
Tejun Heo 已提交
462
	if (unlikely(!qc || (qc->tf.flags & ATA_TFLAG_POLLING))) {
463
		/* this sometimes happens, just clear IRQ */
T
Tejun Heo 已提交
464
		ap->ops->sff_check_status(ap);
465 466 467
		return;
	}

468 469 470 471 472 473 474 475
	/* Check whether we are expecting interrupt in this state */
	switch (ap->hsm_task_state) {
	case HSM_ST_FIRST:
		/* Some pre-ATAPI-4 devices assert INTRQ
		 * at this state when ready to receive CDB.
		 */

		/* Check the ATA_DFLAG_CDB_INTR flag is enough here.
T
Tejun Heo 已提交
476 477
		 * The flag was turned on only for atapi devices.  No
		 * need to check ata_is_atapi(qc->tf.protocol) again.
478 479 480 481 482
		 */
		if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
			goto err_hsm;
		break;
	case HSM_ST_LAST:
T
Tejun Heo 已提交
483
		if (ata_is_dma(qc->tf.protocol)) {
484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499
			/* clear DMA-Start bit */
			ap->ops->bmdma_stop(qc);

			if (bmdma2 & SIL_DMA_ERROR) {
				qc->err_mask |= AC_ERR_HOST_BUS;
				ap->hsm_task_state = HSM_ST_ERR;
			}
		}
		break;
	case HSM_ST:
		break;
	default:
		goto err_hsm;
	}

	/* check main status, clearing INTRQ */
T
Tejun Heo 已提交
500
	status = ap->ops->sff_check_status(ap);
501 502 503 504
	if (unlikely(status & ATA_BUSY))
		goto err_hsm;

	/* ack bmdma irq events */
505
	ata_bmdma_irq_clear(ap);
506 507

	/* kick HSM in the ass */
T
Tejun Heo 已提交
508
	ata_sff_hsm_move(ap, qc, status, 0);
509

T
Tejun Heo 已提交
510
	if (unlikely(qc->err_mask) && ata_is_dma(qc->tf.protocol))
511 512
		ata_ehi_push_desc(ehi, "BMDMA2 stat 0x%x", bmdma2);

513 514 515 516 517 518 519 520
	return;

 err_hsm:
	qc->err_mask |= AC_ERR_HSM;
 freeze:
	ata_port_freeze(ap);
}

521
static irqreturn_t sil_interrupt(int irq, void *dev_instance)
522
{
J
Jeff Garzik 已提交
523
	struct ata_host *host = dev_instance;
T
Tejun Heo 已提交
524
	void __iomem *mmio_base = host->iomap[SIL_MMIO_BAR];
525 526 527
	int handled = 0;
	int i;

J
Jeff Garzik 已提交
528
	spin_lock(&host->lock);
529

J
Jeff Garzik 已提交
530 531
	for (i = 0; i < host->n_ports; i++) {
		struct ata_port *ap = host->ports[i];
532 533
		u32 bmdma2 = readl(mmio_base + sil_port[ap->port_no].bmdma2);

534 535 536 537
		/* turn off SATA_IRQ if not supported */
		if (ap->flags & SIL_FLAG_NO_SATA_IRQ)
			bmdma2 &= ~SIL_DMA_SATA_IRQ;

538 539
		if (bmdma2 == 0xffffffff ||
		    !(bmdma2 & (SIL_DMA_COMPLETE | SIL_DMA_SATA_IRQ)))
540 541 542 543 544 545
			continue;

		sil_host_intr(ap, bmdma2);
		handled = 1;
	}

J
Jeff Garzik 已提交
546
	spin_unlock(&host->lock);
547 548 549 550

	return IRQ_RETVAL(handled);
}

T
Tejun Heo 已提交
551 552
static void sil_freeze(struct ata_port *ap)
{
T
Tejun Heo 已提交
553
	void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
T
Tejun Heo 已提交
554 555
	u32 tmp;

556 557 558
	/* global IRQ mask doesn't block SATA IRQ, turn off explicitly */
	writel(0, mmio_base + sil_port[ap->port_no].sien);

T
Tejun Heo 已提交
559 560 561 562 563
	/* plug IRQ */
	tmp = readl(mmio_base + SIL_SYSCFG);
	tmp |= SIL_MASK_IDE0_INT << ap->port_no;
	writel(tmp, mmio_base + SIL_SYSCFG);
	readl(mmio_base + SIL_SYSCFG);	/* flush */
564 565 566 567 568 569 570 571 572 573 574 575 576

	/* Ensure DMA_ENABLE is off.
	 *
	 * This is because the controller will not give us access to the
	 * taskfile registers while a DMA is in progress
	 */
	iowrite8(ioread8(ap->ioaddr.bmdma_addr) & ~SIL_DMA_ENABLE,
		 ap->ioaddr.bmdma_addr);

	/* According to ata_bmdma_stop, an HDMA transition requires
	 * on PIO cycle. But we can't read a taskfile register.
	 */
	ioread8(ap->ioaddr.bmdma_addr);
T
Tejun Heo 已提交
577 578 579 580
}

static void sil_thaw(struct ata_port *ap)
{
T
Tejun Heo 已提交
581
	void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
T
Tejun Heo 已提交
582 583 584
	u32 tmp;

	/* clear IRQ */
T
Tejun Heo 已提交
585
	ap->ops->sff_check_status(ap);
586
	ata_bmdma_irq_clear(ap);
T
Tejun Heo 已提交
587

588 589 590
	/* turn on SATA IRQ if supported */
	if (!(ap->flags & SIL_FLAG_NO_SATA_IRQ))
		writel(SIL_SIEN_N, mmio_base + sil_port[ap->port_no].sien);
591

T
Tejun Heo 已提交
592 593 594 595 596 597
	/* turn on IRQ */
	tmp = readl(mmio_base + SIL_SYSCFG);
	tmp &= ~(SIL_MASK_IDE0_INT << ap->port_no);
	writel(tmp, mmio_base + SIL_SYSCFG);
}

L
Linus Torvalds 已提交
598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625
/**
 *	sil_dev_config - Apply device/host-specific errata fixups
 *	@dev: Device to be examined
 *
 *	After the IDENTIFY [PACKET] DEVICE step is complete, and a
 *	device is known to be present, this function is called.
 *	We apply two errata fixups which are specific to Silicon Image,
 *	a Seagate and a Maxtor fixup.
 *
 *	For certain Seagate devices, we must limit the maximum sectors
 *	to under 8K.
 *
 *	For certain Maxtor devices, we must not program the drive
 *	beyond udma5.
 *
 *	Both fixups are unfairly pessimistic.  As soon as I get more
 *	information on these errata, I will create a more exhaustive
 *	list, and apply the fixups to only the specific
 *	devices/hosts/firmwares that need it.
 *
 *	20040111 - Seagate drives affected by the Mod15Write bug are blacklisted
 *	The Maxtor quirk is in the blacklist, but I'm keeping the original
 *	pessimistic fix for the following reasons...
 *	- There seems to be less info on it, only one device gleaned off the
 *	Windows	driver, maybe only one is affected.  More info would be greatly
 *	appreciated.
 *	- But then again UDMA5 is hardly anything to complain about
 */
626
static void sil_dev_config(struct ata_device *dev)
L
Linus Torvalds 已提交
627
{
T
Tejun Heo 已提交
628 629
	struct ata_port *ap = dev->link->ap;
	int print_info = ap->link.eh_context.i.flags & ATA_EHI_PRINTINFO;
L
Linus Torvalds 已提交
630
	unsigned int n, quirks = 0;
631
	unsigned char model_num[ATA_ID_PROD_LEN + 1];
L
Linus Torvalds 已提交
632

633
	ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
L
Linus Torvalds 已提交
634

J
Jeff Garzik 已提交
635
	for (n = 0; sil_blacklist[n].product; n++)
636
		if (!strcmp(sil_blacklist[n].product, model_num)) {
L
Linus Torvalds 已提交
637 638 639
			quirks = sil_blacklist[n].quirk;
			break;
		}
J
Jeff Garzik 已提交
640

L
Linus Torvalds 已提交
641
	/* limit requests to 15 sectors */
642 643 644
	if (slow_down ||
	    ((ap->flags & SIL_FLAG_MOD15WRITE) &&
	     (quirks & SIL_QUIRK_MOD15WRITE))) {
645
		if (print_info)
646 647
			ata_dev_info(dev,
		"applying Seagate errata fix (mod15write workaround)\n");
648
		dev->max_sectors = 15;
L
Linus Torvalds 已提交
649 650 651 652 653
		return;
	}

	/* limit to udma5 */
	if (quirks & SIL_QUIRK_UDMA5MAX) {
654
		if (print_info)
655 656
			ata_dev_info(dev, "applying Maxtor errata fix %s\n",
				     model_num);
657
		dev->udma_mask &= ATA_UDMA5;
L
Linus Torvalds 已提交
658 659 660 661
		return;
	}
}

662
static void sil_init_controller(struct ata_host *host)
663
{
664 665
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio_base = host->iomap[SIL_MMIO_BAR];
666 667 668 669 670 671 672 673 674
	u8 cls;
	u32 tmp;
	int i;

	/* Initialize FIFO PCI bus arbitration */
	cls = sil_get_device_cache_line(pdev);
	if (cls) {
		cls >>= 3;
		cls++;  /* cls = (line_size/8)+1 */
675
		for (i = 0; i < host->n_ports; i++)
676 677 678
			writew(cls << 8 | cls,
			       mmio_base + sil_port[i].fifo_cfg);
	} else
679 680
		dev_warn(&pdev->dev,
			 "cache line size not set.  Driver may not function\n");
681 682

	/* Apply R_ERR on DMA activate FIS errata workaround */
683
	if (host->ports[0]->flags & SIL_FLAG_RERR_ON_DMA_ACT) {
684 685
		int cnt;

686
		for (i = 0, cnt = 0; i < host->n_ports; i++) {
687 688 689 690
			tmp = readl(mmio_base + sil_port[i].sfis_cfg);
			if ((tmp & 0x3) != 0x01)
				continue;
			if (!cnt)
691 692
				dev_info(&pdev->dev,
					 "Applying R_ERR on DMA activate FIS errata fix\n");
693 694 695 696 697
			writel(tmp & ~0x3, mmio_base + sil_port[i].sfis_cfg);
			cnt++;
		}
	}

698
	if (host->n_ports == 4) {
699 700 701 702 703 704 705 706
		/* flip the magic "make 4 ports work" bit */
		tmp = readl(mmio_base + sil_port[2].bmdma);
		if ((tmp & SIL_INTR_STEERING) == 0)
			writel(tmp | SIL_INTR_STEERING,
			       mmio_base + sil_port[2].bmdma);
	}
}

707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732
static bool sil_broken_system_poweroff(struct pci_dev *pdev)
{
	static const struct dmi_system_id broken_systems[] = {
		{
			.ident = "HP Compaq nx6325",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
				DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6325"),
			},
			/* PCI slot number of the controller */
			.driver_data = (void *)0x12UL,
		},

		{ }	/* terminate list */
	};
	const struct dmi_system_id *dmi = dmi_first_match(broken_systems);

	if (dmi) {
		unsigned long slot = (unsigned long)dmi->driver_data;
		/* apply the quirk only to on-board controllers */
		return slot == PCI_SLOT(pdev->devfn);
	}

	return false;
}

733
static int sil_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
L
Linus Torvalds 已提交
734
{
735
	int board_id = ent->driver_data;
736 737
	struct ata_port_info pi = sil_port_info[board_id];
	const struct ata_port_info *ppi[] = { &pi, NULL };
738
	struct ata_host *host;
739
	void __iomem *mmio_base;
740
	int n_ports, rc;
L
Linus Torvalds 已提交
741 742
	unsigned int i;

743
	ata_print_version_once(&pdev->dev, DRV_VERSION);
L
Linus Torvalds 已提交
744

745 746 747 748 749
	/* allocate host */
	n_ports = 2;
	if (board_id == sil_3114)
		n_ports = 4;

750 751 752 753 754 755 756
	if (sil_broken_system_poweroff(pdev)) {
		pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN |
					ATA_FLAG_NO_HIBERNATE_SPINDOWN;
		dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
				"on poweroff and hibernation\n");
	}

757 758 759 760 761
	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
	if (!host)
		return -ENOMEM;

	/* acquire resources and fill host */
762
	rc = pcim_enable_device(pdev);
L
Linus Torvalds 已提交
763 764 765
	if (rc)
		return rc;

T
Tejun Heo 已提交
766 767
	rc = pcim_iomap_regions(pdev, 1 << SIL_MMIO_BAR, DRV_NAME);
	if (rc == -EBUSY)
768
		pcim_pin_device(pdev);
T
Tejun Heo 已提交
769
	if (rc)
770
		return rc;
771
	host->iomap = pcim_iomap_table(pdev);
L
Linus Torvalds 已提交
772 773 774

	rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
	if (rc)
775
		return rc;
L
Linus Torvalds 已提交
776 777
	rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
	if (rc)
778
		return rc;
L
Linus Torvalds 已提交
779

780
	mmio_base = host->iomap[SIL_MMIO_BAR];
L
Linus Torvalds 已提交
781

782
	for (i = 0; i < host->n_ports; i++) {
783 784
		struct ata_port *ap = host->ports[i];
		struct ata_ioports *ioaddr = &ap->ioaddr;
785 786 787 788 789 790

		ioaddr->cmd_addr = mmio_base + sil_port[i].tf;
		ioaddr->altstatus_addr =
		ioaddr->ctl_addr = mmio_base + sil_port[i].ctl;
		ioaddr->bmdma_addr = mmio_base + sil_port[i].bmdma;
		ioaddr->scr_addr = mmio_base + sil_port[i].scr;
T
Tejun Heo 已提交
791
		ata_sff_std_ports(ioaddr);
792 793 794

		ata_port_pbar_desc(ap, SIL_MMIO_BAR, -1, "mmio");
		ata_port_pbar_desc(ap, SIL_MMIO_BAR, sil_port[i].tf, "tf");
L
Linus Torvalds 已提交
795 796
	}

797 798
	/* initialize and activate */
	sil_init_controller(host);
L
Linus Torvalds 已提交
799 800

	pci_set_master(pdev);
801 802
	return ata_host_activate(host, pdev->irq, sil_interrupt, IRQF_SHARED,
				 &sil_sht);
L
Linus Torvalds 已提交
803 804
}

805
#ifdef CONFIG_PM_SLEEP
806 807
static int sil_pci_device_resume(struct pci_dev *pdev)
{
J
Jingoo Han 已提交
808
	struct ata_host *host = pci_get_drvdata(pdev);
809 810 811 812 813
	int rc;

	rc = ata_pci_device_do_resume(pdev);
	if (rc)
		return rc;
814

815
	sil_init_controller(host);
J
Jeff Garzik 已提交
816
	ata_host_resume(host);
817 818 819

	return 0;
}
820
#endif
821

A
Axel Lin 已提交
822
module_pci_driver(sil_pci_driver);