dma.h 4.4 KB
Newer Older
1
/*
2
 * Copyright(c) 2004 - 2009 Intel Corporation. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License as published by the Free
 * Software Foundation; either version 2 of the License, or (at your option)
 * any later version.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc., 59
 * Temple Place - Suite 330, Boston, MA  02111-1307, USA.
 *
 * The full GNU General Public License is included in this distribution in the
 * file called COPYING.
 */
#ifndef IOATDMA_H
#define IOATDMA_H

#include <linux/dmaengine.h>
D
Dan Williams 已提交
25
#include "hw.h"
26 27 28
#include <linux/init.h>
#include <linux/dmapool.h>
#include <linux/cache.h>
29
#include <linux/pci_ids.h>
30
#include <net/tcp.h>
31

32
#define IOAT_DMA_VERSION  "3.64"
33

34 35 36 37 38 39 40 41
enum ioat_interrupt {
	none = 0,
	msix_multi_vector = 1,
	msix_single_vector = 2,
	msi = 3,
	intx = 4,
};

42
#define IOAT_LOW_COMPLETION_MASK	0xffffffc0
43
#define IOAT_DMA_DCA_ANY_CPU		~0
44
#define IOAT_WATCHDOG_PERIOD		(2 * HZ)
45

46 47

/**
48
 * struct ioatdma_device - internal representation of a IOAT device
49 50 51 52
 * @pdev: PCI-Express device
 * @reg_base: MMIO register space base address
 * @dma_pool: for allocating DMA descriptors
 * @common: embedded struct dma_device
53
 * @version: version of ioatdma device
54 55 56
 * @irq_mode: which style irq to use
 * @msix_entries: irq handlers
 * @idx: per channel data
57 58
 */

59
struct ioatdma_device {
60
	struct pci_dev *pdev;
A
Al Viro 已提交
61
	void __iomem *reg_base;
62 63 64
	struct pci_pool *dma_pool;
	struct pci_pool *completion_pool;
	struct dma_device common;
65
	u8 version;
66
	enum ioat_interrupt irq_mode;
67
	struct delayed_work work;
68 69
	struct msix_entry msix_entries[4];
	struct ioat_dma_chan *idx[4];
70 71 72 73 74 75 76
};

/**
 * struct ioat_dma_chan - internal representation of a DMA channel
 */
struct ioat_dma_chan {

A
Al Viro 已提交
77
	void __iomem *reg_base;
78 79 80

	dma_cookie_t completed_cookie;
	unsigned long last_completion;
81
	unsigned long last_completion_time;
82

S
Shannon Nelson 已提交
83
	size_t xfercap;	/* XFERCAP register value expanded out */
84 85 86 87 88

	spinlock_t cleanup_lock;
	spinlock_t desc_lock;
	struct list_head free_desc;
	struct list_head used_desc;
89 90 91 92
	unsigned long watchdog_completion;
	int watchdog_tcp_cookie;
	u32 watchdog_last_tcp_cookie;
	struct delayed_work work;
93 94

	int pending;
95 96
	int dmacount;
	int desccount;
97

98
	struct ioatdma_device *device;
99 100 101 102 103 104 105 106 107 108
	struct dma_chan common;

	dma_addr_t completion_addr;
	union {
		u64 full; /* HW completion writeback */
		struct {
			u32 low;
			u32 high;
		};
	} *completion_virt;
109
	unsigned long last_compl_desc_addr_hw;
110
	struct tasklet_struct cleanup_task;
111 112 113 114 115 116 117
};

/* wrapper around hardware descriptor format + additional software fields */

/**
 * struct ioat_desc_sw - wrapper around hardware descriptor
 * @hw: hardware DMA descriptor
118 119 120 121
 * @node: this descriptor will either be on the free list,
 *     or attached to a transaction list (async_tx.tx_list)
 * @tx_cnt: number of descriptors required to complete the transaction
 * @async_tx: the generic software descriptor for all engines
122 123 124 125
 */
struct ioat_desc_sw {
	struct ioat_dma_descriptor *hw;
	struct list_head node;
126
	int tx_cnt;
127 128 129
	size_t len;
	dma_addr_t src;
	dma_addr_t dst;
130
	struct dma_async_tx_descriptor async_tx;
131 132
};

133 134 135 136 137 138 139 140 141 142
static inline void ioat_set_tcp_copy_break(struct ioatdma_device *dev)
{
	#ifdef CONFIG_NET_DMA
	switch (dev->version) {
	case IOAT_VER_1_2:
		sysctl_tcp_dma_copybreak = 4096;
		break;
	case IOAT_VER_2_0:
		sysctl_tcp_dma_copybreak = 2048;
		break;
143 144 145
	case IOAT_VER_3_0:
		sysctl_tcp_dma_copybreak = 262144;
		break;
146 147 148 149
	}
	#endif
}

150 151 152 153
#if defined(CONFIG_INTEL_IOATDMA) || defined(CONFIG_INTEL_IOATDMA_MODULE)
struct ioatdma_device *ioat_dma_probe(struct pci_dev *pdev,
				      void __iomem *iobase);
void ioat_dma_remove(struct ioatdma_device *device);
154 155
struct dca_provider *ioat_dca_init(struct pci_dev *pdev, void __iomem *iobase);
struct dca_provider *ioat2_dca_init(struct pci_dev *pdev, void __iomem *iobase);
156
struct dca_provider *ioat3_dca_init(struct pci_dev *pdev, void __iomem *iobase);
157 158 159
#else
#define ioat_dma_probe(pdev, iobase)    NULL
#define ioat_dma_remove(device)         do { } while (0)
S
Shannon Nelson 已提交
160
#define ioat_dca_init(pdev, iobase)	NULL
161
#define ioat2_dca_init(pdev, iobase)	NULL
162
#define ioat3_dca_init(pdev, iobase)	NULL
163 164
#endif

165
#endif /* IOATDMA_H */