dispc.h 10.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * linux/drivers/video/omap2/dss/dispc.h
 *
 * Copyright (C) 2011 Texas Instruments
 * Author: Archit Taneja <archit@ti.com>
 *
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#ifndef __OMAP2_DISPC_REG_H
#define __OMAP2_DISPC_REG_H

24
/* DISPC common registers */
25 26 27 28 29 30 31 32 33 34 35 36 37 38
#define DISPC_REVISION			0x0000
#define DISPC_SYSCONFIG			0x0010
#define DISPC_SYSSTATUS			0x0014
#define DISPC_IRQSTATUS			0x0018
#define DISPC_IRQENABLE			0x001C
#define DISPC_CONTROL			0x0040
#define DISPC_CONFIG			0x0044
#define DISPC_CAPABLE			0x0048
#define DISPC_LINE_STATUS		0x005C
#define DISPC_LINE_NUMBER		0x0060
#define DISPC_GLOBAL_ALPHA		0x0074
#define DISPC_CONTROL2			0x0238
#define DISPC_CONFIG2			0x0620
#define DISPC_DIVISOR			0x0804
39 40

/* DISPC overlay registers */
41
#define DISPC_OVL_BA0(n)		(DISPC_OVL_BASE(n) + \
42
					DISPC_BA0_OFFSET(n))
43
#define DISPC_OVL_BA1(n)		(DISPC_OVL_BASE(n) + \
44
					DISPC_BA1_OFFSET(n))
45
#define DISPC_OVL_POSITION(n)		(DISPC_OVL_BASE(n) + \
46
					DISPC_POS_OFFSET(n))
47
#define DISPC_OVL_SIZE(n)		(DISPC_OVL_BASE(n) + \
48
					DISPC_SIZE_OFFSET(n))
49
#define DISPC_OVL_ATTRIBUTES(n)		(DISPC_OVL_BASE(n) + \
50
					DISPC_ATTR_OFFSET(n))
51
#define DISPC_OVL_FIFO_THRESHOLD(n)	(DISPC_OVL_BASE(n) + \
52
					DISPC_FIFO_THRESH_OFFSET(n))
53
#define DISPC_OVL_FIFO_SIZE_STATUS(n)	(DISPC_OVL_BASE(n) + \
54
					DISPC_FIFO_SIZE_STATUS_OFFSET(n))
55
#define DISPC_OVL_ROW_INC(n)		(DISPC_OVL_BASE(n) + \
56
					DISPC_ROW_INC_OFFSET(n))
57
#define DISPC_OVL_PIXEL_INC(n)		(DISPC_OVL_BASE(n) + \
58
					DISPC_PIX_INC_OFFSET(n))
59
#define DISPC_OVL_WINDOW_SKIP(n)	(DISPC_OVL_BASE(n) + \
60
					DISPC_WINDOW_SKIP_OFFSET(n))
61
#define DISPC_OVL_TABLE_BA(n)		(DISPC_OVL_BASE(n) + \
62
					DISPC_TABLE_BA_OFFSET(n))
63
#define DISPC_OVL_FIR(n)		(DISPC_OVL_BASE(n) + \
64
					DISPC_FIR_OFFSET(n))
65
#define DISPC_OVL_PICTURE_SIZE(n)	(DISPC_OVL_BASE(n) + \
66
					DISPC_PIC_SIZE_OFFSET(n))
67
#define DISPC_OVL_ACCU0(n)		(DISPC_OVL_BASE(n) + \
68
					DISPC_ACCU0_OFFSET(n))
69
#define DISPC_OVL_ACCU1(n)		(DISPC_OVL_BASE(n) + \
70
					DISPC_ACCU1_OFFSET(n))
71
#define DISPC_OVL_FIR_COEF_H(n, i)	(DISPC_OVL_BASE(n) + \
72
					DISPC_FIR_COEF_H_OFFSET(n, i))
73
#define DISPC_OVL_FIR_COEF_HV(n, i)	(DISPC_OVL_BASE(n) + \
74
					DISPC_FIR_COEF_HV_OFFSET(n, i))
75
#define DISPC_OVL_CONV_COEF(n, i)	(DISPC_OVL_BASE(n) + \
76
					DISPC_CONV_COEF_OFFSET(n, i))
77
#define DISPC_OVL_FIR_COEF_V(n, i)	(DISPC_OVL_BASE(n) + \
78
					DISPC_FIR_COEF_V_OFFSET(n, i))
79
#define DISPC_OVL_PRELOAD(n)		(DISPC_OVL_BASE(n) + \
80 81
					DISPC_PRELOAD_OFFSET(n))

82
/* DISPC manager/channel specific registers */
83
static inline u16 DISPC_DEFAULT_COLOR(enum omap_channel channel)
84 85 86
{
	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
87
		return 0x004C;
88
	case OMAP_DSS_CHANNEL_DIGIT:
89
		return 0x0050;
90
	case OMAP_DSS_CHANNEL_LCD2:
91
		return 0x03AC;
92 93 94 95 96
	default:
		BUG();
	}
}

97
static inline u16 DISPC_TRANS_COLOR(enum omap_channel channel)
98 99 100
{
	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
101
		return 0x0054;
102
	case OMAP_DSS_CHANNEL_DIGIT:
103
		return 0x0058;
104
	case OMAP_DSS_CHANNEL_LCD2:
105
		return 0x03B0;
106 107 108 109 110
	default:
		BUG();
	}
}

111
static inline u16 DISPC_TIMING_H(enum omap_channel channel)
112 113 114
{
	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
115
		return 0x0064;
116 117 118
	case OMAP_DSS_CHANNEL_DIGIT:
		BUG();
	case OMAP_DSS_CHANNEL_LCD2:
119
		return 0x0400;
120 121 122 123 124
	default:
		BUG();
	}
}

125
static inline u16 DISPC_TIMING_V(enum omap_channel channel)
126 127 128
{
	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
129
		return 0x0068;
130 131 132
	case OMAP_DSS_CHANNEL_DIGIT:
		BUG();
	case OMAP_DSS_CHANNEL_LCD2:
133
		return 0x0404;
134 135 136 137 138
	default:
		BUG();
	}
}

139
static inline u16 DISPC_POL_FREQ(enum omap_channel channel)
140 141 142
{
	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
143
		return 0x006C;
144 145 146
	case OMAP_DSS_CHANNEL_DIGIT:
		BUG();
	case OMAP_DSS_CHANNEL_LCD2:
147
		return 0x0408;
148 149 150 151 152
	default:
		BUG();
	}
}

153
static inline u16 DISPC_DIVISORo(enum omap_channel channel)
154 155 156
{
	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
157
		return 0x0070;
158 159 160
	case OMAP_DSS_CHANNEL_DIGIT:
		BUG();
	case OMAP_DSS_CHANNEL_LCD2:
161
		return 0x040C;
162 163 164 165 166 167
	default:
		BUG();
	}
}

/* Named as DISPC_SIZE_LCD, DISPC_SIZE_DIGIT and DISPC_SIZE_LCD2 in TRM */
168
static inline u16 DISPC_SIZE_MGR(enum omap_channel channel)
169 170 171
{
	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
172
		return 0x007C;
173
	case OMAP_DSS_CHANNEL_DIGIT:
174
		return 0x0078;
175
	case OMAP_DSS_CHANNEL_LCD2:
176
		return 0x03CC;
177 178 179 180 181
	default:
		BUG();
	}
}

182
static inline u16 DISPC_DATA_CYCLE1(enum omap_channel channel)
183 184 185
{
	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
186
		return 0x01D4;
187 188 189
	case OMAP_DSS_CHANNEL_DIGIT:
		BUG();
	case OMAP_DSS_CHANNEL_LCD2:
190
		return 0x03C0;
191 192 193 194 195
	default:
		BUG();
	}
}

196
static inline u16 DISPC_DATA_CYCLE2(enum omap_channel channel)
197 198 199
{
	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
200
		return 0x01D8;
201 202 203
	case OMAP_DSS_CHANNEL_DIGIT:
		BUG();
	case OMAP_DSS_CHANNEL_LCD2:
204
		return 0x03C4;
205 206 207 208 209
	default:
		BUG();
	}
}

210
static inline u16 DISPC_DATA_CYCLE3(enum omap_channel channel)
211 212 213
{
	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
214
		return 0x01DC;
215 216 217
	case OMAP_DSS_CHANNEL_DIGIT:
		BUG();
	case OMAP_DSS_CHANNEL_LCD2:
218
		return 0x03C8;
219 220 221 222 223
	default:
		BUG();
	}
}

224
static inline u16 DISPC_CPR_COEF_R(enum omap_channel channel)
225 226 227
{
	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
228
		return 0x0220;
229 230 231
	case OMAP_DSS_CHANNEL_DIGIT:
		BUG();
	case OMAP_DSS_CHANNEL_LCD2:
232
		return 0x03BC;
233 234 235 236 237
	default:
		BUG();
	}
}

238
static inline u16 DISPC_CPR_COEF_G(enum omap_channel channel)
239 240 241
{
	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
242
		return 0x0224;
243 244 245
	case OMAP_DSS_CHANNEL_DIGIT:
		BUG();
	case OMAP_DSS_CHANNEL_LCD2:
246
		return 0x03B8;
247 248 249 250 251
	default:
		BUG();
	}
}

252
static inline u16 DISPC_CPR_COEF_B(enum omap_channel channel)
253 254 255
{
	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
256
		return 0x0228;
257 258 259
	case OMAP_DSS_CHANNEL_DIGIT:
		BUG();
	case OMAP_DSS_CHANNEL_LCD2:
260
		return 0x03B4;
261 262 263 264 265
	default:
		BUG();
	}
}

266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544
/* DISPC overlay register base addresses */
static inline u16 DISPC_OVL_BASE(enum omap_plane plane)
{
	switch (plane) {
	case OMAP_DSS_GFX:
		return 0x0080;
	case OMAP_DSS_VIDEO1:
		return 0x00BC;
	case OMAP_DSS_VIDEO2:
		return 0x014C;
	default:
		BUG();
	}
}

/* DISPC overlay register offsets */
static inline u16 DISPC_BA0_OFFSET(enum omap_plane plane)
{
	switch (plane) {
	case OMAP_DSS_GFX:
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
		return 0x0000;
	default:
		BUG();
	}
}

static inline u16 DISPC_BA1_OFFSET(enum omap_plane plane)
{
	switch (plane) {
	case OMAP_DSS_GFX:
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
		return 0x0004;
	default:
		BUG();
	}
}

static inline u16 DISPC_POS_OFFSET(enum omap_plane plane)
{
	switch (plane) {
	case OMAP_DSS_GFX:
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
		return 0x0008;
	default:
		BUG();
	}
}

static inline u16 DISPC_SIZE_OFFSET(enum omap_plane plane)
{
	switch (plane) {
	case OMAP_DSS_GFX:
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
		return 0x000C;
	default:
		BUG();
	}
}

static inline u16 DISPC_ATTR_OFFSET(enum omap_plane plane)
{
	switch (plane) {
	case OMAP_DSS_GFX:
		return 0x0020;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
		return 0x0010;
	default:
		BUG();
	}
}

static inline u16 DISPC_FIFO_THRESH_OFFSET(enum omap_plane plane)
{
	switch (plane) {
	case OMAP_DSS_GFX:
		return 0x0024;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
		return 0x0014;
	default:
		BUG();
	}
}

static inline u16 DISPC_FIFO_SIZE_STATUS_OFFSET(enum omap_plane plane)
{
	switch (plane) {
	case OMAP_DSS_GFX:
		return 0x0028;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
		return 0x0018;
	default:
		BUG();
	}
}

static inline u16 DISPC_ROW_INC_OFFSET(enum omap_plane plane)
{
	switch (plane) {
	case OMAP_DSS_GFX:
		return 0x002C;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
		return 0x001C;
	default:
		BUG();
	}
}

static inline u16 DISPC_PIX_INC_OFFSET(enum omap_plane plane)
{
	switch (plane) {
	case OMAP_DSS_GFX:
		return 0x0030;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
		return 0x0020;
	default:
		BUG();
	}
}

static inline u16 DISPC_WINDOW_SKIP_OFFSET(enum omap_plane plane)
{
	switch (plane) {
	case OMAP_DSS_GFX:
		return 0x0034;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
		BUG();
	default:
		BUG();
	}
}

static inline u16 DISPC_TABLE_BA_OFFSET(enum omap_plane plane)
{
	switch (plane) {
	case OMAP_DSS_GFX:
		return 0x0038;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
		BUG();
	default:
		BUG();
	}
}

static inline u16 DISPC_FIR_OFFSET(enum omap_plane plane)
{
	switch (plane) {
	case OMAP_DSS_GFX:
		BUG();
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
		return 0x0024;
	default:
		BUG();
	}
}

static inline u16 DISPC_PIC_SIZE_OFFSET(enum omap_plane plane)
{
	switch (plane) {
	case OMAP_DSS_GFX:
		BUG();
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
		return 0x0028;
	default:
		BUG();
	}
}


static inline u16 DISPC_ACCU0_OFFSET(enum omap_plane plane)
{
	switch (plane) {
	case OMAP_DSS_GFX:
		BUG();
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
		return 0x002C;
	default:
		BUG();
	}
}

static inline u16 DISPC_ACCU1_OFFSET(enum omap_plane plane)
{
	switch (plane) {
	case OMAP_DSS_GFX:
		BUG();
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
		return 0x0030;
	default:
		BUG();
	}
}

/* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
static inline u16 DISPC_FIR_COEF_H_OFFSET(enum omap_plane plane, u16 i)
{
	switch (plane) {
	case OMAP_DSS_GFX:
		BUG();
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
		return 0x0034 + i * 0x8;
	default:
		BUG();
	}
}

/* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
static inline u16 DISPC_FIR_COEF_HV_OFFSET(enum omap_plane plane, u16 i)
{
	switch (plane) {
	case OMAP_DSS_GFX:
		BUG();
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
		return 0x0038 + i * 0x8;
	default:
		BUG();
	}
}

/* coef index i = {0, 1, 2, 3, 4,} */
static inline u16 DISPC_CONV_COEF_OFFSET(enum omap_plane plane, u16 i)
{
	switch (plane) {
	case OMAP_DSS_GFX:
		BUG();
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
		return 0x0074 + i * 0x4;
	default:
		BUG();
	}
}

/* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
static inline u16 DISPC_FIR_COEF_V_OFFSET(enum omap_plane plane, u16 i)
{
	switch (plane) {
	case OMAP_DSS_GFX:
		BUG();
	case OMAP_DSS_VIDEO1:
		return 0x0124 + i * 0x4;
	case OMAP_DSS_VIDEO2:
		return 0x00B4 + i * 0x4;
	default:
		BUG();
	}
}

static inline u16 DISPC_PRELOAD_OFFSET(enum omap_plane plane)
{
	switch (plane) {
	case OMAP_DSS_GFX:
		return 0x01AC;
	case OMAP_DSS_VIDEO1:
		return 0x0174;
	case OMAP_DSS_VIDEO2:
		return 0x00E8;
	default:
		BUG();
	}
}
#endif