cpufeature.h 21.0 KB
Newer Older
H
H. Peter Anvin 已提交
1 2 3
/*
 * Defines x86 CPU feature bits
 */
H
H. Peter Anvin 已提交
4 5
#ifndef _ASM_X86_CPUFEATURE_H
#define _ASM_X86_CPUFEATURE_H
H
H. Peter Anvin 已提交
6

7
#ifndef _ASM_X86_REQUIRED_FEATURES_H
H
H. Peter Anvin 已提交
8
#include <asm/required-features.h>
9
#endif
H
H. Peter Anvin 已提交
10

11
#define NCAPINTS	10	/* N 32-bit words worth of info */
12
#define NBUGINTS	1	/* N 32-bit bug flags */
H
H. Peter Anvin 已提交
13

14 15 16 17 18
/*
 * Note: If the comment begins with a quoted string, that string is used
 * in /proc/cpuinfo instead of the macro name.  If the string is "",
 * this feature bit is not displayed in /proc/cpuinfo at all.
 */
H
H. Peter Anvin 已提交
19 20 21 22 23 24 25

/* Intel-defined CPU features, CPUID level 0x00000001 (edx), word 0 */
#define X86_FEATURE_FPU		(0*32+ 0) /* Onboard FPU */
#define X86_FEATURE_VME		(0*32+ 1) /* Virtual Mode Extensions */
#define X86_FEATURE_DE		(0*32+ 2) /* Debugging Extensions */
#define X86_FEATURE_PSE		(0*32+ 3) /* Page Size Extensions */
#define X86_FEATURE_TSC		(0*32+ 4) /* Time Stamp Counter */
26
#define X86_FEATURE_MSR		(0*32+ 5) /* Model-Specific Registers */
H
H. Peter Anvin 已提交
27
#define X86_FEATURE_PAE		(0*32+ 6) /* Physical Address Extensions */
28
#define X86_FEATURE_MCE		(0*32+ 7) /* Machine Check Exception */
H
H. Peter Anvin 已提交
29 30 31 32 33 34
#define X86_FEATURE_CX8		(0*32+ 8) /* CMPXCHG8 instruction */
#define X86_FEATURE_APIC	(0*32+ 9) /* Onboard APIC */
#define X86_FEATURE_SEP		(0*32+11) /* SYSENTER/SYSEXIT */
#define X86_FEATURE_MTRR	(0*32+12) /* Memory Type Range Registers */
#define X86_FEATURE_PGE		(0*32+13) /* Page Global Enable */
#define X86_FEATURE_MCA		(0*32+14) /* Machine Check Architecture */
35 36
#define X86_FEATURE_CMOV	(0*32+15) /* CMOV instructions */
					  /* (plus FCMOVcc, FCOMI with FPU) */
H
H. Peter Anvin 已提交
37 38 39
#define X86_FEATURE_PAT		(0*32+16) /* Page Attribute Table */
#define X86_FEATURE_PSE36	(0*32+17) /* 36-bit PSEs */
#define X86_FEATURE_PN		(0*32+18) /* Processor serial number */
40
#define X86_FEATURE_CLFLSH	(0*32+19) /* "clflush" CLFLUSH instruction */
41
#define X86_FEATURE_DS		(0*32+21) /* "dts" Debug Store */
H
H. Peter Anvin 已提交
42 43
#define X86_FEATURE_ACPI	(0*32+22) /* ACPI via MSR */
#define X86_FEATURE_MMX		(0*32+23) /* Multimedia Extensions */
44 45 46 47
#define X86_FEATURE_FXSR	(0*32+24) /* FXSAVE/FXRSTOR, CR4.OSFXSR */
#define X86_FEATURE_XMM		(0*32+25) /* "sse" */
#define X86_FEATURE_XMM2	(0*32+26) /* "sse2" */
#define X86_FEATURE_SELFSNOOP	(0*32+27) /* "ss" CPU self snoop */
H
H. Peter Anvin 已提交
48
#define X86_FEATURE_HT		(0*32+28) /* Hyper-Threading */
49
#define X86_FEATURE_ACC		(0*32+29) /* "tm" Automatic clock control */
H
H. Peter Anvin 已提交
50
#define X86_FEATURE_IA64	(0*32+30) /* IA-64 processor */
51
#define X86_FEATURE_PBE		(0*32+31) /* Pending Break Enable */
H
H. Peter Anvin 已提交
52 53 54 55 56 57 58

/* AMD-defined CPU features, CPUID level 0x80000001, word 1 */
/* Don't duplicate feature flags which are redundant with Intel! */
#define X86_FEATURE_SYSCALL	(1*32+11) /* SYSCALL/SYSRET */
#define X86_FEATURE_MP		(1*32+19) /* MP Capable. */
#define X86_FEATURE_NX		(1*32+20) /* Execute Disable */
#define X86_FEATURE_MMXEXT	(1*32+22) /* AMD MMX extensions */
59 60
#define X86_FEATURE_FXSR_OPT	(1*32+25) /* FXSAVE/FXRSTOR optimizations */
#define X86_FEATURE_GBPAGES	(1*32+26) /* "pdpe1gb" GB pages */
H
H. Peter Anvin 已提交
61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77
#define X86_FEATURE_RDTSCP	(1*32+27) /* RDTSCP */
#define X86_FEATURE_LM		(1*32+29) /* Long Mode (x86-64) */
#define X86_FEATURE_3DNOWEXT	(1*32+30) /* AMD 3DNow! extensions */
#define X86_FEATURE_3DNOW	(1*32+31) /* 3DNow! */

/* Transmeta-defined CPU features, CPUID level 0x80860001, word 2 */
#define X86_FEATURE_RECOVERY	(2*32+ 0) /* CPU in recovery mode */
#define X86_FEATURE_LONGRUN	(2*32+ 1) /* Longrun power control */
#define X86_FEATURE_LRTI	(2*32+ 3) /* LongRun table interface */

/* Other features, Linux-defined mapping, word 3 */
/* This range is used for feature bits which conflict or are synthesized */
#define X86_FEATURE_CXMMX	(3*32+ 0) /* Cyrix MMX extensions */
#define X86_FEATURE_K6_MTRR	(3*32+ 1) /* AMD K6 nonstandard MTRRs */
#define X86_FEATURE_CYRIX_ARR	(3*32+ 2) /* Cyrix ARRs (= MTRRs) */
#define X86_FEATURE_CENTAUR_MCR	(3*32+ 3) /* Centaur MCRs (= MTRRs) */
/* cpu types for specific tunings: */
78 79 80 81
#define X86_FEATURE_K8		(3*32+ 4) /* "" Opteron, Athlon64 */
#define X86_FEATURE_K7		(3*32+ 5) /* "" Athlon */
#define X86_FEATURE_P3		(3*32+ 6) /* "" P3 */
#define X86_FEATURE_P4		(3*32+ 7) /* "" P4 */
H
H. Peter Anvin 已提交
82 83
#define X86_FEATURE_CONSTANT_TSC (3*32+ 8) /* TSC ticks at a constant rate */
#define X86_FEATURE_UP		(3*32+ 9) /* smp kernel running on up */
84
#define X86_FEATURE_FXSAVE_LEAK (3*32+10) /* "" FXSAVE leaks FOP/FIP/FOP */
H
H. Peter Anvin 已提交
85
#define X86_FEATURE_ARCH_PERFMON (3*32+11) /* Intel Architectural PerfMon */
86 87
#define X86_FEATURE_PEBS	(3*32+12) /* Precise-Event Based Sampling */
#define X86_FEATURE_BTS		(3*32+13) /* Branch Trace Store */
88 89
#define X86_FEATURE_SYSCALL32	(3*32+14) /* "" syscall in ia32 userspace */
#define X86_FEATURE_SYSENTER32	(3*32+15) /* "" sysenter in ia32 userspace */
90
#define X86_FEATURE_REP_GOOD	(3*32+16) /* rep microcode works well */
91 92 93
#define X86_FEATURE_MFENCE_RDTSC (3*32+17) /* "" Mfence synchronizes RDTSC */
#define X86_FEATURE_LFENCE_RDTSC (3*32+18) /* "" Lfence synchronizes RDTSC */
#define X86_FEATURE_11AP	(3*32+19) /* "" Bad local APIC aka 11AP */
94
#define X86_FEATURE_NOPL	(3*32+20) /* The NOPL (0F 1F) instructions */
95
#define X86_FEATURE_ALWAYS	(3*32+21) /* "" Always-present feature */
96
#define X86_FEATURE_XTOPOLOGY	(3*32+22) /* cpu topology enum extensions */
97
#define X86_FEATURE_TSC_RELIABLE (3*32+23) /* TSC is known to be reliable */
98
#define X86_FEATURE_NONSTOP_TSC	(3*32+24) /* TSC does not stop in C states */
99
#define X86_FEATURE_CLFLUSH_MONITOR (3*32+25) /* "" clflush reqd with monitor */
100
#define X86_FEATURE_EXTD_APICID	(3*32+26) /* has extended APICID (8 bits) */
101
#define X86_FEATURE_AMD_DCM     (3*32+27) /* multi-node processor */
102
#define X86_FEATURE_APERFMPERF	(3*32+28) /* APERFMPERF */
103
#define X86_FEATURE_EAGER_FPU	(3*32+29) /* "eagerfpu" Non lazy FPU restore */
104
#define X86_FEATURE_NONSTOP_TSC_S3 (3*32+30) /* TSC doesn't stop in S3 state */
H
H. Peter Anvin 已提交
105 106

/* Intel-defined CPU features, CPUID level 0x00000001 (ecx), word 4 */
107
#define X86_FEATURE_XMM3	(4*32+ 0) /* "pni" SSE-3 */
108 109
#define X86_FEATURE_PCLMULQDQ	(4*32+ 1) /* PCLMULQDQ instruction */
#define X86_FEATURE_DTES64	(4*32+ 2) /* 64-bit Debug Store */
110 111 112
#define X86_FEATURE_MWAIT	(4*32+ 3) /* "monitor" Monitor/Mwait support */
#define X86_FEATURE_DSCPL	(4*32+ 4) /* "ds_cpl" CPL Qual. Debug Store */
#define X86_FEATURE_VMX		(4*32+ 5) /* Hardware virtualization */
H
H. Peter Anvin 已提交
113
#define X86_FEATURE_SMX		(4*32+ 6) /* Safer mode */
H
H. Peter Anvin 已提交
114 115
#define X86_FEATURE_EST		(4*32+ 7) /* Enhanced SpeedStep */
#define X86_FEATURE_TM2		(4*32+ 8) /* Thermal Monitor 2 */
116
#define X86_FEATURE_SSSE3	(4*32+ 9) /* Supplemental SSE-3 */
H
H. Peter Anvin 已提交
117
#define X86_FEATURE_CID		(4*32+10) /* Context ID */
118
#define X86_FEATURE_FMA		(4*32+12) /* Fused multiply-add */
H
H. Peter Anvin 已提交
119 120
#define X86_FEATURE_CX16	(4*32+13) /* CMPXCHG16B */
#define X86_FEATURE_XTPR	(4*32+14) /* Send Task Priority Messages */
121
#define X86_FEATURE_PDCM	(4*32+15) /* Performance Capabilities */
122
#define X86_FEATURE_PCID	(4*32+17) /* Process Context Identifiers */
H
H. Peter Anvin 已提交
123
#define X86_FEATURE_DCA		(4*32+18) /* Direct Cache Access */
124 125
#define X86_FEATURE_XMM4_1	(4*32+19) /* "sse4_1" SSE-4.1 */
#define X86_FEATURE_XMM4_2	(4*32+20) /* "sse4_2" SSE-4.2 */
126
#define X86_FEATURE_X2APIC	(4*32+21) /* x2APIC */
127 128
#define X86_FEATURE_MOVBE	(4*32+22) /* MOVBE instruction */
#define X86_FEATURE_POPCNT      (4*32+23) /* POPCNT instruction */
L
Liu, Jinsong 已提交
129
#define X86_FEATURE_TSC_DEADLINE_TIMER	(4*32+24) /* Tsc deadline timer */
130 131 132 133
#define X86_FEATURE_AES		(4*32+25) /* AES instructions */
#define X86_FEATURE_XSAVE	(4*32+26) /* XSAVE/XRSTOR/XSETBV/XGETBV */
#define X86_FEATURE_OSXSAVE	(4*32+27) /* "" XSAVE enabled in the OS */
#define X86_FEATURE_AVX		(4*32+28) /* Advanced Vector Extensions */
134
#define X86_FEATURE_F16C	(4*32+29) /* 16-bit fp conversions */
135
#define X86_FEATURE_RDRAND	(4*32+30) /* The RDRAND instruction */
136
#define X86_FEATURE_HYPERVISOR	(4*32+31) /* Running on a hypervisor */
H
H. Peter Anvin 已提交
137 138

/* VIA/Cyrix/Centaur-defined CPU features, CPUID level 0xC0000001, word 5 */
139 140 141 142
#define X86_FEATURE_XSTORE	(5*32+ 2) /* "rng" RNG present (xstore) */
#define X86_FEATURE_XSTORE_EN	(5*32+ 3) /* "rng_en" RNG enabled */
#define X86_FEATURE_XCRYPT	(5*32+ 6) /* "ace" on-CPU crypto (xcrypt) */
#define X86_FEATURE_XCRYPT_EN	(5*32+ 7) /* "ace_en" on-CPU crypto enabled */
H
H. Peter Anvin 已提交
143 144
#define X86_FEATURE_ACE2	(5*32+ 8) /* Advanced Cryptography Engine v2 */
#define X86_FEATURE_ACE2_EN	(5*32+ 9) /* ACE v2 enabled */
145 146 147 148
#define X86_FEATURE_PHE		(5*32+10) /* PadLock Hash Engine */
#define X86_FEATURE_PHE_EN	(5*32+11) /* PHE enabled */
#define X86_FEATURE_PMM		(5*32+12) /* PadLock Montgomery Multiplier */
#define X86_FEATURE_PMM_EN	(5*32+13) /* PMM enabled */
H
H. Peter Anvin 已提交
149 150 151 152

/* More extended AMD flags: CPUID level 0x80000001, ecx, word 6 */
#define X86_FEATURE_LAHF_LM	(6*32+ 0) /* LAHF/SAHF in long mode */
#define X86_FEATURE_CMP_LEGACY	(6*32+ 1) /* If yes HyperThreading not valid */
153 154 155 156 157 158 159 160 161
#define X86_FEATURE_SVM		(6*32+ 2) /* Secure virtual machine */
#define X86_FEATURE_EXTAPIC	(6*32+ 3) /* Extended APIC space */
#define X86_FEATURE_CR8_LEGACY	(6*32+ 4) /* CR8 in 32-bit mode */
#define X86_FEATURE_ABM		(6*32+ 5) /* Advanced bit manipulation */
#define X86_FEATURE_SSE4A	(6*32+ 6) /* SSE-4A */
#define X86_FEATURE_MISALIGNSSE (6*32+ 7) /* Misaligned SSE mode */
#define X86_FEATURE_3DNOWPREFETCH (6*32+ 8) /* 3DNow prefetch instructions */
#define X86_FEATURE_OSVW	(6*32+ 9) /* OS Visible Workaround */
#define X86_FEATURE_IBS		(6*32+10) /* Instruction Based Sampling */
162
#define X86_FEATURE_XOP		(6*32+11) /* extended AVX instructions */
163 164
#define X86_FEATURE_SKINIT	(6*32+12) /* SKINIT/STGI instructions */
#define X86_FEATURE_WDT		(6*32+13) /* Watchdog timer */
165 166
#define X86_FEATURE_LWP		(6*32+15) /* Light Weight Profiling */
#define X86_FEATURE_FMA4	(6*32+16) /* 4 operands MAC instructions */
167
#define X86_FEATURE_TCE		(6*32+17) /* translation cache extension */
168
#define X86_FEATURE_NODEID_MSR	(6*32+19) /* NodeId MSR */
169 170
#define X86_FEATURE_TBM		(6*32+21) /* trailing bit manipulations */
#define X86_FEATURE_TOPOEXT	(6*32+22) /* topology extensions CPUID leafs */
171
#define X86_FEATURE_PERFCTR_CORE (6*32+23) /* core performance counter extensions */
172
#define X86_FEATURE_PERFCTR_NB  (6*32+24) /* NB performance counter extensions */
173
#define X86_FEATURE_PERFCTR_L2	(6*32+28) /* L2 performance counter extensions */
H
H. Peter Anvin 已提交
174 175 176

/*
 * Auxiliary flags: Linux defined - For features scattered in various
177
 * CPUID levels like 0x6, 0xA etc, word 7
H
H. Peter Anvin 已提交
178 179
 */
#define X86_FEATURE_IDA		(7*32+ 0) /* Intel Dynamic Acceleration */
180
#define X86_FEATURE_ARAT	(7*32+ 1) /* Always Running APIC Timer */
181
#define X86_FEATURE_CPB		(7*32+ 2) /* AMD Core Performance Boost */
182
#define X86_FEATURE_EPB		(7*32+ 3) /* IA32_ENERGY_PERF_BIAS support */
183
#define X86_FEATURE_XSAVEOPT	(7*32+ 4) /* Optimized Xsave */
184 185
#define X86_FEATURE_PLN		(7*32+ 5) /* Intel Power Limit Notification */
#define X86_FEATURE_PTS		(7*32+ 6) /* Intel Package Thermal Status */
186
#define X86_FEATURE_DTHERM	(7*32+ 7) /* Digital Thermal Sensor */
187
#define X86_FEATURE_HW_PSTATE	(7*32+ 8) /* AMD HW-PState */
188
#define X86_FEATURE_PROC_FEEDBACK (7*32+ 9) /* AMD ProcFeedbackInterface */
H
H. Peter Anvin 已提交
189

190
/* Virtualization flags: Linux defined, word 8 */
191 192 193 194 195
#define X86_FEATURE_TPR_SHADOW  (8*32+ 0) /* Intel TPR Shadow */
#define X86_FEATURE_VNMI        (8*32+ 1) /* Intel Virtual NMI */
#define X86_FEATURE_FLEXPRIORITY (8*32+ 2) /* Intel FlexPriority */
#define X86_FEATURE_EPT         (8*32+ 3) /* Intel Extended Page Table */
#define X86_FEATURE_VPID        (8*32+ 4) /* Intel Virtual Processor ID */
196 197 198 199
#define X86_FEATURE_NPT		(8*32+ 5) /* AMD Nested Page Table support */
#define X86_FEATURE_LBRV	(8*32+ 6) /* AMD LBR Virtualization support */
#define X86_FEATURE_SVML	(8*32+ 7) /* "svm_lock" AMD SVM locking MSR */
#define X86_FEATURE_NRIPS	(8*32+ 8) /* "nrip_save" AMD SVM next_rip save */
200 201 202 203 204 205 206
#define X86_FEATURE_TSCRATEMSR  (8*32+ 9) /* "tsc_scale" AMD TSC scaling support */
#define X86_FEATURE_VMCBCLEAN   (8*32+10) /* "vmcb_clean" AMD VMCB clean bits support */
#define X86_FEATURE_FLUSHBYASID (8*32+11) /* AMD flush-by-ASID support */
#define X86_FEATURE_DECODEASSISTS (8*32+12) /* AMD Decode Assists support */
#define X86_FEATURE_PAUSEFILTER (8*32+13) /* AMD filtered pause intercept */
#define X86_FEATURE_PFTHRESHOLD (8*32+14) /* AMD pause filter threshold */

207

208
/* Intel-defined CPU features, CPUID level 0x00000007:0 (ebx), word 9 */
209
#define X86_FEATURE_FSGSBASE	(9*32+ 0) /* {RD/WR}{FS/GS}BASE instructions*/
W
Will Auld 已提交
210
#define X86_FEATURE_TSC_ADJUST	(9*32+ 1) /* TSC adjustment MSR 0x3b */
211
#define X86_FEATURE_BMI1	(9*32+ 3) /* 1st group bit manipulation extensions */
212
#define X86_FEATURE_HLE		(9*32+ 4) /* Hardware Lock Elision */
213
#define X86_FEATURE_AVX2	(9*32+ 5) /* AVX2 instructions */
214
#define X86_FEATURE_SMEP	(9*32+ 7) /* Supervisor Mode Execution Protection */
215
#define X86_FEATURE_BMI2	(9*32+ 8) /* 2nd group bit manipulation extensions */
216
#define X86_FEATURE_ERMS	(9*32+ 9) /* Enhanced REP MOVSB/STOSB */
217 218
#define X86_FEATURE_INVPCID	(9*32+10) /* Invalidate Processor Context ID */
#define X86_FEATURE_RTM		(9*32+11) /* Restricted Transactional Memory */
219 220
#define X86_FEATURE_RDSEED	(9*32+18) /* The RDSEED instruction */
#define X86_FEATURE_ADX		(9*32+19) /* The ADCX and ADOX instructions */
221
#define X86_FEATURE_SMAP	(9*32+20) /* Supervisor Mode Access Prevention */
222

223 224 225 226 227
/*
 * BUG word(s)
 */
#define X86_BUG(x)		(NCAPINTS*32 + (x))

228
#define X86_BUG_F00F		X86_BUG(0) /* Intel F00F */
229
#define X86_BUG_FDIV		X86_BUG(1) /* FPU FDIV */
230
#define X86_BUG_COMA		X86_BUG(2) /* Cyrix 6x86 coma */
231
#define X86_BUG_AMD_TLB_MMATCH	X86_BUG(3) /* AMD Erratum 383 */
232
#define X86_BUG_AMD_APIC_C1E	X86_BUG(4) /* AMD Erratum 400 */
233

234 235
#if defined(__KERNEL__) && !defined(__ASSEMBLY__)

236
#include <asm/asm.h>
237 238 239 240 241
#include <linux/bitops.h>

extern const char * const x86_cap_flags[NCAPINTS*32];
extern const char * const x86_power_flags[32];

242 243 244
#define test_cpu_cap(c, bit)						\
	 test_bit(bit, (unsigned long *)((c)->x86_capability))

245
#define REQUIRED_MASK_BIT_SET(bit)					\
H
H. Peter Anvin 已提交
246 247 248 249 250 251 252
	 ( (((bit)>>5)==0 && (1UL<<((bit)&31) & REQUIRED_MASK0)) ||	\
	   (((bit)>>5)==1 && (1UL<<((bit)&31) & REQUIRED_MASK1)) ||	\
	   (((bit)>>5)==2 && (1UL<<((bit)&31) & REQUIRED_MASK2)) ||	\
	   (((bit)>>5)==3 && (1UL<<((bit)&31) & REQUIRED_MASK3)) ||	\
	   (((bit)>>5)==4 && (1UL<<((bit)&31) & REQUIRED_MASK4)) ||	\
	   (((bit)>>5)==5 && (1UL<<((bit)&31) & REQUIRED_MASK5)) ||	\
	   (((bit)>>5)==6 && (1UL<<((bit)&31) & REQUIRED_MASK6)) ||	\
253 254
	   (((bit)>>5)==7 && (1UL<<((bit)&31) & REQUIRED_MASK7)) ||	\
	   (((bit)>>5)==8 && (1UL<<((bit)&31) & REQUIRED_MASK8)) ||	\
255 256 257 258
	   (((bit)>>5)==9 && (1UL<<((bit)&31) & REQUIRED_MASK9)) )

#define cpu_has(c, bit)							\
	(__builtin_constant_p(bit) && REQUIRED_MASK_BIT_SET(bit) ? 1 :	\
259 260
	 test_cpu_cap(c, bit))

261 262 263 264
#define this_cpu_has(bit)						\
	(__builtin_constant_p(bit) && REQUIRED_MASK_BIT_SET(bit) ? 1 : 	\
	 x86_this_cpu_test_bit(bit, (unsigned long *)&cpu_info.x86_capability))

H
H. Peter Anvin 已提交
265 266
#define boot_cpu_has(bit)	cpu_has(&boot_cpu_data, bit)

267 268
#define set_cpu_cap(c, bit)	set_bit(bit, (unsigned long *)((c)->x86_capability))
#define clear_cpu_cap(c, bit)	clear_bit(bit, (unsigned long *)((c)->x86_capability))
269 270
#define setup_clear_cpu_cap(bit) do { \
	clear_cpu_cap(&boot_cpu_data, bit);	\
271
	set_bit(bit, (unsigned long *)cpu_caps_cleared); \
272
} while (0)
273 274
#define setup_force_cpu_cap(bit) do { \
	set_cpu_cap(&boot_cpu_data, bit);	\
275
	set_bit(bit, (unsigned long *)cpu_caps_set);	\
276
} while (0)
277

H
H. Peter Anvin 已提交
278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
#define cpu_has_fpu		boot_cpu_has(X86_FEATURE_FPU)
#define cpu_has_vme		boot_cpu_has(X86_FEATURE_VME)
#define cpu_has_de		boot_cpu_has(X86_FEATURE_DE)
#define cpu_has_pse		boot_cpu_has(X86_FEATURE_PSE)
#define cpu_has_tsc		boot_cpu_has(X86_FEATURE_TSC)
#define cpu_has_pae		boot_cpu_has(X86_FEATURE_PAE)
#define cpu_has_pge		boot_cpu_has(X86_FEATURE_PGE)
#define cpu_has_apic		boot_cpu_has(X86_FEATURE_APIC)
#define cpu_has_sep		boot_cpu_has(X86_FEATURE_SEP)
#define cpu_has_mtrr		boot_cpu_has(X86_FEATURE_MTRR)
#define cpu_has_mmx		boot_cpu_has(X86_FEATURE_MMX)
#define cpu_has_fxsr		boot_cpu_has(X86_FEATURE_FXSR)
#define cpu_has_xmm		boot_cpu_has(X86_FEATURE_XMM)
#define cpu_has_xmm2		boot_cpu_has(X86_FEATURE_XMM2)
#define cpu_has_xmm3		boot_cpu_has(X86_FEATURE_XMM3)
293
#define cpu_has_ssse3		boot_cpu_has(X86_FEATURE_SSSE3)
294
#define cpu_has_aes		boot_cpu_has(X86_FEATURE_AES)
295
#define cpu_has_avx		boot_cpu_has(X86_FEATURE_AVX)
296
#define cpu_has_avx2		boot_cpu_has(X86_FEATURE_AVX2)
H
H. Peter Anvin 已提交
297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316
#define cpu_has_ht		boot_cpu_has(X86_FEATURE_HT)
#define cpu_has_mp		boot_cpu_has(X86_FEATURE_MP)
#define cpu_has_nx		boot_cpu_has(X86_FEATURE_NX)
#define cpu_has_k6_mtrr		boot_cpu_has(X86_FEATURE_K6_MTRR)
#define cpu_has_cyrix_arr	boot_cpu_has(X86_FEATURE_CYRIX_ARR)
#define cpu_has_centaur_mcr	boot_cpu_has(X86_FEATURE_CENTAUR_MCR)
#define cpu_has_xstore		boot_cpu_has(X86_FEATURE_XSTORE)
#define cpu_has_xstore_enabled	boot_cpu_has(X86_FEATURE_XSTORE_EN)
#define cpu_has_xcrypt		boot_cpu_has(X86_FEATURE_XCRYPT)
#define cpu_has_xcrypt_enabled	boot_cpu_has(X86_FEATURE_XCRYPT_EN)
#define cpu_has_ace2		boot_cpu_has(X86_FEATURE_ACE2)
#define cpu_has_ace2_enabled	boot_cpu_has(X86_FEATURE_ACE2_EN)
#define cpu_has_phe		boot_cpu_has(X86_FEATURE_PHE)
#define cpu_has_phe_enabled	boot_cpu_has(X86_FEATURE_PHE_EN)
#define cpu_has_pmm		boot_cpu_has(X86_FEATURE_PMM)
#define cpu_has_pmm_enabled	boot_cpu_has(X86_FEATURE_PMM_EN)
#define cpu_has_ds		boot_cpu_has(X86_FEATURE_DS)
#define cpu_has_pebs		boot_cpu_has(X86_FEATURE_PEBS)
#define cpu_has_clflush		boot_cpu_has(X86_FEATURE_CLFLSH)
#define cpu_has_bts		boot_cpu_has(X86_FEATURE_BTS)
317
#define cpu_has_gbpages		boot_cpu_has(X86_FEATURE_GBPAGES)
S
stephane eranian 已提交
318
#define cpu_has_arch_perfmon	boot_cpu_has(X86_FEATURE_ARCH_PERFMON)
319
#define cpu_has_pat		boot_cpu_has(X86_FEATURE_PAT)
320
#define cpu_has_xmm4_1		boot_cpu_has(X86_FEATURE_XMM4_1)
321
#define cpu_has_xmm4_2		boot_cpu_has(X86_FEATURE_XMM4_2)
322
#define cpu_has_x2apic		boot_cpu_has(X86_FEATURE_X2APIC)
323
#define cpu_has_xsave		boot_cpu_has(X86_FEATURE_XSAVE)
324
#define cpu_has_xsaveopt	boot_cpu_has(X86_FEATURE_XSAVEOPT)
325
#define cpu_has_osxsave		boot_cpu_has(X86_FEATURE_OSXSAVE)
326
#define cpu_has_hypervisor	boot_cpu_has(X86_FEATURE_HYPERVISOR)
327
#define cpu_has_pclmulqdq	boot_cpu_has(X86_FEATURE_PCLMULQDQ)
328
#define cpu_has_perfctr_core	boot_cpu_has(X86_FEATURE_PERFCTR_CORE)
329
#define cpu_has_perfctr_nb	boot_cpu_has(X86_FEATURE_PERFCTR_NB)
330
#define cpu_has_perfctr_l2	boot_cpu_has(X86_FEATURE_PERFCTR_L2)
331 332
#define cpu_has_cx8		boot_cpu_has(X86_FEATURE_CX8)
#define cpu_has_cx16		boot_cpu_has(X86_FEATURE_CX16)
333
#define cpu_has_eager_fpu	boot_cpu_has(X86_FEATURE_EAGER_FPU)
A
Andreas Herrmann 已提交
334
#define cpu_has_topoext		boot_cpu_has(X86_FEATURE_TOPOEXT)
H
H. Peter Anvin 已提交
335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357

#ifdef CONFIG_X86_64

#undef  cpu_has_vme
#define cpu_has_vme		0

#undef  cpu_has_pae
#define cpu_has_pae		___BUG___

#undef  cpu_has_mp
#define cpu_has_mp		1

#undef  cpu_has_k6_mtrr
#define cpu_has_k6_mtrr		0

#undef  cpu_has_cyrix_arr
#define cpu_has_cyrix_arr	0

#undef  cpu_has_centaur_mcr
#define cpu_has_centaur_mcr	0

#endif /* CONFIG_X86_64 */

358
#if __GNUC__ >= 4
359 360
extern void warn_pre_alternatives(void);

361 362 363 364 365
/*
 * Static testing of CPU features.  Used the same as boot_cpu_has().
 * These are only valid after alternatives have run, but will statically
 * patch the target code for additional performance.
 */
366
static __always_inline __pure bool __static_cpu_has(u16 bit)
367
{
368
#if __GNUC__ > 4 || __GNUC_MINOR__ >= 5
369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387

#ifdef CONFIG_X86_DEBUG_STATIC_CPU_HAS
		/*
		 * Catch too early usage of this before alternatives
		 * have run.
		 */
		asm goto("1: jmp %l[t_warn]\n"
			 "2:\n"
			 ".section .altinstructions,\"a\"\n"
			 " .long 1b - .\n"
			 " .long 0\n"		/* no replacement */
			 " .word %P0\n"		/* 1: do replace */
			 " .byte 2b - 1b\n"	/* source len */
			 " .byte 0\n"		/* replacement len */
			 ".previous\n"
			 /* skipping size check since replacement size = 0 */
			 : : "i" (X86_FEATURE_ALWAYS) : : t_warn);
#endif

388 389 390
		asm goto("1: jmp %l[t_no]\n"
			 "2:\n"
			 ".section .altinstructions,\"a\"\n"
391 392
			 " .long 1b - .\n"
			 " .long 0\n"		/* no replacement */
393
			 " .word %P0\n"		/* feature bit */
394 395 396
			 " .byte 2b - 1b\n"	/* source len */
			 " .byte 0\n"		/* replacement len */
			 ".previous\n"
397
			 /* skipping size check since replacement size = 0 */
398 399 400 401
			 : : "i" (bit) : : t_no);
		return true;
	t_no:
		return false;
402 403 404 405 406 407 408

#ifdef CONFIG_X86_DEBUG_STATIC_CPU_HAS
	t_warn:
		warn_pre_alternatives();
		return false;
#endif
#else /* GCC_VERSION >= 40500 */
409 410 411 412 413
		u8 flag;
		/* Open-coded due to __stringify() in ALTERNATIVE() */
		asm volatile("1: movb $0,%0\n"
			     "2:\n"
			     ".section .altinstructions,\"a\"\n"
414 415
			     " .long 1b - .\n"
			     " .long 3f - .\n"
416
			     " .word %P1\n"		/* feature bit */
417 418
			     " .byte 2b - 1b\n"		/* source len */
			     " .byte 4f - 3f\n"		/* replacement len */
419 420 421
			     ".previous\n"
			     ".section .discard,\"aw\",@progbits\n"
			     " .byte 0xff + (4f-3f) - (2b-1b)\n" /* size check */
422 423 424 425 426 427 428 429 430 431 432 433 434 435
			     ".previous\n"
			     ".section .altinstr_replacement,\"ax\"\n"
			     "3: movb $1,%0\n"
			     "4:\n"
			     ".previous\n"
			     : "=qm" (flag) : "i" (bit));
		return flag;
#endif
}

#define static_cpu_has(bit)					\
(								\
	__builtin_constant_p(boot_cpu_has(bit)) ?		\
		boot_cpu_has(bit) :				\
436
	__builtin_constant_p(bit) ?				\
437 438 439
		__static_cpu_has(bit) :				\
		boot_cpu_has(bit)				\
)
440 441 442 443 444 445
#else
/*
 * gcc 3.x is too stupid to do the static test; fall back to dynamic.
 */
#define static_cpu_has(bit) boot_cpu_has(bit)
#endif
446

447 448 449 450 451 452 453
#define cpu_has_bug(c, bit)	cpu_has(c, (bit))
#define set_cpu_bug(c, bit)	set_cpu_cap(c, (bit))
#define clear_cpu_bug(c, bit)	clear_cpu_cap(c, (bit));

#define static_cpu_has_bug(bit)	static_cpu_has((bit))
#define boot_cpu_has_bug(bit)	cpu_has_bug(&boot_cpu_data, (bit))

454 455
#endif /* defined(__KERNEL__) && !defined(__ASSEMBLY__) */

H
H. Peter Anvin 已提交
456
#endif /* _ASM_X86_CPUFEATURE_H */