mpc8568mds.dts 7.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 * MPC8568E MDS Device Tree Source
 *
 * Copyright 2007 Freescale Semiconductor Inc.
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 */


/*
/memreserve/	00000000 1000000;
*/

/ {
	model = "MPC8568EMDS";
19
	compatible = "MPC8568EMDS", "MPC85xxMDS";
20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64
	#address-cells = <1>;
	#size-cells = <1>;

	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		PowerPC,8568@0 {
			device_type = "cpu";
			reg = <0>;
			d-cache-line-size = <20>;	// 32 bytes
			i-cache-line-size = <20>;	// 32 bytes
			d-cache-size = <8000>;		// L1, 32K
			i-cache-size = <8000>;		// L1, 32K
			timebase-frequency = <0>;
			bus-frequency = <0>;
			clock-frequency = <0>;
			32-bit;
		};
	};

	memory {
		device_type = "memory";
		reg = <00000000 10000000>;
	};

	bcsr@f8000000 {
		device_type = "board-control";
		reg = <f8000000 8000>;
	};

	soc8568@e0000000 {
		#address-cells = <1>;
		#size-cells = <1>;
		#interrupt-cells = <2>;
		device_type = "soc";
		ranges = <0 e0000000 00100000>;
		reg = <e0000000 00100000>;
		bus-frequency = <0>;

		i2c@3000 {
			device_type = "i2c";
			compatible = "fsl-i2c";
			reg = <3000 100>;
			interrupts = <1b 2>;
65
			interrupt-parent = <&mpic>;
66 67 68 69 70 71 72 73
			dfsrr;
		};

		i2c@3100 {
			device_type = "i2c";
			compatible = "fsl-i2c";
			reg = <3100 100>;
			interrupts = <1b 2>;
74
			interrupt-parent = <&mpic>;
75 76 77 78 79 80 81 82 83
			dfsrr;
		};

		mdio@24520 {
			#address-cells = <1>;
			#size-cells = <0>;
			device_type = "mdio";
			compatible = "gianfar";
			reg = <24520 20>;
84 85
			phy0: ethernet-phy@0 {
				interrupt-parent = <&mpic>;
86 87 88 89
				interrupts = <31 1>;
				reg = <0>;
				device_type = "ethernet-phy";
			};
90 91
			phy1: ethernet-phy@1 {
				interrupt-parent = <&mpic>;
92 93 94 95
				interrupts = <32 1>;
				reg = <1>;
				device_type = "ethernet-phy";
			};
96 97
			phy2: ethernet-phy@2 {
				interrupt-parent = <&mpic>;
98 99 100 101
				interrupts = <31 1>;
				reg = <2>;
				device_type = "ethernet-phy";
			};
102 103
			phy3: ethernet-phy@3 {
				interrupt-parent = <&mpic>;
104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
				interrupts = <32 1>;
				reg = <3>;
				device_type = "ethernet-phy";
			};
		};

		ethernet@24000 {
			#address-cells = <1>;
			#size-cells = <0>;
			device_type = "network";
			model = "eTSEC";
			compatible = "gianfar";
			reg = <24000 1000>;
			mac-address = [ 00 00 00 00 00 00 ];
			interrupts = <d 2 e 2 12 2>;
119 120
			interrupt-parent = <&mpic>;
			phy-handle = <&phy2>;
121 122 123 124 125 126 127 128 129 130 131
		};

		ethernet@25000 {
			#address-cells = <1>;
			#size-cells = <0>;
			device_type = "network";
			model = "eTSEC";
			compatible = "gianfar";
			reg = <25000 1000>;
			mac-address = [ 00 00 00 00 00 00];
			interrupts = <13 2 14 2 18 2>;
132 133
			interrupt-parent = <&mpic>;
			phy-handle = <&phy3>;
134 135 136 137 138 139 140 141
		};

		serial@4500 {
			device_type = "serial";
			compatible = "ns16550";
			reg = <4500 100>;
			clock-frequency = <0>;
			interrupts = <1a 2>;
142
			interrupt-parent = <&mpic>;
143 144 145 146 147 148 149 150
		};

		serial@4600 {
			device_type = "serial";
			compatible = "ns16550";
			reg = <4600 100>;
			clock-frequency = <0>;
			interrupts = <1a 2>;
151
			interrupt-parent = <&mpic>;
152 153 154 155 156 157 158 159
		};

		crypto@30000 {
			device_type = "crypto";
			model = "SEC2";
			compatible = "talitos";
			reg = <30000 f000>;
			interrupts = <1d 2>;
160
			interrupt-parent = <&mpic>;
161 162 163 164 165 166
			num-channels = <4>;
			channel-fifo-len = <18>;
			exec-units-mask = <000000fe>;
			descriptor-types-mask = <012b0ebf>;
		};

167
		mpic: pic@40000 {
168 169 170 171 172 173 174 175 176 177 178 179 180 181 182
			clock-frequency = <0>;
			interrupt-controller;
			#address-cells = <0>;
			#interrupt-cells = <2>;
			reg = <40000 40000>;
			built-in;
			compatible = "chrp,open-pic";
			device_type = "open-pic";
                        big-endian;
		};
		par_io@e0100 {
			reg = <e0100 100>;
			device_type = "par_io";
			num-ports = <7>;

183
			pio1: ucc_pin@01 {
184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209
				pio-map = <
			/* port  pin  dir  open_drain  assignment  has_irq */
					4  0a  1  0  2  0 	/* TxD0 */
					4  09  1  0  2  0 	/* TxD1 */
					4  08  1  0  2  0 	/* TxD2 */
					4  07  1  0  2  0 	/* TxD3 */
					4  17  1  0  2  0 	/* TxD4 */
					4  16  1  0  2  0 	/* TxD5 */
					4  15  1  0  2  0 	/* TxD6 */
					4  14  1  0  2  0 	/* TxD7 */
					4  0f  2  0  2  0 	/* RxD0 */
					4  0e  2  0  2  0 	/* RxD1 */
					4  0d  2  0  2  0 	/* RxD2 */
					4  0c  2  0  2  0 	/* RxD3 */
					4  1d  2  0  2  0 	/* RxD4 */
					4  1c  2  0  2  0 	/* RxD5 */
					4  1b  2  0  2  0 	/* RxD6 */
					4  1a  2  0  2  0 	/* RxD7 */
					4  0b  1  0  2  0 	/* TX_EN */
					4  18  1  0  2  0 	/* TX_ER */
					4  0f  2  0  2  0 	/* RX_DV */
					4  1e  2  0  2  0 	/* RX_ER */
					4  11  2  0  2  0 	/* RX_CLK */
					4  13  1  0  2  0 	/* GTX_CLK */
					1  1f  2  0  3  0>;	/* GTX125 */
			};
210
			pio2: ucc_pin@02 {
211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265
				pio-map = <
			/* port  pin  dir  open_drain  assignment  has_irq */
					5  0a 1  0  2  0   /* TxD0 */
					5  09 1  0  2  0   /* TxD1 */
					5  08 1  0  2  0   /* TxD2 */
					5  07 1  0  2  0   /* TxD3 */
					5  17 1  0  2  0   /* TxD4 */
					5  16 1  0  2  0   /* TxD5 */
					5  15 1  0  2  0   /* TxD6 */
					5  14 1  0  2  0   /* TxD7 */
					5  0f 2  0  2  0   /* RxD0 */
					5  0e 2  0  2  0   /* RxD1 */
					5  0d 2  0  2  0   /* RxD2 */
					5  0c 2  0  2  0   /* RxD3 */
					5  1d 2  0  2  0   /* RxD4 */
					5  1c 2  0  2  0   /* RxD5 */
					5  1b 2  0  2  0   /* RxD6 */
					5  1a 2  0  2  0   /* RxD7 */
					5  0b 1  0  2  0   /* TX_EN */
					5  18 1  0  2  0   /* TX_ER */
					5  10 2  0  2  0   /* RX_DV */
					5  1e 2  0  2  0   /* RX_ER */
					5  11 2  0  2  0   /* RX_CLK */
					5  13 1  0  2  0   /* GTX_CLK */
					1  1f 2  0  3  0   /* GTX125 */
					4  06 3  0  2  0   /* MDIO */
					4  05 1  0  2  0>; /* MDC */
			};
		};
	};

	qe@e0080000 {
		#address-cells = <1>;
		#size-cells = <1>;
		device_type = "qe";
		model = "QE";
		ranges = <0 e0080000 00040000>;
		reg = <e0080000 480>;
		brg-frequency = <0>;
		bus-frequency = <179A7B00>;

		muram@10000 {
			device_type = "muram";
			ranges = <0 00010000 0000c000>;

			data-only@0{
				reg = <0 c000>;
			};
		};

		spi@4c0 {
			device_type = "spi";
			compatible = "fsl_spi";
			reg = <4c0 40>;
			interrupts = <2>;
266
			interrupt-parent = <&qeic>;
267 268 269 270 271 272 273 274
			mode = "cpu";
		};

		spi@500 {
			device_type = "spi";
			compatible = "fsl_spi";
			reg = <500 40>;
			interrupts = <1>;
275
			interrupt-parent = <&qeic>;
276 277 278 279 280 281 282 283 284 285
			mode = "cpu";
		};

		ucc@2000 {
			device_type = "network";
			compatible = "ucc_geth";
			model = "UCC";
			device-id = <1>;
			reg = <2000 200>;
			interrupts = <20>;
286
			interrupt-parent = <&qeic>;
287 288 289
			mac-address = [ 00 04 9f 00 23 23 ];
			rx-clock = <0>;
			tx-clock = <19>;
290
			phy-handle = <&qe_phy0>;
291
			phy-connection-type = "gmii";
292
			pio-handle = <&pio1>;
293 294 295 296 297 298 299 300 301
		};

		ucc@3000 {
			device_type = "network";
			compatible = "ucc_geth";
			model = "UCC";
			device-id = <2>;
			reg = <3000 200>;
			interrupts = <21>;
302
			interrupt-parent = <&qeic>;
303 304 305
			mac-address = [ 00 11 22 33 44 55 ];
			rx-clock = <0>;
			tx-clock = <14>;
306
			phy-handle = <&qe_phy1>;
307
			phy-connection-type = "gmii";
308
			pio-handle = <&pio2>;
309 310 311 312 313 314 315 316 317 318 319
		};

		mdio@2120 {
			#address-cells = <1>;
			#size-cells = <0>;
			reg = <2120 18>;
			device_type = "mdio";
			compatible = "ucc_geth_phy";

			/* These are the same PHYs as on
			 * gianfar's MDIO bus */
320 321
			qe_phy0: ethernet-phy@00 {
				interrupt-parent = <&mpic>;
322 323 324 325
				interrupts = <31 1>;
				reg = <0>;
				device_type = "ethernet-phy";
			};
326 327
			qe_phy1: ethernet-phy@01 {
				interrupt-parent = <&mpic>;
328 329 330 331
				interrupts = <32 1>;
				reg = <1>;
				device_type = "ethernet-phy";
			};
332 333
			qe_phy2: ethernet-phy@02 {
				interrupt-parent = <&mpic>;
334 335 336 337
				interrupts = <31 1>;
				reg = <2>;
				device_type = "ethernet-phy";
			};
338 339
			qe_phy3: ethernet-phy@03 {
				interrupt-parent = <&mpic>;
340 341 342 343 344 345
				interrupts = <32 1>;
				reg = <3>;
				device_type = "ethernet-phy";
			};
		};

346
		qeic: qeic@80 {
347 348 349 350 351 352 353 354
			interrupt-controller;
			device_type = "qeic";
			#address-cells = <0>;
			#interrupt-cells = <1>;
			reg = <80 80>;
			built-in;
			big-endian;
			interrupts = <1e 2 1e 2>; //high:30 low:30
355
			interrupt-parent = <&mpic>;
356 357 358 359
		};

	};
};