exceptions-64s.S 44.0 KB
Newer Older
1 2 3 4 5 6 7
/*
 * This file contains the 64-bit "server" PowerPC variant
 * of the low level exception handling including exception
 * vectors, exception return, part of the slb and stab
 * handling and other fixed offset specific things.
 *
 * This file is meant to be #included from head_64.S due to
L
Lucas De Marchi 已提交
8
 * position dependent assembly.
9 10 11 12 13 14
 *
 * Most of this originates from head_64.S and thus has the same
 * copyright history.
 *
 */

15
#include <asm/hw_irq.h>
16
#include <asm/exception-64s.h>
17
#include <asm/ptrace.h>
18
#include <asm/cpuidle.h>
19

20 21 22
/*
 * We layout physical memory as follows:
 * 0x0000 - 0x00ff : Secondary processor spin code
23 24 25 26
 * 0x0100 - 0x17ff : pSeries Interrupt prologs
 * 0x1800 - 0x4000 : interrupt support common interrupt prologs
 * 0x4000 - 0x5fff : pSeries interrupts with IR=1,DR=1
 * 0x6000 - 0x6fff : more interrupt support including for IR=1,DR=1
27
 * 0x7000 - 0x7fff : FWNMI data area
28 29
 * 0x8000 - 0x8fff : Initial (CPU0) segment table
 * 0x9000 -        : Early init and support code
30
 */
31 32 33 34 35 36 37 38 39 40 41 42 43
	/* Syscall routine is used twice, in reloc-off and reloc-on paths */
#define SYSCALL_PSERIES_1 					\
BEGIN_FTR_SECTION						\
	cmpdi	r0,0x1ebe ; 					\
	beq-	1f ;						\
END_FTR_SECTION_IFSET(CPU_FTR_REAL_LE)				\
	mr	r9,r13 ;					\
	GET_PACA(r13) ;						\
	mfspr	r11,SPRN_SRR0 ;					\
0:

#define SYSCALL_PSERIES_2_RFID 					\
	mfspr	r12,SPRN_SRR1 ;					\
44
	LOAD_HANDLER(r10, system_call_common) ; 		\
45 46 47 48 49 50 51 52 53 54 55 56 57 58
	mtspr	SPRN_SRR0,r10 ; 				\
	ld	r10,PACAKMSR(r13) ;				\
	mtspr	SPRN_SRR1,r10 ; 				\
	rfid ; 							\
	b	. ;	/* prevent speculative execution */

#define SYSCALL_PSERIES_3					\
	/* Fast LE/BE switch system call */			\
1:	mfspr	r12,SPRN_SRR1 ;					\
	xori	r12,r12,MSR_LE ;				\
	mtspr	SPRN_SRR1,r12 ;					\
	rfid ;		/* return to userspace */		\
	b	. ;	/* prevent speculative execution */

59 60
#if defined(CONFIG_RELOCATABLE)
	/*
61 62
	 * We can't branch directly so we do it via the CTR which
	 * is volatile across system calls.
63 64
	 */
#define SYSCALL_PSERIES_2_DIRECT				\
65
	LOAD_HANDLER(r12, system_call_common) ;			\
66
	mtctr	r12 ;						\
67
	mfspr	r12,SPRN_SRR1 ;					\
68 69
	li	r10,MSR_RI ;					\
	mtmsrd 	r10,1 ;						\
70
	bctr ;
71 72 73 74 75 76
#else
	/* We can branch directly */
#define SYSCALL_PSERIES_2_DIRECT				\
	mfspr	r12,SPRN_SRR1 ;					\
	li	r10,MSR_RI ;					\
	mtmsrd 	r10,1 ;			/* Set RI (EE=0) */	\
77
	b	system_call_common ;
78
#endif
79 80 81 82 83 84 85 86 87 88 89 90 91

/*
 * This is the start of the interrupt handlers for pSeries
 * This code runs with relocation off.
 * Code from here to __end_interrupts gets copied down to real
 * address 0x100 when we are running a relocatable kernel.
 * Therefore any relative branches in this section must only
 * branch to labels in this section.
 */
	. = 0x100
	.globl __start_interrupts
__start_interrupts:

92 93 94 95 96 97
	.globl system_reset_pSeries;
system_reset_pSeries:
	SET_SCRATCH0(r13)
#ifdef CONFIG_PPC_P7_NAP
BEGIN_FTR_SECTION
	/* Running native on arch 2.06 or later, check if we are
98
	 * waking up from nap/sleep/winkle.
99 100
	 */
	mfspr	r13,SPRN_SRR1
101 102 103
	rlwinm.	r13,r13,47-31,30,31
	beq	9f

104
	cmpwi	cr3,r13,2
105
	GET_PACA(r13)
106
	bl	pnv_restore_hyp_resource
107

108 109
	li	r0,PNV_THREAD_RUNNING
	stb	r0,PACA_THREAD_IDLE_STATE(r13)	/* Clear thread state */
110

111
#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
112 113 114 115 116 117 118
	li	r0,KVM_HWTHREAD_IN_KERNEL
	stb	r0,HSTATE_HWTHREAD_STATE(r13)
	/* Order setting hwthread_state vs. testing hwthread_req */
	sync
	lbz	r0,HSTATE_HWTHREAD_REQ(r13)
	cmpwi	r0,0
	beq	1f
119 120 121 122
	b	kvm_start_guest
1:
#endif

123 124
	/* Return SRR1 from power7_nap() */
	mfspr	r3,SPRN_SRR1
125
	blt	cr3,2f
126 127
	b	pnv_wakeup_loss
2:	b	pnv_wakeup_noloss
128

129
9:
130
END_FTR_SECTION_IFSET(CPU_FTR_HVMODE | CPU_FTR_ARCH_206)
131
#endif /* CONFIG_PPC_P7_NAP */
132 133
	EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, system_reset_common, EXC_STD,
				 NOTEST, 0x100)
134 135

	. = 0x200
136 137 138 139 140
machine_check_pSeries_1:
	/* This is moved out of line as it can be patched by FW, but
	 * some code path might still want to branch into the original
	 * vector
	 */
141
	SET_SCRATCH0(r13)		/* save r13 */
142 143 144 145
	/*
	 * Running native on arch 2.06 or later, we may wakeup from winkle
	 * inside machine check. If yes, then last bit of HSPGR0 would be set
	 * to 1. Hence clear it unconditionally.
146
	 */
147 148 149
	GET_PACA(r13)
	clrrdi	r13,r13,1
	SET_PACA(r13)
150
	EXCEPTION_PROLOG_0(PACA_EXMC)
151
BEGIN_FTR_SECTION
152
	b	machine_check_powernv_early
153
FTR_SECTION_ELSE
154
	b	machine_check_pSeries_0
155
ALT_FTR_SECTION_END_IFSET(CPU_FTR_HVMODE)
156 157 158 159

	. = 0x300
	.globl data_access_pSeries
data_access_pSeries:
160
	SET_SCRATCH0(r13)
161
	EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, data_access_common, EXC_STD,
162
				 KVMTEST, 0x300)
163 164 165 166

	. = 0x380
	.globl data_access_slb_pSeries
data_access_slb_pSeries:
167
	SET_SCRATCH0(r13)
168
	EXCEPTION_PROLOG_0(PACA_EXSLB)
169
	EXCEPTION_PROLOG_1(PACA_EXSLB, KVMTEST, 0x380)
170 171
	std	r3,PACA_EXSLB+EX_R3(r13)
	mfspr	r3,SPRN_DAR
172
	mfspr	r12,SPRN_SRR1
173
	crset	4*cr6+eq
174
#ifndef CONFIG_RELOCATABLE
175
	b	slb_miss_realmode
176 177
#else
	/*
178
	 * We can't just use a direct branch to slb_miss_realmode
179 180 181 182
	 * because the distance from here to there depends on where
	 * the kernel ends up being put.
	 */
	mfctr	r11
183
	LOAD_HANDLER(r10, slb_miss_realmode)
184 185 186 187
	mtctr	r10
	bctr
#endif

188
	STD_EXCEPTION_PSERIES(0x400, instruction_access)
189 190 191 192

	. = 0x480
	.globl instruction_access_slb_pSeries
instruction_access_slb_pSeries:
193
	SET_SCRATCH0(r13)
194
	EXCEPTION_PROLOG_0(PACA_EXSLB)
195
	EXCEPTION_PROLOG_1(PACA_EXSLB, KVMTEST, 0x480)
196 197
	std	r3,PACA_EXSLB+EX_R3(r13)
	mfspr	r3,SPRN_SRR0		/* SRR0 is faulting address */
198
	mfspr	r12,SPRN_SRR1
199
	crclr	4*cr6+eq
200
#ifndef CONFIG_RELOCATABLE
201
	b	slb_miss_realmode
202 203
#else
	mfctr	r11
204
	LOAD_HANDLER(r10, slb_miss_realmode)
205 206 207 208
	mtctr	r10
	bctr
#endif

209 210 211
	/* We open code these as we can't have a ". = x" (even with
	 * x = "." within a feature section
	 */
212
	. = 0x500;
213 214
	.globl hardware_interrupt_pSeries;
	.globl hardware_interrupt_hv;
215
hardware_interrupt_pSeries:
216
hardware_interrupt_hv:
217
	BEGIN_FTR_SECTION
218 219 220
		_MASKABLE_EXCEPTION_PSERIES(0x502, hardware_interrupt,
					    EXC_HV, SOFTEN_TEST_HV)
		KVM_HANDLER(PACA_EXGEN, EXC_HV, 0x502)
221 222
	FTR_SECTION_ELSE
		_MASKABLE_EXCEPTION_PSERIES(0x500, hardware_interrupt,
223
					    EXC_STD, SOFTEN_TEST_PR)
224
		KVM_HANDLER(PACA_EXGEN, EXC_STD, 0x500)
225
	ALT_FTR_SECTION_END_IFSET(CPU_FTR_HVMODE | CPU_FTR_ARCH_206)
226

227
	STD_EXCEPTION_PSERIES(0x600, alignment)
228
	KVM_HANDLER(PACA_EXGEN, EXC_STD, 0x600)
229

230
	STD_EXCEPTION_PSERIES(0x700, program_check)
231
	KVM_HANDLER(PACA_EXGEN, EXC_STD, 0x700)
232

233
	STD_EXCEPTION_PSERIES(0x800, fp_unavailable)
234
	KVM_HANDLER(PACA_EXGEN, EXC_STD, 0x800)
235

236 237 238 239 240
	. = 0x900
	.globl decrementer_pSeries
decrementer_pSeries:
	_MASKABLE_EXCEPTION_PSERIES(0x900, decrementer, EXC_STD, SOFTEN_TEST_PR)

241
	STD_EXCEPTION_HV(0x980, 0x982, hdecrementer)
242

243
	MASKABLE_EXCEPTION_PSERIES(0xa00, 0xa00, doorbell_super)
244
	KVM_HANDLER(PACA_EXGEN, EXC_STD, 0xa00)
245

246
	STD_EXCEPTION_PSERIES(0xb00, trap_0b)
247
	KVM_HANDLER(PACA_EXGEN, EXC_STD, 0xb00)
248 249 250 251

	. = 0xc00
	.globl	system_call_pSeries
system_call_pSeries:
252 253 254 255 256 257 258
	 /*
	  * If CONFIG_KVM_BOOK3S_64_HANDLER is set, save the PPR (on systems
	  * that support it) before changing to HMT_MEDIUM. That allows the KVM
	  * code to save that value into the guest state (it is the guest's PPR
	  * value). Otherwise just change to HMT_MEDIUM as userspace has
	  * already saved the PPR.
	  */
259 260 261 262
#ifdef CONFIG_KVM_BOOK3S_64_HANDLER
	SET_SCRATCH0(r13)
	GET_PACA(r13)
	std	r9,PACA_EXGEN+EX_R9(r13)
263 264
	OPT_GET_SPR(r9, SPRN_PPR, CPU_FTR_HAS_PPR);
	HMT_MEDIUM;
265
	std	r10,PACA_EXGEN+EX_R10(r13)
266
	OPT_SAVE_REG_TO_PACA(PACA_EXGEN+EX_PPR, r9, CPU_FTR_HAS_PPR);
267 268 269
	mfcr	r9
	KVMTEST(0xc00)
	GET_SCRATCH0(r13)
270 271
#else
	HMT_MEDIUM;
272
#endif
273 274 275
	SYSCALL_PSERIES_1
	SYSCALL_PSERIES_2_RFID
	SYSCALL_PSERIES_3
276 277
	KVM_HANDLER(PACA_EXGEN, EXC_STD, 0xc00)

278
	STD_EXCEPTION_PSERIES(0xd00, single_step)
279
	KVM_HANDLER(PACA_EXGEN, EXC_STD, 0xd00)
280 281 282 283 284

	/* At 0xe??? we have a bunch of hypervisor exceptions, we branch
	 * out of line to handle them
	 */
	. = 0xe00
285
hv_data_storage_trampoline:
286 287
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
288
	b	h_data_storage_hv
289

290
	. = 0xe20
291
hv_instr_storage_trampoline:
292 293
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
294
	b	h_instr_storage_hv
295

296
	. = 0xe40
297
emulation_assist_trampoline:
298 299
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
300
	b	emulation_assist_hv
301

302
	. = 0xe60
303
hv_exception_trampoline:
304 305
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
306
	b	hmi_exception_early
307

308
	. = 0xe80
309
hv_doorbell_trampoline:
310 311
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
312
	b	h_doorbell_hv
313

314 315 316 317 318 319
	. = 0xea0
hv_virt_irq_trampoline:
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
	b	h_virt_irq_hv

320 321 322 323 324 325
	/* We need to deal with the Altivec unavailable exception
	 * here which is at 0xf20, thus in the middle of the
	 * prolog code of the PerformanceMonitor one. A little
	 * trickery is thus necessary
	 */
	. = 0xf00
326
performance_monitor_pseries_trampoline:
327 328
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
329 330 331
	b	performance_monitor_pSeries

	. = 0xf20
332
altivec_unavailable_pseries_trampoline:
333 334
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
335 336 337
	b	altivec_unavailable_pSeries

	. = 0xf40
338
vsx_unavailable_pseries_trampoline:
339 340
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
341 342
	b	vsx_unavailable_pSeries

343
	. = 0xf60
344
facility_unavailable_trampoline:
345 346
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
347
	b	facility_unavailable_pSeries
348

349
	. = 0xf80
350
hv_facility_unavailable_trampoline:
351 352
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
353
	b	hv_facility_unavailable_hv
354

355
#ifdef CONFIG_CBE_RAS
356
	STD_EXCEPTION_HV(0x1200, 0x1202, cbe_system_error)
357
	KVM_HANDLER_SKIP(PACA_EXGEN, EXC_HV, 0x1202)
358
#endif /* CONFIG_CBE_RAS */
359

360
	STD_EXCEPTION_PSERIES(0x1300, instruction_breakpoint)
361
	KVM_HANDLER_SKIP(PACA_EXGEN, EXC_STD, 0x1300)
362

363
	. = 0x1500
M
Michael Neuling 已提交
364
	.global denorm_exception_hv
365 366
denorm_exception_hv:
	mtspr	SPRN_SPRG_HSCRATCH0,r13
367
	EXCEPTION_PROLOG_0(PACA_EXGEN)
368
	EXCEPTION_PROLOG_1(PACA_EXGEN, NOTEST, 0x1500)
369 370 371 372 373 374 375 376 377

#ifdef CONFIG_PPC_DENORMALISATION
	mfspr	r10,SPRN_HSRR1
	mfspr	r11,SPRN_HSRR0		/* save HSRR0 */
	andis.	r10,r10,(HSRR1_DENORM)@h /* denorm? */
	addi	r11,r11,-4		/* HSRR0 is next instruction */
	bne+	denorm_assist
#endif

378
	KVMTEST(0x1500)
379 380 381
	EXCEPTION_PROLOG_PSERIES_1(denorm_common, EXC_HV)
	KVM_HANDLER_SKIP(PACA_EXGEN, EXC_STD, 0x1500)

382
#ifdef CONFIG_CBE_RAS
383
	STD_EXCEPTION_HV(0x1600, 0x1602, cbe_maintenance)
384
	KVM_HANDLER_SKIP(PACA_EXGEN, EXC_HV, 0x1602)
385
#endif /* CONFIG_CBE_RAS */
386

387
	STD_EXCEPTION_PSERIES(0x1700, altivec_assist)
388
	KVM_HANDLER(PACA_EXGEN, EXC_STD, 0x1700)
389

390
#ifdef CONFIG_CBE_RAS
391
	STD_EXCEPTION_HV(0x1800, 0x1802, cbe_thermal)
392
	KVM_HANDLER_SKIP(PACA_EXGEN, EXC_HV, 0x1802)
393 394
#else
	. = 0x1800
395 396 397
#endif /* CONFIG_CBE_RAS */


398 399
/*** Out of line interrupts support ***/

400
	.align	7
401
	/* moved from 0x200 */
402
machine_check_powernv_early:
403 404 405 406 407 408 409 410
BEGIN_FTR_SECTION
	EXCEPTION_PROLOG_1(PACA_EXMC, NOTEST, 0x200)
	/*
	 * Register contents:
	 * R13		= PACA
	 * R9		= CR
	 * Original R9 to R13 is saved on PACA_EXMC
	 *
411 412 413
	 * Switch to mc_emergency stack and handle re-entrancy (we limit
	 * the nested MCE upto level 4 to avoid stack overflow).
	 * Save MCE registers srr1, srr0, dar and dsisr and then set ME=1
414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435
	 *
	 * We use paca->in_mce to check whether this is the first entry or
	 * nested machine check. We increment paca->in_mce to track nested
	 * machine checks.
	 *
	 * If this is the first entry then set stack pointer to
	 * paca->mc_emergency_sp, otherwise r1 is already pointing to
	 * stack frame on mc_emergency stack.
	 *
	 * NOTE: We are here with MSR_ME=0 (off), which means we risk a
	 * checkstop if we get another machine check exception before we do
	 * rfid with MSR_ME=1.
	 */
	mr	r11,r1			/* Save r1 */
	lhz	r10,PACA_IN_MCE(r13)
	cmpwi	r10,0			/* Are we in nested machine check */
	bne	0f			/* Yes, we are. */
	/* First machine check entry */
	ld	r1,PACAMCEMERGSP(r13)	/* Use MC emergency stack */
0:	subi	r1,r1,INT_FRAME_SIZE	/* alloc stack frame */
	addi	r10,r10,1		/* increment paca->in_mce */
	sth	r10,PACA_IN_MCE(r13)
436 437 438
	/* Limit nested MCE to level 4 to avoid stack overflow */
	cmpwi	r10,4
	bgt	2f			/* Check if we hit limit of 4 */
439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455
	std	r11,GPR1(r1)		/* Save r1 on the stack. */
	std	r11,0(r1)		/* make stack chain pointer */
	mfspr	r11,SPRN_SRR0		/* Save SRR0 */
	std	r11,_NIP(r1)
	mfspr	r11,SPRN_SRR1		/* Save SRR1 */
	std	r11,_MSR(r1)
	mfspr	r11,SPRN_DAR		/* Save DAR */
	std	r11,_DAR(r1)
	mfspr	r11,SPRN_DSISR		/* Save DSISR */
	std	r11,_DSISR(r1)
	std	r9,_CCR(r1)		/* Save CR in stackframe */
	/* Save r9 through r13 from EXMC save area to stack frame. */
	EXCEPTION_PROLOG_COMMON_2(PACA_EXMC)
	mfmsr	r11			/* get MSR value */
	ori	r11,r11,MSR_ME		/* turn on ME bit */
	ori	r11,r11,MSR_RI		/* turn on RI bit */
	LOAD_HANDLER(r12, machine_check_handle_early)
456
1:	mtspr	SPRN_SRR0,r12
457 458 459
	mtspr	SPRN_SRR1,r11
	rfid
	b	.	/* prevent speculative execution */
460 461 462 463 464 465 466 467 468 469 470 471
2:
	/* Stack overflow. Stay on emergency stack and panic.
	 * Keep the ME bit off while panic-ing, so that if we hit
	 * another machine check we checkstop.
	 */
	addi	r1,r1,INT_FRAME_SIZE	/* go back to previous stack frame */
	ld	r11,PACAKMSR(r13)
	LOAD_HANDLER(r12, unrecover_mce)
	li	r10,MSR_ME
	andc	r11,r11,r10		/* Turn off MSR_ME */
	b	1b
	b	.	/* prevent speculative execution */
472 473
END_FTR_SECTION_IFSET(CPU_FTR_HVMODE)

474 475 476 477
machine_check_pSeries:
	.globl machine_check_fwnmi
machine_check_fwnmi:
	SET_SCRATCH0(r13)		/* save r13 */
478 479 480
	EXCEPTION_PROLOG_0(PACA_EXMC)
machine_check_pSeries_0:
	EXCEPTION_PROLOG_1(PACA_EXMC, KVMTEST, 0x200)
481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496
	/*
	 * The following is essentially EXCEPTION_PROLOG_PSERIES_1 with the
	 * difference that MSR_RI is not enabled, because PACA_EXMC is being
	 * used, so nested machine check corrupts it. machine_check_common
	 * enables MSR_RI.
	 */
	ld	r10,PACAKMSR(r13)
	xori	r10,r10,MSR_RI
	mfspr	r11,SPRN_SRR0
	LOAD_HANDLER(r12, machine_check_common)
	mtspr	SPRN_SRR0,r12
	mfspr	r12,SPRN_SRR1
	mtspr	SPRN_SRR1,r10
	rfid
	b	.	/* prevent speculative execution */

497
	KVM_HANDLER_SKIP(PACA_EXMC, EXC_STD, 0x200)
498 499
	KVM_HANDLER_SKIP(PACA_EXGEN, EXC_STD, 0x300)
	KVM_HANDLER_SKIP(PACA_EXSLB, EXC_STD, 0x380)
500 501 502
	KVM_HANDLER(PACA_EXGEN, EXC_STD, 0x400)
	KVM_HANDLER(PACA_EXSLB, EXC_STD, 0x480)
	KVM_HANDLER(PACA_EXGEN, EXC_STD, 0x900)
503 504
	KVM_HANDLER(PACA_EXGEN, EXC_HV, 0x982)

505 506 507 508 509 510 511 512 513 514 515 516
#ifdef CONFIG_PPC_DENORMALISATION
denorm_assist:
BEGIN_FTR_SECTION
/*
 * To denormalise we need to move a copy of the register to itself.
 * For POWER6 do that here for all FP regs.
 */
	mfmsr	r10
	ori	r10,r10,(MSR_FP|MSR_FE0|MSR_FE1)
	xori	r10,r10,(MSR_FE0|MSR_FE1)
	mtmsrd	r10
	sync
517 518 519 520 521 522 523 524

#define FMR2(n)  fmr (n), (n) ; fmr n+1, n+1
#define FMR4(n)  FMR2(n) ; FMR2(n+2)
#define FMR8(n)  FMR4(n) ; FMR4(n+4)
#define FMR16(n) FMR8(n) ; FMR8(n+8)
#define FMR32(n) FMR16(n) ; FMR16(n+16)
	FMR32(0)

525 526 527 528 529 530 531 532 533
FTR_SECTION_ELSE
/*
 * To denormalise we need to move a copy of the register to itself.
 * For POWER7 do that here for the first 32 VSX registers only.
 */
	mfmsr	r10
	oris	r10,r10,MSR_VSX@h
	mtmsrd	r10
	sync
534 535 536 537 538 539 540 541

#define XVCPSGNDP2(n) XVCPSGNDP(n,n,n) ; XVCPSGNDP(n+1,n+1,n+1)
#define XVCPSGNDP4(n) XVCPSGNDP2(n) ; XVCPSGNDP2(n+2)
#define XVCPSGNDP8(n) XVCPSGNDP4(n) ; XVCPSGNDP4(n+4)
#define XVCPSGNDP16(n) XVCPSGNDP8(n) ; XVCPSGNDP8(n+8)
#define XVCPSGNDP32(n) XVCPSGNDP16(n) ; XVCPSGNDP16(n+16)
	XVCPSGNDP32(0)

542
ALT_FTR_SECTION_END_IFCLR(CPU_FTR_ARCH_206)
543 544 545 546 547 548 549 550 551 552

BEGIN_FTR_SECTION
	b	denorm_done
END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_207S)
/*
 * To denormalise we need to move a copy of the register to itself.
 * For POWER8 we need to do that for all 64 VSX registers
 */
	XVCPSGNDP32(32)
denorm_done:
553 554 555
	mtspr	SPRN_HSRR0,r11
	mtcrf	0x80,r9
	ld	r9,PACA_EXGEN+EX_R9(r13)
556
	RESTORE_PPR_PACA(PACA_EXGEN, r10)
557 558 559 560
BEGIN_FTR_SECTION
	ld	r10,PACA_EXGEN+EX_CFAR(r13)
	mtspr	SPRN_CFAR,r10
END_FTR_SECTION_IFSET(CPU_FTR_CFAR)
561 562 563 564 565 566 567 568
	ld	r10,PACA_EXGEN+EX_R10(r13)
	ld	r11,PACA_EXGEN+EX_R11(r13)
	ld	r12,PACA_EXGEN+EX_R12(r13)
	ld	r13,PACA_EXGEN+EX_R13(r13)
	HRFID
	b	.
#endif

569
	.align	7
570
	/* moved from 0xe00 */
571
	STD_EXCEPTION_HV_OOL(0xe02, h_data_storage)
572
	KVM_HANDLER_SKIP(PACA_EXGEN, EXC_HV, 0xe02)
573
	STD_EXCEPTION_HV_OOL(0xe22, h_instr_storage)
574
	KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe22)
575
	STD_EXCEPTION_HV_OOL(0xe42, emulation_assist)
576
	KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe42)
577
	MASKABLE_EXCEPTION_HV_OOL(0xe62, hmi_exception)
578
	KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe62)
579

580
	MASKABLE_EXCEPTION_HV_OOL(0xe82, h_doorbell)
581
	KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe82)
582

583 584 585
	MASKABLE_EXCEPTION_HV_OOL(0xea2, h_virt_irq)
	KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xea2)

586
	/* moved from 0xf00 */
587
	STD_EXCEPTION_PSERIES_OOL(0xf00, performance_monitor)
588
	KVM_HANDLER(PACA_EXGEN, EXC_STD, 0xf00)
589
	STD_EXCEPTION_PSERIES_OOL(0xf20, altivec_unavailable)
590
	KVM_HANDLER(PACA_EXGEN, EXC_STD, 0xf20)
591
	STD_EXCEPTION_PSERIES_OOL(0xf40, vsx_unavailable)
592
	KVM_HANDLER(PACA_EXGEN, EXC_STD, 0xf40)
593
	STD_EXCEPTION_PSERIES_OOL(0xf60, facility_unavailable)
594
	KVM_HANDLER(PACA_EXGEN, EXC_STD, 0xf60)
595
	STD_EXCEPTION_HV_OOL(0xf82, hv_facility_unavailable)
596
	KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xf82)
597 598

/*
599 600 601 602
 * An interrupt came in while soft-disabled. We set paca->irq_happened, then:
 * - If it was a decrementer interrupt, we bump the dec to max and and return.
 * - If it was a doorbell we return immediately since doorbells are edge
 *   triggered and won't automatically refire.
603 604
 * - If it was a HMI we return immediately since we handled it in realmode
 *   and it won't refire.
605 606
 * - else we hard disable and return.
 * This is called with r10 containing the value to OR to the paca field.
607
 */
608 609 610 611 612 613
#define MASKED_INTERRUPT(_H)				\
masked_##_H##interrupt:					\
	std	r11,PACA_EXGEN+EX_R11(r13);		\
	lbz	r11,PACAIRQHAPPENED(r13);		\
	or	r11,r11,r10;				\
	stb	r11,PACAIRQHAPPENED(r13);		\
614 615
	cmpwi	r10,PACA_IRQ_DEC;			\
	bne	1f;					\
616 617 618 619
	lis	r10,0x7fff;				\
	ori	r10,r10,0xffff;				\
	mtspr	SPRN_DEC,r10;				\
	b	2f;					\
620
1:	cmpwi	r10,PACA_IRQ_DBELL;			\
621 622
	beq	2f;					\
	cmpwi	r10,PACA_IRQ_HMI;			\
623 624
	beq	2f;					\
	mfspr	r10,SPRN_##_H##SRR1;			\
625 626 627 628 629 630 631 632 633
	rldicl	r10,r10,48,1; /* clear MSR_EE */	\
	rotldi	r10,r10,16;				\
	mtspr	SPRN_##_H##SRR1,r10;			\
2:	mtcrf	0x80,r9;				\
	ld	r9,PACA_EXGEN+EX_R9(r13);		\
	ld	r10,PACA_EXGEN+EX_R10(r13);		\
	ld	r11,PACA_EXGEN+EX_R11(r13);		\
	GET_SCRATCH0(r13);				\
	##_H##rfid;					\
634
	b	.
635 636 637
	
	MASKED_INTERRUPT()
	MASKED_INTERRUPT(H)
638

639 640
/*
 * Called from arch_local_irq_enable when an interrupt needs
641 642
 * to be resent. r3 contains 0x500, 0x900, 0xa00 or 0xe80 to indicate
 * which kind of interrupt. MSR:EE is already off. We generate a
643 644 645 646 647 648 649 650 651 652 653 654 655 656 657
 * stackframe like if a real interrupt had happened.
 *
 * Note: While MSR:EE is off, we need to make sure that _MSR
 * in the generated frame has EE set to 1 or the exception
 * handler will not properly re-enable them.
 */
_GLOBAL(__replay_interrupt)
	/* We are going to jump to the exception common code which
	 * will retrieve various register values from the PACA which
	 * we don't give a damn about, so we don't bother storing them.
	 */
	mfmsr	r12
	mflr	r11
	mfcr	r9
	ori	r12,r12,MSR_EE
658 659 660 661 662 663 664
	cmpwi	r3,0x900
	beq	decrementer_common
	cmpwi	r3,0x500
	beq	hardware_interrupt_common
BEGIN_FTR_SECTION
	cmpwi	r3,0xe80
	beq	h_doorbell_common
665 666
	cmpwi	r3,0xea0
	beq	h_virt_irq_common
667 668
	cmpwi	r3,0xe60
	beq	hmi_exception_common
669 670 671 672 673
FTR_SECTION_ELSE
	cmpwi	r3,0xa00
	beq	doorbell_super_common
ALT_FTR_SECTION_END_IFSET(CPU_FTR_HVMODE)
	blr
674

675 676 677 678 679 680 681
#ifdef CONFIG_PPC_PSERIES
/*
 * Vectors for the FWNMI option.  Share common code.
 */
	.globl system_reset_fwnmi
      .align 7
system_reset_fwnmi:
682
	SET_SCRATCH0(r13)		/* save r13 */
683 684
	EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, system_reset_common, EXC_STD,
				 NOTEST, 0x100)
685 686 687

#endif /* CONFIG_PPC_PSERIES */

688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713
#ifdef CONFIG_KVM_BOOK3S_64_HANDLER
kvmppc_skip_interrupt:
	/*
	 * Here all GPRs are unchanged from when the interrupt happened
	 * except for r13, which is saved in SPRG_SCRATCH0.
	 */
	mfspr	r13, SPRN_SRR0
	addi	r13, r13, 4
	mtspr	SPRN_SRR0, r13
	GET_SCRATCH0(r13)
	rfid
	b	.

kvmppc_skip_Hinterrupt:
	/*
	 * Here all GPRs are unchanged from when the interrupt happened
	 * except for r13, which is saved in SPRG_SCRATCH0.
	 */
	mfspr	r13, SPRN_HSRR0
	addi	r13, r13, 4
	mtspr	SPRN_HSRR0, r13
	GET_SCRATCH0(r13)
	hrfid
	b	.
#endif

714
/*
715 716 717 718
 * Ensure that any handlers that get invoked from the exception prologs
 * above are below the first 64KB (0x10000) of the kernel image because
 * the prologs assemble the addresses of these handlers using the
 * LOAD_HANDLER macro, which uses an ori instruction.
719 720 721 722
 */

/*** Common interrupt handlers ***/

723
	STD_EXCEPTION_COMMON(0x100, system_reset, system_reset_exception)
724

725
	STD_EXCEPTION_COMMON_ASYNC(0x500, hardware_interrupt, do_IRQ)
726 727
	STD_EXCEPTION_COMMON_ASYNC(0x900, decrementer, timer_interrupt)
	STD_EXCEPTION_COMMON(0x980, hdecrementer, hdec_interrupt)
728
#ifdef CONFIG_PPC_DOORBELL
729
	STD_EXCEPTION_COMMON_ASYNC(0xa00, doorbell_super, doorbell_exception)
730
#else
731
	STD_EXCEPTION_COMMON_ASYNC(0xa00, doorbell_super, unknown_exception)
732
#endif
733 734 735 736
	STD_EXCEPTION_COMMON(0xb00, trap_0b, unknown_exception)
	STD_EXCEPTION_COMMON(0xd00, single_step, single_step_exception)
	STD_EXCEPTION_COMMON(0xe00, trap_0e, unknown_exception)
	STD_EXCEPTION_COMMON(0xe40, emulation_assist, emulation_assist_interrupt)
737
	STD_EXCEPTION_COMMON_ASYNC(0xe60, hmi_exception, handle_hmi_exception)
738
#ifdef CONFIG_PPC_DOORBELL
739
	STD_EXCEPTION_COMMON_ASYNC(0xe80, h_doorbell, doorbell_exception)
740
#else
741
	STD_EXCEPTION_COMMON_ASYNC(0xe80, h_doorbell, unknown_exception)
742
#endif
743
	STD_EXCEPTION_COMMON_ASYNC(0xea0, h_virt_irq, do_IRQ)
744 745 746
	STD_EXCEPTION_COMMON_ASYNC(0xf00, performance_monitor, performance_monitor_exception)
	STD_EXCEPTION_COMMON(0x1300, instruction_breakpoint, instruction_breakpoint_exception)
	STD_EXCEPTION_COMMON(0x1502, denorm, unknown_exception)
747
#ifdef CONFIG_ALTIVEC
748
	STD_EXCEPTION_COMMON(0x1700, altivec_assist, altivec_assist_exception)
749
#else
750
	STD_EXCEPTION_COMMON(0x1700, altivec_assist, unknown_exception)
751 752
#endif

753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772
	/*
	 * Relocation-on interrupts: A subset of the interrupts can be delivered
	 * with IR=1/DR=1, if AIL==2 and MSR.HV won't be changed by delivering
	 * it.  Addresses are the same as the original interrupt addresses, but
	 * offset by 0xc000000000004000.
	 * It's impossible to receive interrupts below 0x300 via this mechanism.
	 * KVM: None of these traps are from the guest ; anything that escalated
	 * to HV=1 from HV=0 is delivered via real mode handlers.
	 */

	/*
	 * This uses the standard macro, since the original 0x300 vector
	 * only has extra guff for STAB-based processors -- which never
	 * come here.
	 */
	STD_RELON_EXCEPTION_PSERIES(0x4300, 0x300, data_access)
	. = 0x4380
	.globl data_access_slb_relon_pSeries
data_access_slb_relon_pSeries:
	SET_SCRATCH0(r13)
773
	EXCEPTION_PROLOG_0(PACA_EXSLB)
774 775 776 777
	EXCEPTION_PROLOG_1(PACA_EXSLB, NOTEST, 0x380)
	std	r3,PACA_EXSLB+EX_R3(r13)
	mfspr	r3,SPRN_DAR
	mfspr	r12,SPRN_SRR1
778
	crset	4*cr6+eq
779
#ifndef CONFIG_RELOCATABLE
780
	b	slb_miss_realmode
781 782
#else
	/*
783
	 * We can't just use a direct branch to slb_miss_realmode
784 785 786 787
	 * because the distance from here to there depends on where
	 * the kernel ends up being put.
	 */
	mfctr	r11
788
	LOAD_HANDLER(r10, slb_miss_realmode)
789 790 791 792 793 794 795 796 797
	mtctr	r10
	bctr
#endif

	STD_RELON_EXCEPTION_PSERIES(0x4400, 0x400, instruction_access)
	. = 0x4480
	.globl instruction_access_slb_relon_pSeries
instruction_access_slb_relon_pSeries:
	SET_SCRATCH0(r13)
798
	EXCEPTION_PROLOG_0(PACA_EXSLB)
799 800 801 802
	EXCEPTION_PROLOG_1(PACA_EXSLB, NOTEST, 0x480)
	std	r3,PACA_EXSLB+EX_R3(r13)
	mfspr	r3,SPRN_SRR0		/* SRR0 is faulting address */
	mfspr	r12,SPRN_SRR1
803
	crclr	4*cr6+eq
804
#ifndef CONFIG_RELOCATABLE
805
	b	slb_miss_realmode
806 807
#else
	mfctr	r11
808
	LOAD_HANDLER(r10, slb_miss_realmode)
809 810 811 812 813 814 815 816 817 818 819 820 821
	mtctr	r10
	bctr
#endif

	. = 0x4500
	.globl hardware_interrupt_relon_pSeries;
	.globl hardware_interrupt_relon_hv;
hardware_interrupt_relon_pSeries:
hardware_interrupt_relon_hv:
	BEGIN_FTR_SECTION
		_MASKABLE_RELON_EXCEPTION_PSERIES(0x502, hardware_interrupt, EXC_HV, SOFTEN_TEST_HV)
	FTR_SECTION_ELSE
		_MASKABLE_RELON_EXCEPTION_PSERIES(0x500, hardware_interrupt, EXC_STD, SOFTEN_TEST_PR)
822
	ALT_FTR_SECTION_END_IFSET(CPU_FTR_HVMODE)
823 824 825 826 827
	STD_RELON_EXCEPTION_PSERIES(0x4600, 0x600, alignment)
	STD_RELON_EXCEPTION_PSERIES(0x4700, 0x700, program_check)
	STD_RELON_EXCEPTION_PSERIES(0x4800, 0x800, fp_unavailable)
	MASKABLE_RELON_EXCEPTION_PSERIES(0x4900, 0x900, decrementer)
	STD_RELON_EXCEPTION_HV(0x4980, 0x982, hdecrementer)
828
	MASKABLE_RELON_EXCEPTION_PSERIES(0x4a00, 0xa00, doorbell_super)
829 830 831 832 833 834 835 836 837 838 839 840 841
	STD_RELON_EXCEPTION_PSERIES(0x4b00, 0xb00, trap_0b)

	. = 0x4c00
	.globl system_call_relon_pSeries
system_call_relon_pSeries:
	HMT_MEDIUM
	SYSCALL_PSERIES_1
	SYSCALL_PSERIES_2_DIRECT
	SYSCALL_PSERIES_3

	STD_RELON_EXCEPTION_PSERIES(0x4d00, 0xd00, single_step)

	. = 0x4e00
842
	b	.	/* Can't happen, see v2.07 Book III-S section 6.5 */
843 844

	. = 0x4e20
845
	b	.	/* Can't happen, see v2.07 Book III-S section 6.5 */
846 847

	. = 0x4e40
848
emulation_assist_relon_trampoline:
849 850
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
851 852 853
	b	emulation_assist_relon_hv

	. = 0x4e60
854
	b	.	/* Can't happen, see v2.07 Book III-S section 6.5 */
855

856
	. = 0x4e80
857
h_doorbell_relon_trampoline:
858 859
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
860
	b	h_doorbell_relon_hv
861

862 863 864 865 866 867
	. = 0x4ea0
h_virt_irq_relon_trampoline:
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
	b	h_virt_irq_relon_hv

868
	. = 0x4f00
869
performance_monitor_relon_pseries_trampoline:
870 871
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
872 873 874
	b	performance_monitor_relon_pSeries

	. = 0x4f20
875
altivec_unavailable_relon_pseries_trampoline:
876 877
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
878 879 880
	b	altivec_unavailable_relon_pSeries

	. = 0x4f40
881
vsx_unavailable_relon_pseries_trampoline:
882 883
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
884 885
	b	vsx_unavailable_relon_pSeries

886
	. = 0x4f60
887
facility_unavailable_relon_trampoline:
888 889
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
890
	b	facility_unavailable_relon_pSeries
891

892
	. = 0x4f80
893
hv_facility_unavailable_relon_trampoline:
894 895
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
896
	b	hv_facility_unavailable_relon_hv
897

898 899 900 901 902 903 904
	STD_RELON_EXCEPTION_PSERIES(0x5300, 0x1300, instruction_breakpoint)
#ifdef CONFIG_PPC_DENORMALISATION
	. = 0x5500
	b	denorm_exception_hv
#endif
	STD_RELON_EXCEPTION_PSERIES(0x5700, 0x1700, altivec_assist)

905
ppc64_runlatch_on_trampoline:
906
	b	__ppc64_runlatch_on
907

908 909 910 911 912 913 914 915 916 917 918 919 920
/*
 * Here r13 points to the paca, r9 contains the saved CR,
 * SRR0 and SRR1 are saved in r11 and r12,
 * r9 - r13 are saved in paca->exgen.
 */
	.align	7
	.globl data_access_common
data_access_common:
	mfspr	r10,SPRN_DAR
	std	r10,PACA_EXGEN+EX_DAR(r13)
	mfspr	r10,SPRN_DSISR
	stw	r10,PACA_EXGEN+EX_DSISR(r13)
	EXCEPTION_PROLOG_COMMON(0x300, PACA_EXGEN)
921
	RECONCILE_IRQ_STATE(r10, r11)
922
	ld	r12,_MSR(r1)
923 924 925
	ld	r3,PACA_EXGEN+EX_DAR(r13)
	lwz	r4,PACA_EXGEN+EX_DSISR(r13)
	li	r5,0x300
926 927 928
	std	r3,_DAR(r1)
	std	r4,_DSISR(r1)
BEGIN_MMU_FTR_SECTION
929
	b	do_hash_page		/* Try to handle as hpte fault */
930 931
MMU_FTR_SECTION_ELSE
	b	handle_page_fault
932
ALT_MMU_FTR_SECTION_END_IFCLR(MMU_FTR_TYPE_RADIX)
933

934
	.align  7
935
	.globl  h_data_storage_common
936
h_data_storage_common:
937 938 939 940 941
	mfspr   r10,SPRN_HDAR
	std     r10,PACA_EXGEN+EX_DAR(r13)
	mfspr   r10,SPRN_HDSISR
	stw     r10,PACA_EXGEN+EX_DSISR(r13)
	EXCEPTION_PROLOG_COMMON(0xe00, PACA_EXGEN)
942
	bl      save_nvgprs
943
	RECONCILE_IRQ_STATE(r10, r11)
944
	addi    r3,r1,STACK_FRAME_OVERHEAD
945 946
	bl      unknown_exception
	b       ret_from_except
947

948 949 950 951
	.align	7
	.globl instruction_access_common
instruction_access_common:
	EXCEPTION_PROLOG_COMMON(0x400, PACA_EXGEN)
952
	RECONCILE_IRQ_STATE(r10, r11)
953
	ld	r12,_MSR(r1)
954 955 956
	ld	r3,_NIP(r1)
	andis.	r4,r12,0x5820
	li	r5,0x400
957 958 959
	std	r3,_DAR(r1)
	std	r4,_DSISR(r1)
BEGIN_MMU_FTR_SECTION
960
	b	do_hash_page		/* Try to handle as hpte fault */
961 962
MMU_FTR_SECTION_ELSE
	b	handle_page_fault
963
ALT_MMU_FTR_SECTION_END_IFCLR(MMU_FTR_TYPE_RADIX)
964

965
	STD_EXCEPTION_COMMON(0xe20, h_instr_storage, unknown_exception)
966

967 968 969 970 971 972 973 974 975
	/*
	 * Machine check is different because we use a different
	 * save area: PACA_EXMC instead of PACA_EXGEN.
	 */
	.align	7
	.globl machine_check_common
machine_check_common:

	mfspr	r10,SPRN_DAR
976
	std	r10,PACA_EXMC+EX_DAR(r13)
977
	mfspr	r10,SPRN_DSISR
978
	stw	r10,PACA_EXMC+EX_DSISR(r13)
979 980
	EXCEPTION_PROLOG_COMMON(0x200, PACA_EXMC)
	FINISH_NAP
981
	RECONCILE_IRQ_STATE(r10, r11)
982 983
	ld	r3,PACA_EXMC+EX_DAR(r13)
	lwz	r4,PACA_EXMC+EX_DSISR(r13)
984 985 986
	/* Enable MSR_RI when finished with PACA_EXMC */
	li	r10,MSR_RI
	mtmsrd 	r10,1
987 988
	std	r3,_DAR(r1)
	std	r4,_DSISR(r1)
989
	bl	save_nvgprs
990
	addi	r3,r1,STACK_FRAME_OVERHEAD
991 992
	bl	machine_check_exception
	b	ret_from_except
993

994 995 996 997 998 999 1000 1001 1002 1003 1004 1005
	.align	7
	.globl alignment_common
alignment_common:
	mfspr	r10,SPRN_DAR
	std	r10,PACA_EXGEN+EX_DAR(r13)
	mfspr	r10,SPRN_DSISR
	stw	r10,PACA_EXGEN+EX_DSISR(r13)
	EXCEPTION_PROLOG_COMMON(0x600, PACA_EXGEN)
	ld	r3,PACA_EXGEN+EX_DAR(r13)
	lwz	r4,PACA_EXGEN+EX_DSISR(r13)
	std	r3,_DAR(r1)
	std	r4,_DSISR(r1)
1006
	bl	save_nvgprs
1007
	RECONCILE_IRQ_STATE(r10, r11)
1008
	addi	r3,r1,STACK_FRAME_OVERHEAD
1009 1010
	bl	alignment_exception
	b	ret_from_except
1011 1012 1013 1014 1015

	.align	7
	.globl program_check_common
program_check_common:
	EXCEPTION_PROLOG_COMMON(0x700, PACA_EXGEN)
1016
	bl	save_nvgprs
1017
	RECONCILE_IRQ_STATE(r10, r11)
1018
	addi	r3,r1,STACK_FRAME_OVERHEAD
1019 1020
	bl	program_check_exception
	b	ret_from_except
1021 1022 1023 1024 1025 1026

	.align	7
	.globl fp_unavailable_common
fp_unavailable_common:
	EXCEPTION_PROLOG_COMMON(0x800, PACA_EXGEN)
	bne	1f			/* if from user, just load it up */
1027
	bl	save_nvgprs
1028
	RECONCILE_IRQ_STATE(r10, r11)
1029
	addi	r3,r1,STACK_FRAME_OVERHEAD
1030
	bl	kernel_fp_unavailable_exception
1031
	BUG_OPCODE
1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
1:
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
BEGIN_FTR_SECTION
	/* Test if 2 TM state bits are zero.  If non-zero (ie. userspace was in
	 * transaction), go do TM stuff
	 */
	rldicl.	r0, r12, (64-MSR_TS_LG), (64-2)
	bne-	2f
END_FTR_SECTION_IFSET(CPU_FTR_TM)
#endif
1042
	bl	load_up_fpu
1043
	b	fast_exception_return
1044 1045
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
2:	/* User process was in a transaction */
1046
	bl	save_nvgprs
1047
	RECONCILE_IRQ_STATE(r10, r11)
1048
	addi	r3,r1,STACK_FRAME_OVERHEAD
1049 1050
	bl	fp_unavailable_tm
	b	ret_from_except
1051
#endif
1052 1053 1054 1055 1056 1057 1058
	.align	7
	.globl altivec_unavailable_common
altivec_unavailable_common:
	EXCEPTION_PROLOG_COMMON(0xf20, PACA_EXGEN)
#ifdef CONFIG_ALTIVEC
BEGIN_FTR_SECTION
	beq	1f
1059 1060 1061 1062 1063 1064 1065 1066 1067
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  BEGIN_FTR_SECTION_NESTED(69)
	/* Test if 2 TM state bits are zero.  If non-zero (ie. userspace was in
	 * transaction), go do TM stuff
	 */
	rldicl.	r0, r12, (64-MSR_TS_LG), (64-2)
	bne-	2f
  END_FTR_SECTION_NESTED(CPU_FTR_TM, CPU_FTR_TM, 69)
#endif
1068
	bl	load_up_altivec
1069
	b	fast_exception_return
1070 1071
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
2:	/* User process was in a transaction */
1072
	bl	save_nvgprs
1073
	RECONCILE_IRQ_STATE(r10, r11)
1074
	addi	r3,r1,STACK_FRAME_OVERHEAD
1075 1076
	bl	altivec_unavailable_tm
	b	ret_from_except
1077
#endif
1078 1079 1080
1:
END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
#endif
1081
	bl	save_nvgprs
1082
	RECONCILE_IRQ_STATE(r10, r11)
1083
	addi	r3,r1,STACK_FRAME_OVERHEAD
1084 1085
	bl	altivec_unavailable_exception
	b	ret_from_except
1086 1087 1088 1089 1090 1091 1092

	.align	7
	.globl vsx_unavailable_common
vsx_unavailable_common:
	EXCEPTION_PROLOG_COMMON(0xf40, PACA_EXGEN)
#ifdef CONFIG_VSX
BEGIN_FTR_SECTION
1093
	beq	1f
1094 1095 1096 1097 1098 1099 1100 1101 1102
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  BEGIN_FTR_SECTION_NESTED(69)
	/* Test if 2 TM state bits are zero.  If non-zero (ie. userspace was in
	 * transaction), go do TM stuff
	 */
	rldicl.	r0, r12, (64-MSR_TS_LG), (64-2)
	bne-	2f
  END_FTR_SECTION_NESTED(CPU_FTR_TM, CPU_FTR_TM, 69)
#endif
1103
	b	load_up_vsx
1104 1105
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
2:	/* User process was in a transaction */
1106
	bl	save_nvgprs
1107
	RECONCILE_IRQ_STATE(r10, r11)
1108
	addi	r3,r1,STACK_FRAME_OVERHEAD
1109 1110
	bl	vsx_unavailable_tm
	b	ret_from_except
1111
#endif
1112 1113 1114
1:
END_FTR_SECTION_IFSET(CPU_FTR_VSX)
#endif
1115
	bl	save_nvgprs
1116
	RECONCILE_IRQ_STATE(r10, r11)
1117
	addi	r3,r1,STACK_FRAME_OVERHEAD
1118 1119
	bl	vsx_unavailable_exception
	b	ret_from_except
1120

1121
	/* Equivalents to the above handlers for relocation-on interrupt vectors */
1122 1123
	STD_RELON_EXCEPTION_HV_OOL(0xe40, emulation_assist)
	MASKABLE_RELON_EXCEPTION_HV_OOL(0xe80, h_doorbell)
1124
	MASKABLE_RELON_EXCEPTION_HV_OOL(0xea0, h_virt_irq)
1125

1126 1127 1128
	STD_RELON_EXCEPTION_PSERIES_OOL(0xf00, performance_monitor)
	STD_RELON_EXCEPTION_PSERIES_OOL(0xf20, altivec_unavailable)
	STD_RELON_EXCEPTION_PSERIES_OOL(0xf40, vsx_unavailable)
1129
	STD_RELON_EXCEPTION_PSERIES_OOL(0xf60, facility_unavailable)
1130
	STD_RELON_EXCEPTION_HV_OOL(0xf80, hv_facility_unavailable)
1131

1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142
	/*
	 * The __end_interrupts marker must be past the out-of-line (OOL)
	 * handlers, so that they are copied to real address 0x100 when running
	 * a relocatable kernel. This ensures they can be reached from the short
	 * trampoline handlers (like 0x4f00, 0x4f20, etc.) which branch
	 * directly, without using LOAD_HANDLER().
	 */
	.align	7
	.globl	__end_interrupts
__end_interrupts:

1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157
#if defined(CONFIG_PPC_PSERIES) || defined(CONFIG_PPC_POWERNV)
/*
 * Data area reserved for FWNMI option.
 * This address (0x7000) is fixed by the RPA.
 */
	.= 0x7000
	.globl fwnmi_data_area
fwnmi_data_area:

	/* pseries and powernv need to keep the whole page from
	 * 0x7000 to 0x8000 free for use by the firmware
	 */
	. = 0x8000
#endif /* defined(CONFIG_PPC_PSERIES) || defined(CONFIG_PPC_POWERNV) */

1158 1159 1160 1161 1162 1163 1164 1165 1166
	STD_EXCEPTION_COMMON(0xf60, facility_unavailable, facility_unavailable_exception)
	STD_EXCEPTION_COMMON(0xf80, hv_facility_unavailable, facility_unavailable_exception)

#ifdef CONFIG_CBE_RAS
	STD_EXCEPTION_COMMON(0x1200, cbe_system_error, cbe_system_error_exception)
	STD_EXCEPTION_COMMON(0x1600, cbe_maintenance, cbe_maintenance_exception)
	STD_EXCEPTION_COMMON(0x1800, cbe_thermal, cbe_thermal_exception)
#endif /* CONFIG_CBE_RAS */

1167 1168
	.globl hmi_exception_early
hmi_exception_early:
1169
	EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST, 0xe62)
1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216
	mr	r10,r1			/* Save r1			*/
	ld	r1,PACAEMERGSP(r13)	/* Use emergency stack		*/
	subi	r1,r1,INT_FRAME_SIZE	/* alloc stack frame		*/
	std	r9,_CCR(r1)		/* save CR in stackframe	*/
	mfspr	r11,SPRN_HSRR0		/* Save HSRR0 */
	std	r11,_NIP(r1)		/* save HSRR0 in stackframe	*/
	mfspr	r12,SPRN_HSRR1		/* Save SRR1 */
	std	r12,_MSR(r1)		/* save SRR1 in stackframe	*/
	std	r10,0(r1)		/* make stack chain pointer	*/
	std	r0,GPR0(r1)		/* save r0 in stackframe	*/
	std	r10,GPR1(r1)		/* save r1 in stackframe	*/
	EXCEPTION_PROLOG_COMMON_2(PACA_EXGEN)
	EXCEPTION_PROLOG_COMMON_3(0xe60)
	addi	r3,r1,STACK_FRAME_OVERHEAD
	bl	hmi_exception_realmode
	/* Windup the stack. */
	/* Move original HSRR0 and HSRR1 into the respective regs */
	ld	r9,_MSR(r1)
	mtspr	SPRN_HSRR1,r9
	ld	r3,_NIP(r1)
	mtspr	SPRN_HSRR0,r3
	ld	r9,_CTR(r1)
	mtctr	r9
	ld	r9,_XER(r1)
	mtxer	r9
	ld	r9,_LINK(r1)
	mtlr	r9
	REST_GPR(0, r1)
	REST_8GPRS(2, r1)
	REST_GPR(10, r1)
	ld	r11,_CCR(r1)
	mtcr	r11
	REST_GPR(11, r1)
	REST_2GPRS(12, r1)
	/* restore original r1. */
	ld	r1,GPR1(r1)

	/*
	 * Go to virtual mode and pull the HMI event information from
	 * firmware.
	 */
	.globl hmi_exception_after_realmode
hmi_exception_after_realmode:
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
	b	hmi_exception_hv

1217

1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
#define MACHINE_CHECK_HANDLER_WINDUP			\
	/* Clear MSR_RI before setting SRR0 and SRR1. */\
	li	r0,MSR_RI;				\
	mfmsr	r9;		/* get MSR value */	\
	andc	r9,r9,r0;				\
	mtmsrd	r9,1;		/* Clear MSR_RI */	\
	/* Move original SRR0 and SRR1 into the respective regs */	\
	ld	r9,_MSR(r1);				\
	mtspr	SPRN_SRR1,r9;				\
	ld	r3,_NIP(r1);				\
	mtspr	SPRN_SRR0,r3;				\
	ld	r9,_CTR(r1);				\
	mtctr	r9;					\
	ld	r9,_XER(r1);				\
	mtxer	r9;					\
	ld	r9,_LINK(r1);				\
	mtlr	r9;					\
	REST_GPR(0, r1);				\
	REST_8GPRS(2, r1);				\
	REST_GPR(10, r1);				\
	ld	r11,_CCR(r1);				\
	mtcr	r11;					\
	/* Decrement paca->in_mce. */			\
	lhz	r12,PACA_IN_MCE(r13);			\
	subi	r12,r12,1;				\
	sth	r12,PACA_IN_MCE(r13);			\
	REST_GPR(11, r1);				\
	REST_2GPRS(12, r1);				\
	/* restore original r1. */			\
	ld	r1,GPR1(r1)

	/*
	 * Handle machine check early in real mode. We come here with
	 * ME=1, MMU (IR=0 and DR=0) off and using MC emergency stack.
	 */
	.align	7
	.globl machine_check_handle_early
machine_check_handle_early:
	std	r0,GPR0(r1)	/* Save r0 */
	EXCEPTION_PROLOG_COMMON_3(0x200)
1258
	bl	save_nvgprs
1259
	addi	r3,r1,STACK_FRAME_OVERHEAD
1260
	bl	machine_check_early
1261
	std	r3,RESULT(r1)	/* Save result */
1262 1263 1264 1265 1266 1267
	ld	r12,_MSR(r1)
#ifdef	CONFIG_PPC_P7_NAP
	/*
	 * Check if thread was in power saving mode. We come here when any
	 * of the following is true:
	 * a. thread wasn't in power saving mode
1268 1269
	 * b. thread was in power saving mode with no state loss,
	 *    supervisor state loss or hypervisor state loss.
1270
	 *
1271
	 * Go back to nap/sleep/winkle mode again if (b) is true.
1272 1273 1274 1275 1276
	 */
	rlwinm.	r11,r12,47-31,30,31	/* Was it in power saving mode? */
	beq	4f			/* No, it wasn;t */
	/* Thread was in power saving mode. Go back to nap again. */
	cmpwi	r11,2
1277 1278
	blt	3f
	/* Supervisor/Hypervisor state loss */
1279 1280
	li	r0,1
	stb	r0,PACA_NAPSTATELOST(r13)
1281
3:	bl	machine_check_queue_event
1282 1283 1284
	MACHINE_CHECK_HANDLER_WINDUP
	GET_PACA(r13)
	ld	r1,PACAR1(r13)
1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312
	/*
	 * Check what idle state this CPU was in and go back to same mode
	 * again.
	 */
	lbz	r3,PACA_THREAD_IDLE_STATE(r13)
	cmpwi	r3,PNV_THREAD_NAP
	bgt	10f
	IDLE_STATE_ENTER_SEQ(PPC_NAP)
	/* No return */
10:
	cmpwi	r3,PNV_THREAD_SLEEP
	bgt	2f
	IDLE_STATE_ENTER_SEQ(PPC_SLEEP)
	/* No return */

2:
	/*
	 * Go back to winkle. Please note that this thread was woken up in
	 * machine check from winkle and have not restored the per-subcore
	 * state. Hence before going back to winkle, set last bit of HSPGR0
	 * to 1. This will make sure that if this thread gets woken up
	 * again at reset vector 0x100 then it will get chance to restore
	 * the subcore state.
	 */
	ori	r13,r13,1
	SET_PACA(r13)
	IDLE_STATE_ENTER_SEQ(PPC_WINKLE)
	/* No return */
1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
4:
#endif
	/*
	 * Check if we are coming from hypervisor userspace. If yes then we
	 * continue in host kernel in V mode to deliver the MC event.
	 */
	rldicl.	r11,r12,4,63		/* See if MC hit while in HV mode. */
	beq	5f
	andi.	r11,r12,MSR_PR		/* See if coming from user. */
	bne	9f			/* continue in V mode if we are. */

5:
1325
#ifdef CONFIG_KVM_BOOK3S_64_HANDLER
1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
	/*
	 * We are coming from kernel context. Check if we are coming from
	 * guest. if yes, then we can continue. We will fall through
	 * do_kvm_200->kvmppc_interrupt to deliver the MC event to guest.
	 */
	lbz	r11,HSTATE_IN_GUEST(r13)
	cmpwi	r11,0			/* Check if coming from guest */
	bne	9f			/* continue if we are. */
#endif
	/*
	 * At this point we are not sure about what context we come from.
	 * Queue up the MCE event and return from the interrupt.
	 * But before that, check if this is an un-recoverable exception.
	 * If yes, then stay on emergency stack and panic.
	 */
	andi.	r11,r12,MSR_RI
	bne	2f
1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358
1:	mfspr	r11,SPRN_SRR0
	LOAD_HANDLER(r10,unrecover_mce)
	mtspr	SPRN_SRR0,r10
	ld	r10,PACAKMSR(r13)
	/*
	 * We are going down. But there are chances that we might get hit by
	 * another MCE during panic path and we may run into unstable state
	 * with no way out. Hence, turn ME bit off while going down, so that
	 * when another MCE is hit during panic path, system will checkstop
	 * and hypervisor will get restarted cleanly by SP.
	 */
	li	r3,MSR_ME
	andc	r10,r10,r3		/* Turn off MSR_ME */
	mtspr	SPRN_SRR1,r10
	rfid
	b	.
1359
2:
1360 1361 1362 1363 1364 1365 1366 1367
	/*
	 * Check if we have successfully handled/recovered from error, if not
	 * then stay on emergency stack and panic.
	 */
	ld	r3,RESULT(r1)	/* Load result */
	cmpdi	r3,0		/* see if we handled MCE successfully */

	beq	1b		/* if !handled then panic */
1368 1369 1370 1371 1372
	/*
	 * Return from MC interrupt.
	 * Queue up the MCE event so that we can log it later, while
	 * returning from kernel or opal call.
	 */
1373
	bl	machine_check_queue_event
1374 1375 1376 1377 1378 1379 1380
	MACHINE_CHECK_HANDLER_WINDUP
	rfid
9:
	/* Deliver the machine check to host kernel in V mode. */
	MACHINE_CHECK_HANDLER_WINDUP
	b	machine_check_pSeries

1381 1382 1383
unrecover_mce:
	/* Invoke machine_check_exception to print MCE event and panic. */
	addi	r3,r1,STACK_FRAME_OVERHEAD
1384
	bl	machine_check_exception
1385 1386 1387 1388 1389
	/*
	 * We will not reach here. Even if we did, there is no way out. Call
	 * unrecoverable_exception and die.
	 */
1:	addi	r3,r1,STACK_FRAME_OVERHEAD
1390
	bl	unrecoverable_exception
1391
	b	1b
1392 1393 1394 1395 1396 1397
/*
 * r13 points to the PACA, r9 contains the saved CR,
 * r12 contain the saved SRR1, SRR0 is still ready for return
 * r3 has the faulting address
 * r9 - r13 are saved in paca->exslb.
 * r3 is saved in paca->slb_r3
1398
 * cr6.eq is set for a D-SLB miss, clear for a I-SLB miss
1399 1400
 * We assume we aren't going to take any exceptions during this procedure.
 */
1401
slb_miss_realmode:
1402 1403 1404 1405 1406 1407 1408
	mflr	r10
#ifdef CONFIG_RELOCATABLE
	mtctr	r11
#endif

	stw	r9,PACA_EXSLB+EX_CCR(r13)	/* save CR in exc. frame */
	std	r10,PACA_EXSLB+EX_LR(r13)	/* save LR */
1409
	std	r3,PACA_EXSLB+EX_DAR(r13)
1410

1411
	crset	4*cr0+eq
1412 1413
#ifdef CONFIG_PPC_STD_MMU_64
BEGIN_MMU_FTR_SECTION
1414
	bl	slb_allocate_realmode
1415
END_MMU_FTR_SECTION_IFCLR(MMU_FTR_TYPE_RADIX)
1416
#endif
1417 1418 1419 1420 1421

	ld	r10,PACA_EXSLB+EX_LR(r13)
	ld	r3,PACA_EXSLB+EX_R3(r13)
	lwz	r9,PACA_EXSLB+EX_CCR(r13)	/* get saved CR */
	mtlr	r10
1422 1423 1424

	beq	8f		/* if bad address, make full stack frame */

1425 1426
	andi.	r10,r12,MSR_RI	/* check for unrecoverable exception */
	beq-	2f
1427 1428

	/* All done -- return from exception. */
1429 1430 1431 1432

.machine	push
.machine	"power4"
	mtcrf	0x80,r9
1433
	mtcrf	0x02,r9		/* I/D indication is in cr6 */
1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455
	mtcrf	0x01,r9		/* slb_allocate uses cr0 and cr7 */
.machine	pop

	RESTORE_PPR_PACA(PACA_EXSLB, r9)
	ld	r9,PACA_EXSLB+EX_R9(r13)
	ld	r10,PACA_EXSLB+EX_R10(r13)
	ld	r11,PACA_EXSLB+EX_R11(r13)
	ld	r12,PACA_EXSLB+EX_R12(r13)
	ld	r13,PACA_EXSLB+EX_R13(r13)
	rfid
	b	.	/* prevent speculative execution */

2:	mfspr	r11,SPRN_SRR0
	LOAD_HANDLER(r10,unrecov_slb)
	mtspr	SPRN_SRR0,r10
	ld	r10,PACAKMSR(r13)
	mtspr	SPRN_SRR1,r10
	rfid
	b	.

unrecov_slb:
	EXCEPTION_PROLOG_COMMON(0x4100, PACA_EXSLB)
1456
	RECONCILE_IRQ_STATE(r10, r11)
1457
	bl	save_nvgprs
1458
1:	addi	r3,r1,STACK_FRAME_OVERHEAD
1459
	bl	unrecoverable_exception
1460 1461
	b	1b

1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481
8:	mfspr	r11,SPRN_SRR0
	LOAD_HANDLER(r10,bad_addr_slb)
	mtspr	SPRN_SRR0,r10
	ld	r10,PACAKMSR(r13)
	mtspr	SPRN_SRR1,r10
	rfid
	b	.

bad_addr_slb:
	EXCEPTION_PROLOG_COMMON(0x380, PACA_EXSLB)
	RECONCILE_IRQ_STATE(r10, r11)
	ld	r3, PACA_EXSLB+EX_DAR(r13)
	std	r3, _DAR(r1)
	beq	cr6, 2f
	li	r10, 0x480		/* fix trap number for I-SLB miss */
	std	r10, _TRAP(r1)
2:	bl	save_nvgprs
	addi	r3, r1, STACK_FRAME_OVERHEAD
	bl	slb_miss_bad_addr
	b	ret_from_except
1482 1483 1484 1485 1486 1487 1488 1489 1490 1491

#ifdef CONFIG_PPC_970_NAP
power4_fixup_nap:
	andc	r9,r9,r10
	std	r9,TI_LOCAL_FLAGS(r11)
	ld	r10,_LINK(r1)		/* make idle task do the */
	std	r10,_NIP(r1)		/* equivalent of a blr */
	blr
#endif

1492 1493 1494 1495
/*
 * Hash table stuff
 */
	.align	7
1496
do_hash_page:
1497
#ifdef CONFIG_PPC_STD_MMU_64
1498
	andis.	r0,r4,0xa410		/* weird error? */
1499
	bne-	handle_page_fault	/* if not, try to insert a HPTE */
1500 1501
	andis.  r0,r4,DSISR_DABRMATCH@h
	bne-    handle_dabr_fault
1502
	CURRENT_THREAD_INFO(r11, r1)
1503 1504 1505
	lwz	r0,TI_PREEMPT(r11)	/* If we're in an "NMI" */
	andis.	r0,r0,NMI_MASK@h	/* (i.e. an irq when soft-disabled) */
	bne	77f			/* then don't call hash_page now */
1506 1507 1508

	/*
	 * r3 contains the faulting address
1509
	 * r4 msr
1510
	 * r5 contains the trap number
1511
	 * r6 contains dsisr
1512
	 *
1513
	 * at return r3 = 0 for success, 1 for page fault, negative for error
1514
	 */
1515
        mr 	r4,r12
1516
	ld      r6,_DSISR(r1)
1517 1518
	bl	__hash_page		/* build HPTE if possible */
        cmpdi	r3,0			/* see if __hash_page succeeded */
1519

1520
	/* Success */
1521 1522
	beq	fast_exc_return_irq	/* Return from exception on success */

1523 1524
	/* Error */
	blt-	13f
1525
#endif /* CONFIG_PPC_STD_MMU_64 */
1526

1527 1528 1529 1530 1531
/* Here we have a page fault that hash_page can't handle. */
handle_page_fault:
11:	ld	r4,_DAR(r1)
	ld	r5,_DSISR(r1)
	addi	r3,r1,STACK_FRAME_OVERHEAD
1532
	bl	do_page_fault
1533
	cmpdi	r3,0
1534
	beq+	12f
1535
	bl	save_nvgprs
1536 1537 1538
	mr	r5,r3
	addi	r3,r1,STACK_FRAME_OVERHEAD
	lwz	r4,_DAR(r1)
1539 1540
	bl	bad_page_fault
	b	ret_from_except
1541

1542 1543
/* We have a data breakpoint exception - handle it */
handle_dabr_fault:
1544
	bl	save_nvgprs
1545 1546 1547
	ld      r4,_DAR(r1)
	ld      r5,_DSISR(r1)
	addi    r3,r1,STACK_FRAME_OVERHEAD
1548 1549
	bl      do_break
12:	b       ret_from_except_lite
1550

1551

1552
#ifdef CONFIG_PPC_STD_MMU_64
1553 1554 1555
/* We have a page fault that hash_page could handle but HV refused
 * the PTE insertion
 */
1556
13:	bl	save_nvgprs
1557 1558 1559
	mr	r5,r3
	addi	r3,r1,STACK_FRAME_OVERHEAD
	ld	r4,_DAR(r1)
1560 1561
	bl	low_hash_fault
	b	ret_from_except
1562
#endif
1563

1564 1565 1566 1567 1568 1569 1570
/*
 * We come here as a result of a DSI at a point where we don't want
 * to call hash_page, such as when we are accessing memory (possibly
 * user memory) inside a PMU interrupt that occurred while interrupts
 * were soft-disabled.  We want to invoke the exception handler for
 * the access, or panic if there isn't a handler.
 */
1571
77:	bl	save_nvgprs
1572 1573 1574
	mr	r4,r3
	addi	r3,r1,STACK_FRAME_OVERHEAD
	li	r5,SIGSEGV
1575 1576
	bl	bad_page_fault
	b	ret_from_except
1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636

/*
 * Here we have detected that the kernel stack pointer is bad.
 * R9 contains the saved CR, r13 points to the paca,
 * r10 contains the (bad) kernel stack pointer,
 * r11 and r12 contain the saved SRR0 and SRR1.
 * We switch to using an emergency stack, save the registers there,
 * and call kernel_bad_stack(), which panics.
 */
bad_stack:
	ld	r1,PACAEMERGSP(r13)
	subi	r1,r1,64+INT_FRAME_SIZE
	std	r9,_CCR(r1)
	std	r10,GPR1(r1)
	std	r11,_NIP(r1)
	std	r12,_MSR(r1)
	mfspr	r11,SPRN_DAR
	mfspr	r12,SPRN_DSISR
	std	r11,_DAR(r1)
	std	r12,_DSISR(r1)
	mflr	r10
	mfctr	r11
	mfxer	r12
	std	r10,_LINK(r1)
	std	r11,_CTR(r1)
	std	r12,_XER(r1)
	SAVE_GPR(0,r1)
	SAVE_GPR(2,r1)
	ld	r10,EX_R3(r3)
	std	r10,GPR3(r1)
	SAVE_GPR(4,r1)
	SAVE_4GPRS(5,r1)
	ld	r9,EX_R9(r3)
	ld	r10,EX_R10(r3)
	SAVE_2GPRS(9,r1)
	ld	r9,EX_R11(r3)
	ld	r10,EX_R12(r3)
	ld	r11,EX_R13(r3)
	std	r9,GPR11(r1)
	std	r10,GPR12(r1)
	std	r11,GPR13(r1)
BEGIN_FTR_SECTION
	ld	r10,EX_CFAR(r3)
	std	r10,ORIG_GPR3(r1)
END_FTR_SECTION_IFSET(CPU_FTR_CFAR)
	SAVE_8GPRS(14,r1)
	SAVE_10GPRS(22,r1)
	lhz	r12,PACA_TRAP_SAVE(r13)
	std	r12,_TRAP(r1)
	addi	r11,r1,INT_FRAME_SIZE
	std	r11,0(r1)
	li	r12,0
	std	r12,0(r11)
	ld	r2,PACATOC(r13)
	ld	r11,exception_marker@toc(r2)
	std	r12,RESULT(r1)
	std	r11,STACK_FRAME_OVERHEAD-16(r1)
1:	addi	r3,r1,STACK_FRAME_OVERHEAD
	bl	kernel_bad_stack
	b	1b