prm2xxx_3xxx.c 4.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 * OMAP2/3 PRM module functions
 *
 * Copyright (C) 2010 Texas Instruments, Inc.
 * Copyright (C) 2010 Nokia Corporation
 * Benoît Cousson
 * Paul Walmsley
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/kernel.h>
#include <linux/errno.h>
#include <linux/err.h>
17
#include <linux/io.h>
18 19 20 21 22

#include <plat/common.h>
#include <plat/cpu.h>
#include <plat/prcm.h>

23 24
#include "prm2xxx_3xxx.h"
#include "cm2xxx_3xxx.h"
25 26 27
#include "prm-regbits-24xx.h"
#include "prm-regbits-34xx.h"

28
u32 omap2_prm_read_mod_reg(s16 module, u16 idx)
29 30 31 32
{
	return __raw_readl(prm_base + module + idx);
}

33
void omap2_prm_write_mod_reg(u32 val, s16 module, u16 idx)
34 35 36 37 38
{
	__raw_writel(val, prm_base + module + idx);
}

/* Read-modify-write a register in a PRM module. Caller must lock */
39
u32 omap2_prm_rmw_mod_reg_bits(u32 mask, u32 bits, s16 module, s16 idx)
40 41 42
{
	u32 v;

43
	v = omap2_prm_read_mod_reg(module, idx);
44 45
	v &= ~mask;
	v |= bits;
46
	omap2_prm_write_mod_reg(v, module, idx);
47 48 49 50 51

	return v;
}

/* Read a PRM register, AND it, and shift the result down to bit 0 */
52
u32 omap2_prm_read_mod_bits_shift(s16 domain, s16 idx, u32 mask)
53 54 55
{
	u32 v;

56
	v = omap2_prm_read_mod_reg(domain, idx);
57 58 59 60 61 62
	v &= mask;
	v >>= __ffs(mask);

	return v;
}

63
u32 omap2_prm_set_mod_reg_bits(u32 bits, s16 module, s16 idx)
64
{
65
	return omap2_prm_rmw_mod_reg_bits(bits, bits, module, idx);
66 67
}

68
u32 omap2_prm_clear_mod_reg_bits(u32 bits, s16 module, s16 idx)
69
{
70
	return omap2_prm_rmw_mod_reg_bits(bits, 0x0, module, idx);
71 72 73
}


74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
/**
 * omap2_prm_is_hardreset_asserted - read the HW reset line state of
 * submodules contained in the hwmod module
 * @prm_mod: PRM submodule base (e.g. CORE_MOD)
 * @shift: register bit shift corresponding to the reset line to check
 *
 * Returns 1 if the (sub)module hardreset line is currently asserted,
 * 0 if the (sub)module hardreset line is not currently asserted, or
 * -EINVAL if called while running on a non-OMAP2/3 chip.
 */
int omap2_prm_is_hardreset_asserted(s16 prm_mod, u8 shift)
{
	if (!(cpu_is_omap24xx() || cpu_is_omap34xx()))
		return -EINVAL;

89
	return omap2_prm_read_mod_bits_shift(prm_mod, OMAP2_RM_RSTCTRL,
90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112
				       (1 << shift));
}

/**
 * omap2_prm_assert_hardreset - assert the HW reset line of a submodule
 * @prm_mod: PRM submodule base (e.g. CORE_MOD)
 * @shift: register bit shift corresponding to the reset line to assert
 *
 * Some IPs like dsp or iva contain processors that require an HW
 * reset line to be asserted / deasserted in order to fully enable the
 * IP.  These modules may have multiple hard-reset lines that reset
 * different 'submodules' inside the IP block.  This function will
 * place the submodule into reset.  Returns 0 upon success or -EINVAL
 * upon an argument error.
 */
int omap2_prm_assert_hardreset(s16 prm_mod, u8 shift)
{
	u32 mask;

	if (!(cpu_is_omap24xx() || cpu_is_omap34xx()))
		return -EINVAL;

	mask = 1 << shift;
113
	omap2_prm_rmw_mod_reg_bits(mask, mask, prm_mod, OMAP2_RM_RSTCTRL);
114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142

	return 0;
}

/**
 * omap2_prm_deassert_hardreset - deassert a submodule hardreset line and wait
 * @prm_mod: PRM submodule base (e.g. CORE_MOD)
 * @shift: register bit shift corresponding to the reset line to deassert
 *
 * Some IPs like dsp or iva contain processors that require an HW
 * reset line to be asserted / deasserted in order to fully enable the
 * IP.  These modules may have multiple hard-reset lines that reset
 * different 'submodules' inside the IP block.  This function will
 * take the submodule out of reset and wait until the PRCM indicates
 * that the reset has completed before returning.  Returns 0 upon success or
 * -EINVAL upon an argument error, -EEXIST if the submodule was already out
 * of reset, or -EBUSY if the submodule did not exit reset promptly.
 */
int omap2_prm_deassert_hardreset(s16 prm_mod, u8 shift)
{
	u32 mask;
	int c;

	if (!(cpu_is_omap24xx() || cpu_is_omap34xx()))
		return -EINVAL;

	mask = 1 << shift;

	/* Check the current status to avoid de-asserting the line twice */
143
	if (omap2_prm_read_mod_bits_shift(prm_mod, OMAP2_RM_RSTCTRL, mask) == 0)
144 145 146
		return -EEXIST;

	/* Clear the reset status by writing 1 to the status bit */
147
	omap2_prm_rmw_mod_reg_bits(0xffffffff, mask, prm_mod, OMAP2_RM_RSTST);
148
	/* de-assert the reset control line */
149
	omap2_prm_rmw_mod_reg_bits(mask, 0, prm_mod, OMAP2_RM_RSTCTRL);
150
	/* wait the status to be set */
151
	omap_test_timeout(omap2_prm_read_mod_bits_shift(prm_mod, OMAP2_RM_RSTST,
152 153 154 155 156
						  mask),
			  MAX_MODULE_HARDRESET_WAIT, c);

	return (c == MAX_MODULE_HARDRESET_WAIT) ? -EBUSY : 0;
}