clock-sh7206.c 2.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * arch/sh/kernel/cpu/sh2a/clock-sh7206.c
 *
 * SH7206 support for the clock framework
 *
 *  Copyright (C) 2006  Yoshinori Sato
 *
 * Based on clock-sh4.c
 *  Copyright (C) 2005  Paul Mundt
 *
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 */
#include <linux/init.h>
#include <linux/kernel.h>
#include <asm/clock.h>
#include <asm/freq.h>
#include <asm/io.h>

21 22
static const int pll1rate[]={1,2,3,4,6,8};
static const int pfc_divisors[]={1,2,3,4,6,8,12};
23 24
#define ifc_divisors pfc_divisors

25
static unsigned int pll2_mult;
26 27 28

static void master_clk_init(struct clk *clk)
{
29
	clk->rate *= pll2_mult * pll1rate[(__raw_readw(FREQCR) >> 8) & 0x0007];
30 31
}

M
Magnus Damm 已提交
32
static struct sh_clk_ops sh7206_master_clk_ops = {
33 34 35
	.init		= master_clk_init,
};

36
static unsigned long module_clk_recalc(struct clk *clk)
37
{
38
	int idx = (__raw_readw(FREQCR) & 0x0007);
39
	return clk->parent->rate / pfc_divisors[idx];
40 41
}

M
Magnus Damm 已提交
42
static struct sh_clk_ops sh7206_module_clk_ops = {
43 44 45
	.recalc		= module_clk_recalc,
};

46
static unsigned long bus_clk_recalc(struct clk *clk)
47
{
48
	return clk->parent->rate / pll1rate[(__raw_readw(FREQCR) >> 8) & 0x0007];
49 50
}

M
Magnus Damm 已提交
51
static struct sh_clk_ops sh7206_bus_clk_ops = {
52 53 54
	.recalc		= bus_clk_recalc,
};

55
static unsigned long cpu_clk_recalc(struct clk *clk)
56
{
57
	int idx = (__raw_readw(FREQCR) & 0x0007);
58
	return clk->parent->rate / ifc_divisors[idx];
59 60
}

M
Magnus Damm 已提交
61
static struct sh_clk_ops sh7206_cpu_clk_ops = {
62 63 64
	.recalc		= cpu_clk_recalc,
};

M
Magnus Damm 已提交
65
static struct sh_clk_ops *sh7206_clk_ops[] = {
66 67 68 69 70 71
	&sh7206_master_clk_ops,
	&sh7206_module_clk_ops,
	&sh7206_bus_clk_ops,
	&sh7206_cpu_clk_ops,
};

M
Magnus Damm 已提交
72
void __init arch_init_clk_ops(struct sh_clk_ops **ops, int idx)
73
{
74 75 76 77 78 79 80
	if (test_mode_pin(MODE_PIN2 | MODE_PIN1 | MODE_PIN0))
		pll2_mult = 1;
	else if (test_mode_pin(MODE_PIN2 | MODE_PIN1))
		pll2_mult = 2;
	else if (test_mode_pin(MODE_PIN1))
		pll2_mult = 4;

81 82 83
	if (idx < ARRAY_SIZE(sh7206_clk_ops))
		*ops = sh7206_clk_ops[idx];
}