paravirt.h 34.1 KB
Newer Older
1 2 3 4
#ifndef __ASM_PARAVIRT_H
#define __ASM_PARAVIRT_H
/* Various instructions on x86 need to be replaced for
 * para-virtualization: those hooks are defined here. */
5 6

#ifdef CONFIG_PARAVIRT
7
#include <asm/page.h>
8
#include <asm/asm.h>
9

10 11 12 13 14 15 16
/* Bitmask of what can be clobbered: usually at least eax. */
#define CLBR_NONE 0x0
#define CLBR_EAX 0x1
#define CLBR_ECX 0x2
#define CLBR_EDX 0x4
#define CLBR_ANY 0x7

17
#ifndef __ASSEMBLY__
18
#include <linux/types.h>
19
#include <linux/cpumask.h>
20
#include <asm/kmap_types.h>
21
#include <asm/desc_defs.h>
22

23
struct page;
24
struct thread_struct;
25
struct desc_ptr;
26
struct tss_struct;
27
struct mm_struct;
28
struct desc_struct;
29

30 31
/* general info */
struct pv_info {
32
	unsigned int kernel_rpl;
33
	int shared_kernel_pmd;
34
	int paravirt_enabled;
35
	const char *name;
36
};
37

38
struct pv_init_ops {
39
	/*
40 41 42 43 44 45
	 * Patch may replace one of the defined code sequences with
	 * arbitrary code, subject to the same register constraints.
	 * This generally means the code is not free to clobber any
	 * registers other than EAX.  The patch function should return
	 * the number of bytes of code generated, as we nop pad the
	 * rest in generic code.
46
	 */
47 48
	unsigned (*patch)(u8 type, u16 clobber, void *insnbuf,
			  unsigned long addr, unsigned len);
49

50
	/* Basic arch-specific setup */
51 52
	void (*arch_setup)(void);
	char *(*memory_setup)(void);
53 54
	void (*post_allocator_init)(void);

55
	/* Print a banner to identify the environment */
56
	void (*banner)(void);
57 58 59
};


60
struct pv_lazy_ops {
61
	/* Set deferred update mode, used for batching operations. */
62 63
	void (*enter)(void);
	void (*leave)(void);
64 65 66 67
};

struct pv_time_ops {
	void (*time_init)(void);
68

69
	/* Set and set time of day */
70 71 72
	unsigned long (*get_wallclock)(void);
	int (*set_wallclock)(unsigned long);

73 74 75
	unsigned long long (*sched_clock)(void);
	unsigned long (*get_cpu_khz)(void);
};
76

77
struct pv_cpu_ops {
78
	/* hooks for various privileged instructions */
79 80
	unsigned long (*get_debugreg)(int regno);
	void (*set_debugreg)(int regno, unsigned long value);
81

82
	void (*clts)(void);
83

84 85
	unsigned long (*read_cr0)(void);
	void (*write_cr0)(unsigned long);
86

87 88 89
	unsigned long (*read_cr4_safe)(void);
	unsigned long (*read_cr4)(void);
	void (*write_cr4)(unsigned long);
90

91
	/* Segment descriptor handling */
92
	void (*load_tr_desc)(void);
93 94 95 96
	void (*load_gdt)(const struct desc_ptr *);
	void (*load_idt)(const struct desc_ptr *);
	void (*store_gdt)(struct desc_ptr *);
	void (*store_idt)(struct desc_ptr *);
97 98 99
	void (*set_ldt)(const void *desc, unsigned entries);
	unsigned long (*store_tr)(void);
	void (*load_tls)(struct thread_struct *t, unsigned int cpu);
100 101
	void (*write_ldt_entry)(struct desc_struct *ldt, int entrynum,
				const void *desc);
102
	void (*write_gdt_entry)(struct desc_struct *,
103
				int entrynum, const void *desc, int size);
104 105
	void (*write_idt_entry)(gate_desc *,
				int entrynum, const gate_desc *gate);
106
	void (*load_sp0)(struct tss_struct *tss, struct thread_struct *t);
107

108
	void (*set_iopl_mask)(unsigned mask);
109 110

	void (*wbinvd)(void);
111
	void (*io_delay)(void);
112

113 114 115 116 117 118 119
	/* cpuid emulation, mostly so that caps bits can be disabled */
	void (*cpuid)(unsigned int *eax, unsigned int *ebx,
		      unsigned int *ecx, unsigned int *edx);

	/* MSR, PMC and TSR operations.
	   err = 0/-EFAULT.  wrmsr returns 0/-EFAULT. */
	u64 (*read_msr)(unsigned int msr, int *err);
120
	int (*write_msr)(unsigned int msr, unsigned low, unsigned high);
121 122

	u64 (*read_tsc)(void);
123
	u64 (*read_pmc)(int counter);
124
	unsigned long long (*read_tscp)(unsigned int *aux);
125 126

	/* These two are jmp to, not actually called. */
127
	void (*irq_enable_syscall_ret)(void);
128
	void (*iret)(void);
129 130

	struct pv_lazy_ops lazy_mode;
131 132 133 134 135
};

struct pv_irq_ops {
	void (*init_IRQ)(void);

136
	/*
137 138 139 140
	 * Get/set interrupt state.  save_fl and restore_fl are only
	 * expected to use X86_EFLAGS_IF; all other bits
	 * returned from save_fl are undefined, and may be ignored by
	 * restore_fl.
141
	 */
142 143 144 145 146 147 148
	unsigned long (*save_fl)(void);
	void (*restore_fl)(unsigned long);
	void (*irq_disable)(void);
	void (*irq_enable)(void);
	void (*safe_halt)(void);
	void (*halt)(void);
};
149

150
struct pv_apic_ops {
151
#ifdef CONFIG_X86_LOCAL_APIC
152 153 154 155
	/*
	 * Direct APIC operations, principally for VMI.  Ideally
	 * these shouldn't be in this interface.
	 */
156 157 158
	void (*apic_write)(unsigned long reg, u32 v);
	void (*apic_write_atomic)(unsigned long reg, u32 v);
	u32 (*apic_read)(unsigned long reg);
Z
Zachary Amsden 已提交
159 160
	void (*setup_boot_clock)(void);
	void (*setup_secondary_clock)(void);
161 162 163 164

	void (*startup_ipi_hook)(int phys_apicid,
				 unsigned long start_eip,
				 unsigned long start_esp);
165
#endif
166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193
};

struct pv_mmu_ops {
	/*
	 * Called before/after init_mm pagetable setup. setup_start
	 * may reset %cr3, and may pre-install parts of the pagetable;
	 * pagetable setup is expected to preserve any existing
	 * mapping.
	 */
	void (*pagetable_setup_start)(pgd_t *pgd_base);
	void (*pagetable_setup_done)(pgd_t *pgd_base);

	unsigned long (*read_cr2)(void);
	void (*write_cr2)(unsigned long);

	unsigned long (*read_cr3)(void);
	void (*write_cr3)(unsigned long);

	/*
	 * Hooks for intercepting the creation/use/destruction of an
	 * mm_struct.
	 */
	void (*activate_mm)(struct mm_struct *prev,
			    struct mm_struct *next);
	void (*dup_mmap)(struct mm_struct *oldmm,
			 struct mm_struct *mm);
	void (*exit_mmap)(struct mm_struct *mm);

194

195
	/* TLB operations */
196 197
	void (*flush_tlb_user)(void);
	void (*flush_tlb_kernel)(void);
198
	void (*flush_tlb_single)(unsigned long addr);
199 200
	void (*flush_tlb_others)(const cpumask_t *cpus, struct mm_struct *mm,
				 unsigned long va);
201

202
	/* Hooks for allocating/releasing pagetable pages */
203
	void (*alloc_pt)(struct mm_struct *mm, u32 pfn);
204 205 206 207 208
	void (*alloc_pd)(u32 pfn);
	void (*alloc_pd_clone)(u32 pfn, u32 clonepfn, u32 start, u32 count);
	void (*release_pt)(u32 pfn);
	void (*release_pd)(u32 pfn);

209
	/* Pagetable manipulation functions */
210
	void (*set_pte)(pte_t *ptep, pte_t pteval);
211 212
	void (*set_pte_at)(struct mm_struct *mm, unsigned long addr,
			   pte_t *ptep, pte_t pteval);
213
	void (*set_pmd)(pmd_t *pmdp, pmd_t pmdval);
214
	void (*pte_update)(struct mm_struct *mm, unsigned long addr, pte_t *ptep);
215 216
	void (*pte_update_defer)(struct mm_struct *mm,
				 unsigned long addr, pte_t *ptep);
217

218
#ifdef CONFIG_X86_PAE
219
	void (*set_pte_atomic)(pte_t *ptep, pte_t pteval);
220 221
	void (*set_pte_present)(struct mm_struct *mm, unsigned long addr,
				pte_t *ptep, pte_t pte);
222
	void (*set_pud)(pud_t *pudp, pud_t pudval);
223
	void (*pte_clear)(struct mm_struct *mm, unsigned long addr, pte_t *ptep);
224
	void (*pmd_clear)(pmd_t *pmdp);
225 226 227 228 229 230 231 232 233 234 235 236 237 238

	unsigned long long (*pte_val)(pte_t);
	unsigned long long (*pmd_val)(pmd_t);
	unsigned long long (*pgd_val)(pgd_t);

	pte_t (*make_pte)(unsigned long long pte);
	pmd_t (*make_pmd)(unsigned long long pmd);
	pgd_t (*make_pgd)(unsigned long long pgd);
#else
	unsigned long (*pte_val)(pte_t);
	unsigned long (*pgd_val)(pgd_t);

	pte_t (*make_pte)(unsigned long pte);
	pgd_t (*make_pgd)(unsigned long pgd);
239 240
#endif

241 242 243
#ifdef CONFIG_HIGHPTE
	void *(*kmap_atomic_pte)(struct page *page, enum km_type type);
#endif
244 245

	struct pv_lazy_ops lazy_mode;
246
};
247

248 249 250 251 252 253 254 255 256 257 258
/* This contains all the paravirt structures: we get a convenient
 * number for each function using the offset which we use to indicate
 * what to patch. */
struct paravirt_patch_template
{
	struct pv_init_ops pv_init_ops;
	struct pv_time_ops pv_time_ops;
	struct pv_cpu_ops pv_cpu_ops;
	struct pv_irq_ops pv_irq_ops;
	struct pv_apic_ops pv_apic_ops;
	struct pv_mmu_ops pv_mmu_ops;
259 260
};

261 262 263 264 265 266 267
extern struct pv_info pv_info;
extern struct pv_init_ops pv_init_ops;
extern struct pv_time_ops pv_time_ops;
extern struct pv_cpu_ops pv_cpu_ops;
extern struct pv_irq_ops pv_irq_ops;
extern struct pv_apic_ops pv_apic_ops;
extern struct pv_mmu_ops pv_mmu_ops;
268

269
#define PARAVIRT_PATCH(x)					\
270
	(offsetof(struct paravirt_patch_template, x) / sizeof(void *))
271

272 273 274
#define paravirt_type(op)				\
	[paravirt_typenum] "i" (PARAVIRT_PATCH(op)),	\
	[paravirt_opptr] "m" (op)
275 276 277
#define paravirt_clobber(clobber)		\
	[paravirt_clobber] "i" (clobber)

278 279 280 281
/*
 * Generate some code, and mark it as patchable by the
 * apply_paravirt() alternate instruction patcher.
 */
282 283 284
#define _paravirt_alt(insn_string, type, clobber)	\
	"771:\n\t" insn_string "\n" "772:\n"		\
	".pushsection .parainstructions,\"a\"\n"	\
285 286
	_ASM_ALIGN "\n"					\
	_ASM_PTR " 771b\n"				\
287 288 289 290 291
	"  .byte " type "\n"				\
	"  .byte 772b-771b\n"				\
	"  .short " clobber "\n"			\
	".popsection\n"

292
/* Generate patchable code, with the default asm parameters. */
293
#define paravirt_alt(insn_string)					\
294 295
	_paravirt_alt(insn_string, "%c[paravirt_typenum]", "%c[paravirt_clobber]")

296 297
unsigned paravirt_patch_nop(void);
unsigned paravirt_patch_ignore(unsigned len);
298 299 300
unsigned paravirt_patch_call(void *insnbuf,
			     const void *target, u16 tgt_clobbers,
			     unsigned long addr, u16 site_clobbers,
301
			     unsigned len);
302
unsigned paravirt_patch_jmp(void *insnbuf, const void *target,
303 304 305
			    unsigned long addr, unsigned len);
unsigned paravirt_patch_default(u8 type, u16 clobbers, void *insnbuf,
				unsigned long addr, unsigned len);
306

307
unsigned paravirt_patch_insns(void *insnbuf, unsigned len,
308 309
			      const char *start, const char *end);

310
int paravirt_disable_iospace(void);
311

312 313 314
/*
 * This generates an indirect call based on the operation type number.
 * The type number, computed in PARAVIRT_PATCH, is derived from the
315 316
 * offset into the paravirt_patch_template structure, and can therefore be
 * freely converted back into a structure offset.
317
 */
318
#define PARAVIRT_CALL	"call *%[paravirt_opptr];"
319 320

/*
321 322
 * These macros are intended to wrap calls through one of the paravirt
 * ops structs, so that they can be later identified and patched at
323 324 325
 * runtime.
 *
 * Normally, a call to a pv_op function is a simple indirect call:
326
 * (pv_op_struct.operations)(args...).
327 328 329 330 331 332 333 334 335
 *
 * Unfortunately, this is a relatively slow operation for modern CPUs,
 * because it cannot necessarily determine what the destination
 * address is.  In this case, the address is a runtime constant, so at
 * the very least we can patch the call to e a simple direct call, or
 * ideally, patch an inline implementation into the callsite.  (Direct
 * calls are essentially free, because the call and return addresses
 * are completely predictable.)
 *
336
 * For i386, these macros rely on the standard gcc "regparm(3)" calling
337 338 339 340
 * convention, in which the first three arguments are placed in %eax,
 * %edx, %ecx (in that order), and the remaining arguments are placed
 * on the stack.  All caller-save registers (eax,edx,ecx) are expected
 * to be modified (either clobbered or used for return values).
341 342 343 344 345 346
 * X86_64, on the other hand, already specifies a register-based calling
 * conventions, returning at %rax, with parameteres going on %rdi, %rsi,
 * %rdx, and %rcx. Note that for this reason, x86_64 does not need any
 * special handling for dealing with 4 arguments, unlike i386.
 * However, x86_64 also have to clobber all caller saved registers, which
 * unfortunately, are quite a bit (r8 - r11)
347 348 349 350
 *
 * The call instruction itself is marked by placing its start address
 * and size into the .parainstructions section, so that
 * apply_paravirt() in arch/i386/kernel/alternative.c can do the
351
 * appropriate patching under the control of the backend pv_init_ops
352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368
 * implementation.
 *
 * Unfortunately there's no way to get gcc to generate the args setup
 * for the call, and then allow the call itself to be generated by an
 * inline asm.  Because of this, we must do the complete arg setup and
 * return value handling from within these macros.  This is fairly
 * cumbersome.
 *
 * There are 5 sets of PVOP_* macros for dealing with 0-4 arguments.
 * It could be extended to more arguments, but there would be little
 * to be gained from that.  For each number of arguments, there are
 * the two VCALL and CALL variants for void and non-void functions.
 *
 * When there is a return value, the invoker of the macro must specify
 * the return type.  The macro then uses sizeof() on that type to
 * determine whether its a 32 or 64 bit value, and places the return
 * in the right register(s) (just %eax for 32-bit, and %edx:%eax for
369 370
 * 64-bit). For x86_64 machines, it just returns at %rax regardless of
 * the return value size.
371 372
 *
 * 64-bit arguments are passed as a pair of adjacent 32-bit arguments
373 374
 * i386 also passes 64-bit arguments as a pair of adjacent 32-bit arguments
 * in low,high order
375 376 377 378 379 380 381 382 383
 *
 * Small structures are passed and returned in registers.  The macro
 * calling convention can't directly deal with this, so the wrapper
 * functions must do this.
 *
 * These PVOP_* macros are only defined within this header.  This
 * means that all uses must be wrapped in inline functions.  This also
 * makes sure the incoming and outgoing types are always correct.
 */
384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404
#ifdef CONFIG_X86_32
#define PVOP_VCALL_ARGS			unsigned long __eax, __edx, __ecx
#define PVOP_CALL_ARGS			PVOP_VCALL_ARGS
#define PVOP_VCALL_CLOBBERS		"=a" (__eax), "=d" (__edx),	\
					"=c" (__ecx)
#define PVOP_CALL_CLOBBERS		PVOP_VCALL_CLOBBERS
#define EXTRA_CLOBBERS
#define VEXTRA_CLOBBERS
#else
#define PVOP_VCALL_ARGS		unsigned long __edi, __esi, __edx, __ecx
#define PVOP_CALL_ARGS		PVOP_VCALL_ARGS, __eax
#define PVOP_VCALL_CLOBBERS	"=D" (__edi),				\
				"=S" (__esi), "=d" (__edx),		\
				"=c" (__ecx)

#define PVOP_CALL_CLOBBERS	PVOP_VCALL_CLOBBERS, "=a" (__eax)

#define EXTRA_CLOBBERS	 , "r8", "r9", "r10", "r11"
#define VEXTRA_CLOBBERS	 , "rax", "r8", "r9", "r10", "r11"
#endif

405
#define __PVOP_CALL(rettype, op, pre, post, ...)			\
406
	({								\
407
		rettype __ret;						\
408 409 410
		PVOP_CALL_ARGS;					\
		/* This is 32-bit specific, but is okay in 64-bit */	\
		/* since this condition will never hold */		\
411 412 413 414
		if (sizeof(rettype) > sizeof(unsigned long)) {		\
			asm volatile(pre				\
				     paravirt_alt(PARAVIRT_CALL)	\
				     post				\
415
				     : PVOP_CALL_CLOBBERS		\
416 417 418
				     : paravirt_type(op),		\
				       paravirt_clobber(CLBR_ANY),	\
				       ##__VA_ARGS__			\
419
				     : "memory", "cc" EXTRA_CLOBBERS);	\
420
			__ret = (rettype)((((u64)__edx) << 32) | __eax); \
421
		} else {						\
422
			asm volatile(pre				\
423
				     paravirt_alt(PARAVIRT_CALL)	\
424
				     post				\
425
				     : PVOP_CALL_CLOBBERS		\
426 427 428
				     : paravirt_type(op),		\
				       paravirt_clobber(CLBR_ANY),	\
				       ##__VA_ARGS__			\
429
				     : "memory", "cc" EXTRA_CLOBBERS);	\
430
			__ret = (rettype)__eax;				\
431 432 433
		}							\
		__ret;							\
	})
434
#define __PVOP_VCALL(op, pre, post, ...)				\
435
	({								\
436
		PVOP_VCALL_ARGS;					\
437
		asm volatile(pre					\
438
			     paravirt_alt(PARAVIRT_CALL)		\
439
			     post					\
440
			     : PVOP_VCALL_CLOBBERS			\
441 442 443
			     : paravirt_type(op),			\
			       paravirt_clobber(CLBR_ANY),		\
			       ##__VA_ARGS__				\
444
			     : "memory", "cc" VEXTRA_CLOBBERS);		\
445 446
	})

447 448 449 450 451 452
#define PVOP_CALL0(rettype, op)						\
	__PVOP_CALL(rettype, op, "", "")
#define PVOP_VCALL0(op)							\
	__PVOP_VCALL(op, "", "")

#define PVOP_CALL1(rettype, op, arg1)					\
453
	__PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)))
454
#define PVOP_VCALL1(op, arg1)						\
455
	__PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)))
456 457

#define PVOP_CALL2(rettype, op, arg1, arg2)				\
458 459
	__PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)), 	\
	"1" ((unsigned long)(arg2)))
460
#define PVOP_VCALL2(op, arg1, arg2)					\
461 462
	__PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)), 		\
	"1" ((unsigned long)(arg2)))
463 464

#define PVOP_CALL3(rettype, op, arg1, arg2, arg3)			\
465 466
	__PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)),	\
	"1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)))
467
#define PVOP_VCALL3(op, arg1, arg2, arg3)				\
468 469
	__PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)),		\
	"1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)))
470

471 472
/* This is the only difference in x86_64. We can make it much simpler */
#ifdef CONFIG_X86_32
473 474 475 476 477 478 479 480 481 482
#define PVOP_CALL4(rettype, op, arg1, arg2, arg3, arg4)			\
	__PVOP_CALL(rettype, op,					\
		    "push %[_arg4];", "lea 4(%%esp),%%esp;",		\
		    "0" ((u32)(arg1)), "1" ((u32)(arg2)),		\
		    "2" ((u32)(arg3)), [_arg4] "mr" ((u32)(arg4)))
#define PVOP_VCALL4(op, arg1, arg2, arg3, arg4)				\
	__PVOP_VCALL(op,						\
		    "push %[_arg4];", "lea 4(%%esp),%%esp;",		\
		    "0" ((u32)(arg1)), "1" ((u32)(arg2)),		\
		    "2" ((u32)(arg3)), [_arg4] "mr" ((u32)(arg4)))
483 484 485 486 487 488 489 490 491 492
#else
#define PVOP_CALL4(rettype, op, arg1, arg2, arg3, arg4)			\
	__PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)),	\
	"1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)),		\
	"3"((unsigned long)(arg4)))
#define PVOP_VCALL4(op, arg1, arg2, arg3, arg4)				\
	__PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)),		\
	"1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)),		\
	"3"((unsigned long)(arg4)))
#endif
493

494 495
static inline int paravirt_enabled(void)
{
496
	return pv_info.paravirt_enabled;
497
}
498

499
static inline void load_sp0(struct tss_struct *tss,
500 501
			     struct thread_struct *thread)
{
502
	PVOP_VCALL2(pv_cpu_ops.load_sp0, tss, thread);
503 504
}

505
#define ARCH_SETUP			pv_init_ops.arch_setup();
506 507
static inline unsigned long get_wallclock(void)
{
508
	return PVOP_CALL0(unsigned long, pv_time_ops.get_wallclock);
509 510 511 512
}

static inline int set_wallclock(unsigned long nowtime)
{
513
	return PVOP_CALL1(int, pv_time_ops.set_wallclock, nowtime);
514 515
}

Z
Zachary Amsden 已提交
516
static inline void (*choose_time_init(void))(void)
517
{
518
	return pv_time_ops.time_init;
519 520 521 522 523 524
}

/* The paravirtualized CPUID instruction. */
static inline void __cpuid(unsigned int *eax, unsigned int *ebx,
			   unsigned int *ecx, unsigned int *edx)
{
525
	PVOP_VCALL4(pv_cpu_ops.cpuid, eax, ebx, ecx, edx);
526 527 528 529 530
}

/*
 * These special macros can be used to get or set a debugging register
 */
531 532
static inline unsigned long paravirt_get_debugreg(int reg)
{
533
	return PVOP_CALL1(unsigned long, pv_cpu_ops.get_debugreg, reg);
534 535 536 537
}
#define get_debugreg(var, reg) var = paravirt_get_debugreg(reg)
static inline void set_debugreg(unsigned long val, int reg)
{
538
	PVOP_VCALL2(pv_cpu_ops.set_debugreg, reg, val);
539
}
540

541 542
static inline void clts(void)
{
543
	PVOP_VCALL0(pv_cpu_ops.clts);
544
}
545

546 547
static inline unsigned long read_cr0(void)
{
548
	return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr0);
549
}
550

551 552
static inline void write_cr0(unsigned long x)
{
553
	PVOP_VCALL1(pv_cpu_ops.write_cr0, x);
554 555 556 557
}

static inline unsigned long read_cr2(void)
{
558
	return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr2);
559 560 561 562
}

static inline void write_cr2(unsigned long x)
{
563
	PVOP_VCALL1(pv_mmu_ops.write_cr2, x);
564 565 566 567
}

static inline unsigned long read_cr3(void)
{
568
	return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr3);
569
}
570

571 572
static inline void write_cr3(unsigned long x)
{
573
	PVOP_VCALL1(pv_mmu_ops.write_cr3, x);
574
}
575

576 577
static inline unsigned long read_cr4(void)
{
578
	return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4);
579 580 581
}
static inline unsigned long read_cr4_safe(void)
{
582
	return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4_safe);
583
}
584

585 586
static inline void write_cr4(unsigned long x)
{
587
	PVOP_VCALL1(pv_cpu_ops.write_cr4, x);
588
}
589

590 591
static inline void raw_safe_halt(void)
{
592
	PVOP_VCALL0(pv_irq_ops.safe_halt);
593 594 595 596
}

static inline void halt(void)
{
597
	PVOP_VCALL0(pv_irq_ops.safe_halt);
598 599 600 601
}

static inline void wbinvd(void)
{
602
	PVOP_VCALL0(pv_cpu_ops.wbinvd);
603 604
}

605
#define get_kernel_rpl()  (pv_info.kernel_rpl)
606

607 608
static inline u64 paravirt_read_msr(unsigned msr, int *err)
{
609
	return PVOP_CALL2(u64, pv_cpu_ops.read_msr, msr, err);
610 611 612
}
static inline int paravirt_write_msr(unsigned msr, unsigned low, unsigned high)
{
613
	return PVOP_CALL3(int, pv_cpu_ops.write_msr, msr, low, high);
614 615
}

616
/* These should all do BUG_ON(_err), but our headers are too tangled. */
617 618 619 620 621
#define rdmsr(msr,val1,val2) do {		\
	int _err;				\
	u64 _l = paravirt_read_msr(msr, &_err);	\
	val1 = (u32)_l;				\
	val2 = _l >> 32;			\
622 623
} while(0)

624 625
#define wrmsr(msr,val1,val2) do {		\
	paravirt_write_msr(msr, val1, val2);	\
626 627
} while(0)

628 629 630
#define rdmsrl(msr,val) do {			\
	int _err;				\
	val = paravirt_read_msr(msr, &_err);	\
631 632
} while(0)

633
#define wrmsrl(msr,val)		wrmsr(msr, (u32)((u64)(val)), ((u64)(val))>>32)
634
#define wrmsr_safe(msr,a,b)	paravirt_write_msr(msr, a, b)
635 636

/* rdmsr with exception handling */
637 638 639 640 641
#define rdmsr_safe(msr,a,b) ({			\
	int _err;				\
	u64 _l = paravirt_read_msr(msr, &_err);	\
	(*a) = (u32)_l;				\
	(*b) = _l >> 32;			\
642 643
	_err; })

644 645 646

static inline u64 paravirt_read_tsc(void)
{
647
	return PVOP_CALL0(u64, pv_cpu_ops.read_tsc);
648
}
649

650 651 652
#define rdtscl(low) do {			\
	u64 _l = paravirt_read_tsc();		\
	low = (int)_l;				\
653 654
} while(0)

655
#define rdtscll(val) (val = paravirt_read_tsc())
656

657 658
static inline unsigned long long paravirt_sched_clock(void)
{
659
	return PVOP_CALL0(unsigned long long, pv_time_ops.sched_clock);
660
}
661
#define calculate_cpu_khz() (pv_time_ops.get_cpu_khz())
662

663 664
static inline unsigned long long paravirt_read_pmc(int counter)
{
665
	return PVOP_CALL1(u64, pv_cpu_ops.read_pmc, counter);
666
}
667

668 669 670 671 672
#define rdpmc(counter,low,high) do {		\
	u64 _l = paravirt_read_pmc(counter);	\
	low = (u32)_l;				\
	high = _l >> 32;			\
} while(0)
673

674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694
static inline unsigned long long paravirt_rdtscp(unsigned int *aux)
{
	return PVOP_CALL1(u64, pv_cpu_ops.read_tscp, aux);
}

#define rdtscp(low, high, aux)				\
do {							\
	int __aux;					\
	unsigned long __val = paravirt_rdtscp(&__aux);	\
	(low) = (u32)__val;				\
	(high) = (u32)(__val >> 32);			\
	(aux) = __aux;					\
} while (0)

#define rdtscpll(val, aux)				\
do {							\
	unsigned long __aux; 				\
	val = paravirt_rdtscp(&__aux);			\
	(aux) = __aux;					\
} while (0)

695 696
static inline void load_TR_desc(void)
{
697
	PVOP_VCALL0(pv_cpu_ops.load_tr_desc);
698
}
699
static inline void load_gdt(const struct desc_ptr *dtr)
700
{
701
	PVOP_VCALL1(pv_cpu_ops.load_gdt, dtr);
702
}
703
static inline void load_idt(const struct desc_ptr *dtr)
704
{
705
	PVOP_VCALL1(pv_cpu_ops.load_idt, dtr);
706 707 708
}
static inline void set_ldt(const void *addr, unsigned entries)
{
709
	PVOP_VCALL2(pv_cpu_ops.set_ldt, addr, entries);
710
}
711
static inline void store_gdt(struct desc_ptr *dtr)
712
{
713
	PVOP_VCALL1(pv_cpu_ops.store_gdt, dtr);
714
}
715
static inline void store_idt(struct desc_ptr *dtr)
716
{
717
	PVOP_VCALL1(pv_cpu_ops.store_idt, dtr);
718 719 720
}
static inline unsigned long paravirt_store_tr(void)
{
721
	return PVOP_CALL0(unsigned long, pv_cpu_ops.store_tr);
722 723 724 725
}
#define store_tr(tr)	((tr) = paravirt_store_tr())
static inline void load_TLS(struct thread_struct *t, unsigned cpu)
{
726
	PVOP_VCALL2(pv_cpu_ops.load_tls, t, cpu);
727
}
728 729 730

static inline void write_ldt_entry(struct desc_struct *dt, int entry,
				   const void *desc)
731
{
732
	PVOP_VCALL3(pv_cpu_ops.write_ldt_entry, dt, entry, desc);
733
}
734 735 736

static inline void write_gdt_entry(struct desc_struct *dt, int entry,
				   void *desc, int type)
737
{
738
	PVOP_VCALL4(pv_cpu_ops.write_gdt_entry, dt, entry, desc, type);
739
}
740

741
static inline void write_idt_entry(gate_desc *dt, int entry, const gate_desc *g)
742
{
743
	PVOP_VCALL3(pv_cpu_ops.write_idt_entry, dt, entry, g);
744 745 746
}
static inline void set_iopl_mask(unsigned mask)
{
747
	PVOP_VCALL1(pv_cpu_ops.set_iopl_mask, mask);
748
}
749

750 751
/* The paravirtualized I/O functions */
static inline void slow_down_io(void) {
752
	pv_cpu_ops.io_delay();
753
#ifdef REALLY_SLOW_IO
754 755 756
	pv_cpu_ops.io_delay();
	pv_cpu_ops.io_delay();
	pv_cpu_ops.io_delay();
757 758 759
#endif
}

760 761 762 763
#ifdef CONFIG_X86_LOCAL_APIC
/*
 * Basic functions accessing APICs.
 */
764
static inline void apic_write(unsigned long reg, u32 v)
765
{
766
	PVOP_VCALL2(pv_apic_ops.apic_write, reg, v);
767 768
}

769
static inline void apic_write_atomic(unsigned long reg, u32 v)
770
{
771
	PVOP_VCALL2(pv_apic_ops.apic_write_atomic, reg, v);
772 773
}

774
static inline u32 apic_read(unsigned long reg)
775
{
776
	return PVOP_CALL1(unsigned long, pv_apic_ops.apic_read, reg);
777
}
Z
Zachary Amsden 已提交
778 779 780

static inline void setup_boot_clock(void)
{
781
	PVOP_VCALL0(pv_apic_ops.setup_boot_clock);
Z
Zachary Amsden 已提交
782 783 784 785
}

static inline void setup_secondary_clock(void)
{
786
	PVOP_VCALL0(pv_apic_ops.setup_secondary_clock);
Z
Zachary Amsden 已提交
787
}
788 789
#endif

790 791
static inline void paravirt_post_allocator_init(void)
{
792 793
	if (pv_init_ops.post_allocator_init)
		(*pv_init_ops.post_allocator_init)();
794 795
}

796 797
static inline void paravirt_pagetable_setup_start(pgd_t *base)
{
798
	(*pv_mmu_ops.pagetable_setup_start)(base);
799 800 801 802
}

static inline void paravirt_pagetable_setup_done(pgd_t *base)
{
803
	(*pv_mmu_ops.pagetable_setup_done)(base);
804
}
805

806 807 808 809
#ifdef CONFIG_SMP
static inline void startup_ipi_hook(int phys_apicid, unsigned long start_eip,
				    unsigned long start_esp)
{
810 811
	PVOP_VCALL3(pv_apic_ops.startup_ipi_hook,
		    phys_apicid, start_eip, start_esp);
812 813
}
#endif
814

815 816 817
static inline void paravirt_activate_mm(struct mm_struct *prev,
					struct mm_struct *next)
{
818
	PVOP_VCALL2(pv_mmu_ops.activate_mm, prev, next);
819 820 821 822 823
}

static inline void arch_dup_mmap(struct mm_struct *oldmm,
				 struct mm_struct *mm)
{
824
	PVOP_VCALL2(pv_mmu_ops.dup_mmap, oldmm, mm);
825 826 827 828
}

static inline void arch_exit_mmap(struct mm_struct *mm)
{
829
	PVOP_VCALL1(pv_mmu_ops.exit_mmap, mm);
830 831
}

832 833
static inline void __flush_tlb(void)
{
834
	PVOP_VCALL0(pv_mmu_ops.flush_tlb_user);
835 836 837
}
static inline void __flush_tlb_global(void)
{
838
	PVOP_VCALL0(pv_mmu_ops.flush_tlb_kernel);
839 840 841
}
static inline void __flush_tlb_single(unsigned long addr)
{
842
	PVOP_VCALL1(pv_mmu_ops.flush_tlb_single, addr);
843
}
844

845 846 847
static inline void flush_tlb_others(cpumask_t cpumask, struct mm_struct *mm,
				    unsigned long va)
{
848
	PVOP_VCALL3(pv_mmu_ops.flush_tlb_others, &cpumask, mm, va);
849 850
}

851
static inline void paravirt_alloc_pt(struct mm_struct *mm, unsigned pfn)
852
{
853
	PVOP_VCALL2(pv_mmu_ops.alloc_pt, mm, pfn);
854 855 856
}
static inline void paravirt_release_pt(unsigned pfn)
{
857
	PVOP_VCALL1(pv_mmu_ops.release_pt, pfn);
858
}
859

860 861
static inline void paravirt_alloc_pd(unsigned pfn)
{
862
	PVOP_VCALL1(pv_mmu_ops.alloc_pd, pfn);
863
}
864

865 866 867
static inline void paravirt_alloc_pd_clone(unsigned pfn, unsigned clonepfn,
					   unsigned start, unsigned count)
{
868
	PVOP_VCALL4(pv_mmu_ops.alloc_pd_clone, pfn, clonepfn, start, count);
869 870
}
static inline void paravirt_release_pd(unsigned pfn)
871
{
872
	PVOP_VCALL1(pv_mmu_ops.release_pd, pfn);
873 874
}

875 876 877 878
#ifdef CONFIG_HIGHPTE
static inline void *kmap_atomic_pte(struct page *page, enum km_type type)
{
	unsigned long ret;
879
	ret = PVOP_CALL2(unsigned long, pv_mmu_ops.kmap_atomic_pte, page, type);
880 881 882 883
	return (void *)ret;
}
#endif

884 885
static inline void pte_update(struct mm_struct *mm, unsigned long addr,
			      pte_t *ptep)
886
{
887
	PVOP_VCALL3(pv_mmu_ops.pte_update, mm, addr, ptep);
888 889
}

890 891
static inline void pte_update_defer(struct mm_struct *mm, unsigned long addr,
				    pte_t *ptep)
892
{
893
	PVOP_VCALL3(pv_mmu_ops.pte_update_defer, mm, addr, ptep);
894 895
}

896 897
#ifdef CONFIG_X86_PAE
static inline pte_t __pte(unsigned long long val)
898
{
899 900
	unsigned long long ret = PVOP_CALL2(unsigned long long,
					    pv_mmu_ops.make_pte,
901 902
					    val, val >> 32);
	return (pte_t) { ret, ret >> 32 };
903 904
}

905
static inline pmd_t __pmd(unsigned long long val)
906
{
907 908
	return (pmd_t) { PVOP_CALL2(unsigned long long, pv_mmu_ops.make_pmd,
				    val, val >> 32) };
909 910 911 912
}

static inline pgd_t __pgd(unsigned long long val)
{
913 914
	return (pgd_t) { PVOP_CALL2(unsigned long long, pv_mmu_ops.make_pgd,
				    val, val >> 32) };
915 916 917 918
}

static inline unsigned long long pte_val(pte_t x)
{
919 920
	return PVOP_CALL2(unsigned long long, pv_mmu_ops.pte_val,
			  x.pte_low, x.pte_high);
921 922 923 924
}

static inline unsigned long long pmd_val(pmd_t x)
{
925 926
	return PVOP_CALL2(unsigned long long, pv_mmu_ops.pmd_val,
			  x.pmd, x.pmd >> 32);
927 928 929 930
}

static inline unsigned long long pgd_val(pgd_t x)
{
931 932
	return PVOP_CALL2(unsigned long long, pv_mmu_ops.pgd_val,
			  x.pgd, x.pgd >> 32);
933 934 935 936
}

static inline void set_pte(pte_t *ptep, pte_t pteval)
{
937
	PVOP_VCALL3(pv_mmu_ops.set_pte, ptep, pteval.pte_low, pteval.pte_high);
938 939 940 941 942 943
}

static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
			      pte_t *ptep, pte_t pteval)
{
	/* 5 arg words */
944
	pv_mmu_ops.set_pte_at(mm, addr, ptep, pteval);
945 946 947 948
}

static inline void set_pte_atomic(pte_t *ptep, pte_t pteval)
{
949 950
	PVOP_VCALL3(pv_mmu_ops.set_pte_atomic, ptep,
		    pteval.pte_low, pteval.pte_high);
951 952
}

953 954
static inline void set_pte_present(struct mm_struct *mm, unsigned long addr,
				   pte_t *ptep, pte_t pte)
955
{
956
	/* 5 arg words */
957
	pv_mmu_ops.set_pte_present(mm, addr, ptep, pte);
958 959
}

960 961
static inline void set_pmd(pmd_t *pmdp, pmd_t pmdval)
{
962 963
	PVOP_VCALL3(pv_mmu_ops.set_pmd, pmdp,
		    pmdval.pmd, pmdval.pmd >> 32);
964 965
}

966 967
static inline void set_pud(pud_t *pudp, pud_t pudval)
{
968 969
	PVOP_VCALL3(pv_mmu_ops.set_pud, pudp,
		    pudval.pgd.pgd, pudval.pgd.pgd >> 32);
970 971 972 973
}

static inline void pte_clear(struct mm_struct *mm, unsigned long addr, pte_t *ptep)
{
974
	PVOP_VCALL3(pv_mmu_ops.pte_clear, mm, addr, ptep);
975 976 977 978
}

static inline void pmd_clear(pmd_t *pmdp)
{
979
	PVOP_VCALL1(pv_mmu_ops.pmd_clear, pmdp);
980 981 982
}

#else  /* !CONFIG_X86_PAE */
983

984 985
static inline pte_t __pte(unsigned long val)
{
986
	return (pte_t) { PVOP_CALL1(unsigned long, pv_mmu_ops.make_pte, val) };
987
}
988 989 990

static inline pgd_t __pgd(unsigned long val)
{
991
	return (pgd_t) { PVOP_CALL1(unsigned long, pv_mmu_ops.make_pgd, val) };
992 993 994 995
}

static inline unsigned long pte_val(pte_t x)
{
996
	return PVOP_CALL1(unsigned long, pv_mmu_ops.pte_val, x.pte_low);
997 998 999 1000
}

static inline unsigned long pgd_val(pgd_t x)
{
1001
	return PVOP_CALL1(unsigned long, pv_mmu_ops.pgd_val, x.pgd);
1002 1003 1004 1005
}

static inline void set_pte(pte_t *ptep, pte_t pteval)
{
1006
	PVOP_VCALL2(pv_mmu_ops.set_pte, ptep, pteval.pte_low);
1007 1008 1009 1010 1011
}

static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
			      pte_t *ptep, pte_t pteval)
{
1012
	PVOP_VCALL4(pv_mmu_ops.set_pte_at, mm, addr, ptep, pteval.pte_low);
1013 1014 1015 1016
}

static inline void set_pmd(pmd_t *pmdp, pmd_t pmdval)
{
1017
	PVOP_VCALL2(pv_mmu_ops.set_pmd, pmdp, pmdval.pud.pgd.pgd);
1018 1019
}
#endif	/* CONFIG_X86_PAE */
1020

1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
/* Lazy mode for batching updates / context switch */
enum paravirt_lazy_mode {
	PARAVIRT_LAZY_NONE,
	PARAVIRT_LAZY_MMU,
	PARAVIRT_LAZY_CPU,
};

enum paravirt_lazy_mode paravirt_get_lazy_mode(void);
void paravirt_enter_lazy_cpu(void);
void paravirt_leave_lazy_cpu(void);
void paravirt_enter_lazy_mmu(void);
void paravirt_leave_lazy_mmu(void);
void paravirt_leave_lazy(enum paravirt_lazy_mode mode);

1035
#define  __HAVE_ARCH_ENTER_LAZY_CPU_MODE
1036 1037
static inline void arch_enter_lazy_cpu_mode(void)
{
1038
	PVOP_VCALL0(pv_cpu_ops.lazy_mode.enter);
1039 1040 1041 1042
}

static inline void arch_leave_lazy_cpu_mode(void)
{
1043
	PVOP_VCALL0(pv_cpu_ops.lazy_mode.leave);
1044 1045 1046 1047
}

static inline void arch_flush_lazy_cpu_mode(void)
{
1048 1049 1050 1051
	if (unlikely(paravirt_get_lazy_mode() == PARAVIRT_LAZY_CPU)) {
		arch_leave_lazy_cpu_mode();
		arch_enter_lazy_cpu_mode();
	}
1052 1053
}

1054 1055

#define  __HAVE_ARCH_ENTER_LAZY_MMU_MODE
1056 1057
static inline void arch_enter_lazy_mmu_mode(void)
{
1058
	PVOP_VCALL0(pv_mmu_ops.lazy_mode.enter);
1059 1060 1061 1062
}

static inline void arch_leave_lazy_mmu_mode(void)
{
1063
	PVOP_VCALL0(pv_mmu_ops.lazy_mode.leave);
1064 1065 1066 1067
}

static inline void arch_flush_lazy_mmu_mode(void)
{
1068 1069 1070 1071
	if (unlikely(paravirt_get_lazy_mode() == PARAVIRT_LAZY_MMU)) {
		arch_leave_lazy_mmu_mode();
		arch_enter_lazy_mmu_mode();
	}
1072
}
1073

1074 1075 1076
void _paravirt_nop(void);
#define paravirt_nop	((void *)_paravirt_nop)

1077
/* These all sit in the .parainstructions section to tell us what to patch. */
1078
struct paravirt_patch_site {
1079 1080 1081 1082 1083 1084
	u8 *instr; 		/* original instructions */
	u8 instrtype;		/* type of this instruction */
	u8 len;			/* length of original instruction */
	u16 clobbers;		/* what registers you may clobber */
};

1085 1086 1087
extern struct paravirt_patch_site __parainstructions[],
	__parainstructions_end[];

1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
#ifdef CONFIG_X86_32
#define PV_SAVE_REGS "pushl %%ecx; pushl %%edx;"
#define PV_RESTORE_REGS "popl %%edx; popl %%ecx"
#define PV_FLAGS_ARG "0"
#define PV_EXTRA_CLOBBERS
#define PV_VEXTRA_CLOBBERS
#else
/* We save some registers, but all of them, that's too much. We clobber all
 * caller saved registers but the argument parameter */
#define PV_SAVE_REGS "pushq %%rdi;"
#define PV_RESTORE_REGS "popq %%rdi;"
#define PV_EXTRA_CLOBBERS EXTRA_CLOBBERS, "rcx" , "rdx"
#define PV_VEXTRA_CLOBBERS EXTRA_CLOBBERS, "rdi", "rcx" , "rdx"
#define PV_FLAGS_ARG "D"
#endif

1104 1105 1106 1107
static inline unsigned long __raw_local_save_flags(void)
{
	unsigned long f;

1108
	asm volatile(paravirt_alt(PV_SAVE_REGS
1109
				  PARAVIRT_CALL
1110
				  PV_RESTORE_REGS)
1111
		     : "=a"(f)
1112
		     : paravirt_type(pv_irq_ops.save_fl),
1113
		       paravirt_clobber(CLBR_EAX)
1114
		     : "memory", "cc" PV_VEXTRA_CLOBBERS);
1115 1116 1117 1118 1119
	return f;
}

static inline void raw_local_irq_restore(unsigned long f)
{
1120
	asm volatile(paravirt_alt(PV_SAVE_REGS
1121
				  PARAVIRT_CALL
1122
				  PV_RESTORE_REGS)
1123
		     : "=a"(f)
1124
		     : PV_FLAGS_ARG(f),
1125
		       paravirt_type(pv_irq_ops.restore_fl),
1126
		       paravirt_clobber(CLBR_EAX)
1127
		     : "memory", "cc" PV_EXTRA_CLOBBERS);
1128 1129 1130 1131
}

static inline void raw_local_irq_disable(void)
{
1132
	asm volatile(paravirt_alt(PV_SAVE_REGS
1133
				  PARAVIRT_CALL
1134
				  PV_RESTORE_REGS)
1135
		     :
1136
		     : paravirt_type(pv_irq_ops.irq_disable),
1137
		       paravirt_clobber(CLBR_EAX)
1138
		     : "memory", "eax", "cc" PV_EXTRA_CLOBBERS);
1139 1140 1141 1142
}

static inline void raw_local_irq_enable(void)
{
1143
	asm volatile(paravirt_alt(PV_SAVE_REGS
1144
				  PARAVIRT_CALL
1145
				  PV_RESTORE_REGS)
1146
		     :
1147
		     : paravirt_type(pv_irq_ops.irq_enable),
1148
		       paravirt_clobber(CLBR_EAX)
1149
		     : "memory", "eax", "cc" PV_EXTRA_CLOBBERS);
1150 1151 1152 1153 1154 1155
}

static inline unsigned long __raw_local_irq_save(void)
{
	unsigned long f;

1156 1157
	f = __raw_local_save_flags();
	raw_local_irq_disable();
1158 1159 1160
	return f;
}

1161
/* Make sure as little as possible of this mess escapes. */
1162
#undef PARAVIRT_CALL
1163 1164
#undef __PVOP_CALL
#undef __PVOP_VCALL
1165 1166 1167 1168 1169 1170 1171 1172 1173 1174
#undef PVOP_VCALL0
#undef PVOP_CALL0
#undef PVOP_VCALL1
#undef PVOP_CALL1
#undef PVOP_VCALL2
#undef PVOP_CALL2
#undef PVOP_VCALL3
#undef PVOP_CALL3
#undef PVOP_VCALL4
#undef PVOP_CALL4
1175

1176 1177
#else  /* __ASSEMBLY__ */

1178
#define _PVSITE(ptype, clobbers, ops, word, algn)	\
1179 1180 1181 1182
771:;						\
	ops;					\
772:;						\
	.pushsection .parainstructions,"a";	\
1183 1184
	 .align	algn;				\
	 word 771b;				\
1185 1186 1187 1188 1189
	 .byte ptype;				\
	 .byte 772b-771b;			\
	 .short clobbers;			\
	.popsection

1190 1191

#ifdef CONFIG_X86_64
1192 1193 1194
#define PV_SAVE_REGS   pushq %rax; pushq %rdi; pushq %rcx; pushq %rdx
#define PV_RESTORE_REGS popq %rdx; popq %rcx; popq %rdi; popq %rax
#define PARA_PATCH(struct, off)        ((PARAVIRT_PATCH_##struct + (off)) / 8)
1195 1196
#define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .quad, 8)
#else
1197 1198 1199
#define PV_SAVE_REGS   pushl %eax; pushl %edi; pushl %ecx; pushl %edx
#define PV_RESTORE_REGS popl %edx; popl %ecx; popl %edi; popl %eax
#define PARA_PATCH(struct, off)        ((PARAVIRT_PATCH_##struct + (off)) / 4)
1200 1201 1202
#define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .long, 4)
#endif

1203 1204 1205
#define INTERRUPT_RETURN						\
	PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_iret), CLBR_NONE,	\
		  jmp *%cs:pv_cpu_ops+PV_CPU_iret)
1206 1207

#define DISABLE_INTERRUPTS(clobbers)					\
1208
	PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_disable), clobbers, \
1209
		  PV_SAVE_REGS;			\
1210
		  call *%cs:pv_irq_ops+PV_IRQ_irq_disable;		\
1211
		  PV_RESTORE_REGS;)			\
1212 1213

#define ENABLE_INTERRUPTS(clobbers)					\
1214
	PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_enable), clobbers,	\
1215
		  PV_SAVE_REGS;			\
1216
		  call *%cs:pv_irq_ops+PV_IRQ_irq_enable;		\
1217
		  PV_RESTORE_REGS;)
1218

1219 1220 1221 1222
#define ENABLE_INTERRUPTS_SYSCALL_RET					\
	PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_syscall_ret),\
		  CLBR_NONE,						\
		  jmp *%cs:pv_cpu_ops+PV_CPU_irq_enable_syscall_ret)
1223

1224

1225
#ifdef CONFIG_X86_32
1226
#define GET_CR0_INTO_EAX			\
1227
	push %ecx; push %edx;			\
1228
	call *pv_cpu_ops+PV_CPU_read_cr0;	\
1229
	pop %edx; pop %ecx
1230 1231 1232 1233 1234 1235
#else
#define GET_CR2_INTO_RCX			\
	call *pv_mmu_ops+PV_MMU_read_cr2;	\
	movq %rax, %rcx;			\
	xorq %rax, %rax;

1236
#endif
1237

1238 1239 1240
#endif /* __ASSEMBLY__ */
#endif /* CONFIG_PARAVIRT */
#endif	/* __ASM_PARAVIRT_H */