i915_gem_context.c 24.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
/*
 * Copyright © 2011-2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Ben Widawsky <ben@bwidawsk.net>
 *
 */

/*
 * This file implements HW context support. On gen5+ a HW context consists of an
 * opaque GPU object which is referenced at times of context saves and restores.
 * With RC6 enabled, the context is also referenced as the GPU enters and exists
 * from RC6 (GPU has it's own internal power context, except on gen5). Though
 * something like a context does exist for the media ring, the code only
 * supports contexts for the render ring.
 *
 * In software, there is a distinction between contexts created by the user,
 * and the default HW context. The default HW context is used by GPU clients
 * that do not request setup of their own hardware context. The default
 * context's state is never restored to help prevent programming errors. This
 * would happen if a client ran and piggy-backed off another clients GPU state.
 * The default context only exists to give the GPU some offset to load as the
 * current to invoke a save of the context we actually care about. In fact, the
 * code could likely be constructed, albeit in a more complicated fashion, to
 * never use the default context, though that limits the driver's ability to
 * swap out, and/or destroy other contexts.
 *
 * All other contexts are created as a request by the GPU client. These contexts
 * store GPU state, and thus allow GPU clients to not re-emit state (and
 * potentially query certain state) at any time. The kernel driver makes
 * certain that the appropriate commands are inserted.
 *
 * The context life cycle is semi-complicated in that context BOs may live
 * longer than the context itself because of the way the hardware, and object
 * tracking works. Below is a very crude representation of the state machine
 * describing the context life.
 *                                         refcount     pincount     active
 * S0: initial state                          0            0           0
 * S1: context created                        1            0           0
 * S2: context is currently running           2            1           X
 * S3: GPU referenced, but not current        2            0           1
 * S4: context is current, but destroyed      1            1           0
 * S5: like S3, but destroyed                 1            0           1
 *
 * The most common (but not all) transitions:
 * S0->S1: client creates a context
 * S1->S2: client submits execbuf with context
 * S2->S3: other clients submits execbuf with context
 * S3->S1: context object was retired
 * S3->S2: clients submits another execbuf
 * S2->S4: context destroy called with current context
 * S3->S5->S0: destroy path
 * S4->S5->S0: destroy path on current context
 *
 * There are two confusing terms used above:
 *  The "current context" means the context which is currently running on the
D
Damien Lespiau 已提交
76
 *  GPU. The GPU has loaded its state already and has stored away the gtt
77 78 79 80 81 82 83 84 85 86 87
 *  offset of the BO. The GPU is not actively referencing the data at this
 *  offset, but it will on the next context switch. The only way to avoid this
 *  is to do a GPU reset.
 *
 *  An "active context' is one which was previously the "current context" and is
 *  on the active list waiting for the next context switch to occur. Until this
 *  happens, the object must remain at the same gtt offset. It is therefore
 *  possible to destroy a context, but it is still active.
 *
 */

88 89
#include <drm/drmP.h>
#include <drm/i915_drm.h>
90 91
#include "i915_drv.h"

92 93 94 95
/* This is a HW constraint. The value below is the largest known requirement
 * I've seen in a spec to date, and that was a workaround for a non-shipping
 * part. It should be safe to decrease this, but it's more future proof as is.
 */
B
Ben Widawsky 已提交
96 97
#define GEN6_CONTEXT_ALIGN (64<<10)
#define GEN7_CONTEXT_ALIGN 4096
98

B
Ben Widawsky 已提交
99
static void do_ppgtt_cleanup(struct i915_hw_ppgtt *ppgtt)
100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &ppgtt->base;

	if (ppgtt == dev_priv->mm.aliasing_ppgtt ||
	    (list_empty(&vm->active_list) && list_empty(&vm->inactive_list))) {
		ppgtt->base.cleanup(&ppgtt->base);
		return;
	}

	/*
	 * Make sure vmas are unbound before we take down the drm_mm
	 *
	 * FIXME: Proper refcounting should take care of this, this shouldn't be
	 * needed at all.
	 */
	if (!list_empty(&vm->active_list)) {
		struct i915_vma *vma;

		list_for_each_entry(vma, &vm->active_list, mm_list)
			if (WARN_ON(list_empty(&vma->vma_link) ||
				    list_is_singular(&vma->vma_link)))
				break;

		i915_gem_evict_vm(&ppgtt->base, true);
	} else {
		i915_gem_retire_requests(dev);
		i915_gem_evict_vm(&ppgtt->base, false);
	}

	ppgtt->base.cleanup(&ppgtt->base);
}

B
Ben Widawsky 已提交
134 135 136 137 138 139 140 141 142
static void ppgtt_release(struct kref *kref)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

	do_ppgtt_cleanup(ppgtt);
	kfree(ppgtt);
}

B
Ben Widawsky 已提交
143 144 145 146 147 148 149 150
static size_t get_context_alignment(struct drm_device *dev)
{
	if (IS_GEN6(dev))
		return GEN6_CONTEXT_ALIGN;

	return GEN7_CONTEXT_ALIGN;
}

151 152 153 154 155 156 157 158 159 160 161 162
static int get_context_size(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;
	u32 reg;

	switch (INTEL_INFO(dev)->gen) {
	case 6:
		reg = I915_READ(CXT_SIZE);
		ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
		break;
	case 7:
B
Ben Widawsky 已提交
163
		reg = I915_READ(GEN7_CXT_SIZE);
B
Ben Widawsky 已提交
164
		if (IS_HASWELL(dev))
165
			ret = HSW_CXT_TOTAL_SIZE;
B
Ben Widawsky 已提交
166 167
		else
			ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
168
		break;
B
Ben Widawsky 已提交
169 170 171
	case 8:
		ret = GEN8_CXT_TOTAL_SIZE;
		break;
172 173 174 175 176 177 178
	default:
		BUG();
	}

	return ret;
}

179
void i915_gem_context_free(struct kref *ctx_ref)
180
{
181
	struct intel_context *ctx = container_of(ctx_ref,
182
						   typeof(*ctx), ref);
B
Ben Widawsky 已提交
183
	struct i915_hw_ppgtt *ppgtt = NULL;
184

185 186 187 188
	if (i915.enable_execlists) {
		ppgtt = ctx_to_ppgtt(ctx);
		intel_lr_context_free(ctx);
	} else if (ctx->legacy_hw_ctx.rcs_state) {
189
		/* We refcount even the aliasing PPGTT to keep the code symmetric */
190
		if (USES_PPGTT(ctx->legacy_hw_ctx.rcs_state->base.dev))
191 192
			ppgtt = ctx_to_ppgtt(ctx);
	}
B
Ben Widawsky 已提交
193 194 195

	if (ppgtt)
		kref_put(&ppgtt->ref, ppgtt_release);
196 197
	if (ctx->legacy_hw_ctx.rcs_state)
		drm_gem_object_unreference(&ctx->legacy_hw_ctx.rcs_state->base);
B
Ben Widawsky 已提交
198
	list_del(&ctx->link);
199 200 201
	kfree(ctx);
}

202
struct drm_i915_gem_object *
203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231
i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
{
	struct drm_i915_gem_object *obj;
	int ret;

	obj = i915_gem_alloc_object(dev, size);
	if (obj == NULL)
		return ERR_PTR(-ENOMEM);

	/*
	 * Try to make the context utilize L3 as well as LLC.
	 *
	 * On VLV we don't have L3 controls in the PTEs so we
	 * shouldn't touch the cache level, especially as that
	 * would make the object snooped which might have a
	 * negative performance impact.
	 */
	if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev)) {
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
		/* Failure shouldn't ever happen this early */
		if (WARN_ON(ret)) {
			drm_gem_object_unreference(&obj->base);
			return ERR_PTR(ret);
		}
	}

	return obj;
}

232
static struct i915_hw_ppgtt *
233
create_vm_for_ctx(struct drm_device *dev, struct intel_context *ctx)
234 235 236 237 238 239 240 241 242 243 244 245 246 247
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

	ret = i915_gem_init_ppgtt(dev, ppgtt);
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

248
	ppgtt->ctx = ctx;
249 250 251
	return ppgtt;
}

252
static struct intel_context *
253
__create_hw_context(struct drm_device *dev,
254
		  struct drm_i915_file_private *file_priv)
255 256
{
	struct drm_i915_private *dev_priv = dev->dev_private;
257
	struct intel_context *ctx;
T
Tejun Heo 已提交
258
	int ret;
259

260
	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
261 262
	if (ctx == NULL)
		return ERR_PTR(-ENOMEM);
263

264
	kref_init(&ctx->ref);
265
	list_add_tail(&ctx->link, &dev_priv->context_list);
266

267
	if (dev_priv->hw_context_size) {
268 269 270 271
		struct drm_i915_gem_object *obj =
				i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
		if (IS_ERR(obj)) {
			ret = PTR_ERR(obj);
272
			goto err_out;
273
		}
274
		ctx->legacy_hw_ctx.rcs_state = obj;
275
	}
276 277

	/* Default context will never have a file_priv */
278 279
	if (file_priv != NULL) {
		ret = idr_alloc(&file_priv->context_idr, ctx,
280
				DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
281 282 283
		if (ret < 0)
			goto err_out;
	} else
284
		ret = DEFAULT_CONTEXT_HANDLE;
285 286

	ctx->file_priv = file_priv;
287
	ctx->user_handle = ret;
288 289 290 291
	/* NB: Mark all slices as needing a remap so that when the context first
	 * loads it will restore whatever remap state already exists. If there
	 * is no remap info, it will be a NOP. */
	ctx->remap_slice = (1 << NUM_L3_SLICES(dev)) - 1;
292

293
	return ctx;
294 295

err_out:
296
	i915_gem_context_unreference(ctx);
297
	return ERR_PTR(ret);
298 299
}

300 301 302 303 304
/**
 * The default context needs to exist per ring that uses contexts. It stores the
 * context state of the GPU for applications that don't utilize HW contexts, as
 * well as an idle case.
 */
305
static struct intel_context *
306 307 308
i915_gem_create_context(struct drm_device *dev,
			struct drm_i915_file_private *file_priv,
			bool create_vm)
309
{
310
	const bool is_global_default_ctx = file_priv == NULL;
311
	struct drm_i915_private *dev_priv = dev->dev_private;
312
	struct intel_context *ctx;
313
	int ret = 0;
314

B
Ben Widawsky 已提交
315
	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
316

317
	ctx = __create_hw_context(dev, file_priv);
318
	if (IS_ERR(ctx))
319
		return ctx;
320

321
	if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state) {
322 323 324 325 326 327 328
		/* We may need to do things with the shrinker which
		 * require us to immediately switch back to the default
		 * context. This can cause a problem as pinning the
		 * default context also requires GTT space which may not
		 * be available. To avoid this we always pin the default
		 * context.
		 */
329
		ret = i915_gem_obj_ggtt_pin(ctx->legacy_hw_ctx.rcs_state,
330
					    get_context_alignment(dev), 0);
331 332 333 334 335 336
		if (ret) {
			DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
			goto err_destroy;
		}
	}

337 338 339 340
	if (create_vm) {
		struct i915_hw_ppgtt *ppgtt = create_vm_for_ctx(dev, ctx);

		if (IS_ERR_OR_NULL(ppgtt)) {
341 342
			DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
					 PTR_ERR(ppgtt));
343
			ret = PTR_ERR(ppgtt);
344
			goto err_unpin;
345 346 347 348 349
		} else
			ctx->vm = &ppgtt->base;

		/* This case is reserved for the global default context and
		 * should only happen once. */
350
		if (is_global_default_ctx) {
351 352
			if (WARN_ON(dev_priv->mm.aliasing_ppgtt)) {
				ret = -EEXIST;
353
				goto err_unpin;
354 355 356 357
			}

			dev_priv->mm.aliasing_ppgtt = ppgtt;
		}
358
	} else if (USES_PPGTT(dev)) {
359 360 361
		/* For platforms which only have aliasing PPGTT, we fake the
		 * address space and refcounting. */
		ctx->vm = &dev_priv->mm.aliasing_ppgtt->base;
362 363
		kref_get(&dev_priv->mm.aliasing_ppgtt->ref);
	} else
364 365
		ctx->vm = &dev_priv->gtt.base;

366
	return ctx;
367

368
err_unpin:
369 370
	if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state)
		i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state);
371
err_destroy:
372
	i915_gem_context_unreference(ctx);
373
	return ERR_PTR(ret);
374 375
}

376 377 378 379 380 381 382 383
void i915_gem_context_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* Prevent the hardware from restoring the last context (which hung) on
	 * the next switch */
	for (i = 0; i < I915_NUM_RINGS; i++) {
384
		struct intel_engine_cs *ring = &dev_priv->ring[i];
385
		struct intel_context *dctx = ring->default_context;
386
		struct intel_context *lctx = ring->last_context;
387 388

		/* Do a fake switch to the default context */
389
		if (lctx == dctx)
390 391
			continue;

392
		if (!lctx)
393 394
			continue;

395 396
		if (dctx->legacy_hw_ctx.rcs_state && i == RCS) {
			WARN_ON(i915_gem_obj_ggtt_pin(dctx->legacy_hw_ctx.rcs_state,
397
						      get_context_alignment(dev), 0));
398
			/* Fake a finish/inactive */
399 400
			dctx->legacy_hw_ctx.rcs_state->base.write_domain = 0;
			dctx->legacy_hw_ctx.rcs_state->active = 0;
401 402
		}

403 404
		if (lctx->legacy_hw_ctx.rcs_state && i == RCS)
			i915_gem_object_ggtt_unpin(lctx->legacy_hw_ctx.rcs_state);
405

406
		i915_gem_context_unreference(lctx);
407 408 409 410 411
		i915_gem_context_reference(dctx);
		ring->last_context = dctx;
	}
}

412
int i915_gem_context_init(struct drm_device *dev)
413 414
{
	struct drm_i915_private *dev_priv = dev->dev_private;
415
	struct intel_context *ctx;
416
	int i;
417

418 419 420
	/* Init should only be called once per module load. Eventually the
	 * restriction on the context_disabled check can be loosened. */
	if (WARN_ON(dev_priv->ring[RCS].default_context))
421
		return 0;
422

423 424 425 426 427
	if (i915.enable_execlists) {
		/* NB: intentionally left blank. We will allocate our own
		 * backing objects as we need them, thank you very much */
		dev_priv->hw_context_size = 0;
	} else if (HAS_HW_CONTEXTS(dev)) {
428 429 430 431 432 433
		dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
		if (dev_priv->hw_context_size > (1<<20)) {
			DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
					 dev_priv->hw_context_size);
			dev_priv->hw_context_size = 0;
		}
434 435
	}

436 437 438 439 440
	ctx = i915_gem_create_context(dev, NULL, USES_PPGTT(dev));
	if (IS_ERR(ctx)) {
		DRM_ERROR("Failed to create default global context (error %ld)\n",
			  PTR_ERR(ctx));
		return PTR_ERR(ctx);
441 442
	}

443 444 445 446 447 448
	for (i = 0; i < I915_NUM_RINGS; i++) {
		struct intel_engine_cs *ring = &dev_priv->ring[i];

		/* NB: RCS will hold a ref for all rings */
		ring->default_context = ctx;
	}
449

450 451 452
	DRM_DEBUG_DRIVER("%s context support initialized\n",
			i915.enable_execlists ? "LR" :
			dev_priv->hw_context_size ? "HW" : "fake");
453
	return 0;
454 455 456 457 458
}

void i915_gem_context_fini(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
459
	struct intel_context *dctx = dev_priv->ring[RCS].default_context;
460
	int i;
461

462
	if (dctx->legacy_hw_ctx.rcs_state) {
463 464 465 466 467 468 469 470 471 472 473 474 475 476
		/* The only known way to stop the gpu from accessing the hw context is
		 * to reset it. Do this as the very last operation to avoid confusing
		 * other code, leading to spurious errors. */
		intel_gpu_reset(dev);

		/* When default context is created and switched to, base object refcount
		 * will be 2 (+1 from object creation and +1 from do_switch()).
		 * i915_gem_context_fini() will be called after gpu_idle() has switched
		 * to default context. So we need to unreference the base object once
		 * to offset the do_switch part, so that i915_gem_context_unreference()
		 * can then free the base object correctly. */
		WARN_ON(!dev_priv->ring[RCS].last_context);
		if (dev_priv->ring[RCS].last_context == dctx) {
			/* Fake switch to NULL context */
477 478
			WARN_ON(dctx->legacy_hw_ctx.rcs_state->active);
			i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
479 480 481
			i915_gem_context_unreference(dctx);
			dev_priv->ring[RCS].last_context = NULL;
		}
482

483
		i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
484 485 486
	}

	for (i = 0; i < I915_NUM_RINGS; i++) {
487
		struct intel_engine_cs *ring = &dev_priv->ring[i];
488 489 490 491 492

		if (ring->last_context)
			i915_gem_context_unreference(ring->last_context);

		ring->default_context = NULL;
493
		ring->last_context = NULL;
B
Ben Widawsky 已提交
494 495
	}

496
	i915_gem_context_unreference(dctx);
497 498
}

499 500
int i915_gem_context_enable(struct drm_i915_private *dev_priv)
{
501
	struct intel_engine_cs *ring;
502 503
	int ret, i;

504 505 506 507 508 509 510
	/* This is the only place the aliasing PPGTT gets enabled, which means
	 * it has to happen before we bail on reset */
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
		ppgtt->enable(ppgtt);
	}

511 512 513 514 515
	/* FIXME: We should make this work, even in reset */
	if (i915_reset_in_progress(&dev_priv->gpu_error))
		return 0;

	BUG_ON(!dev_priv->ring[RCS].default_context);
516

517
	for_each_ring(ring, dev_priv, i) {
518
		ret = i915_switch_context(ring, ring->default_context);
519 520 521 522 523 524 525
		if (ret)
			return ret;
	}

	return 0;
}

526 527
static int context_idr_cleanup(int id, void *p, void *data)
{
528
	struct intel_context *ctx = p;
529

530
	i915_gem_context_unreference(ctx);
531
	return 0;
532 533
}

534 535 536
int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
537
	struct intel_context *ctx;
538 539 540

	idr_init(&file_priv->context_idr);

541
	mutex_lock(&dev->struct_mutex);
542
	ctx = i915_gem_create_context(dev, file_priv, USES_FULL_PPGTT(dev));
543 544
	mutex_unlock(&dev->struct_mutex);

545
	if (IS_ERR(ctx)) {
546
		idr_destroy(&file_priv->context_idr);
547
		return PTR_ERR(ctx);
548 549
	}

550 551 552
	return 0;
}

553 554
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
{
555
	struct drm_i915_file_private *file_priv = file->driver_priv;
556

557
	idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
558 559 560
	idr_destroy(&file_priv->context_idr);
}

561
struct intel_context *
562 563
i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
{
564
	struct intel_context *ctx;
565

566
	ctx = (struct intel_context *)idr_find(&file_priv->context_idr, id);
567 568 569 570
	if (!ctx)
		return ERR_PTR(-ENOENT);

	return ctx;
571
}
572 573

static inline int
574
mi_set_context(struct intel_engine_cs *ring,
575
	       struct intel_context *new_context,
576 577 578 579
	       u32 hw_flags)
{
	int ret;

580 581 582 583 584
	/* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
	 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
	 * explicitly, so we rely on the value at ring init, stored in
	 * itlb_before_ctx_switch.
	 */
585
	if (IS_GEN6(ring->dev)) {
586
		ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, 0);
587 588 589 590
		if (ret)
			return ret;
	}

591
	ret = intel_ring_begin(ring, 6);
592 593 594
	if (ret)
		return ret;

595
	/* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
596
	if (INTEL_INFO(ring->dev)->gen >= 7)
597 598 599 600
		intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
	else
		intel_ring_emit(ring, MI_NOOP);

601 602
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_SET_CONTEXT);
603
	intel_ring_emit(ring, i915_gem_obj_ggtt_offset(new_context->legacy_hw_ctx.rcs_state) |
604 605 606 607
			MI_MM_SPACE_GTT |
			MI_SAVE_EXT_STATE_EN |
			MI_RESTORE_EXT_STATE_EN |
			hw_flags);
608 609 610 611
	/*
	 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
	 * WaMiSetContext_Hang:snb,ivb,vlv
	 */
612 613
	intel_ring_emit(ring, MI_NOOP);

614
	if (INTEL_INFO(ring->dev)->gen >= 7)
615 616 617 618
		intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
	else
		intel_ring_emit(ring, MI_NOOP);

619 620 621 622 623
	intel_ring_advance(ring);

	return ret;
}

624
static int do_switch(struct intel_engine_cs *ring,
625
		     struct intel_context *to)
626
{
627
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
628
	struct intel_context *from = ring->last_context;
629
	struct i915_hw_ppgtt *ppgtt = ctx_to_ppgtt(to);
630
	u32 hw_flags = 0;
631
	bool uninitialized = false;
632
	int ret, i;
633

634
	if (from != NULL && ring == &dev_priv->ring[RCS]) {
635 636
		BUG_ON(from->legacy_hw_ctx.rcs_state == NULL);
		BUG_ON(!i915_gem_obj_is_pinned(from->legacy_hw_ctx.rcs_state));
637
	}
638

O
Oscar Mateo 已提交
639
	if (from == to && !to->remap_slice)
640 641
		return 0;

642 643
	/* Trying to pin first makes error handling easier. */
	if (ring == &dev_priv->ring[RCS]) {
644
		ret = i915_gem_obj_ggtt_pin(to->legacy_hw_ctx.rcs_state,
645
					    get_context_alignment(ring->dev), 0);
646 647
		if (ret)
			return ret;
648 649
	}

650 651 652 653 654 655 656
	/*
	 * Pin can switch back to the default context if we end up calling into
	 * evict_everything - as a last ditch gtt defrag effort that also
	 * switches to the default context. Hence we need to reload from here.
	 */
	from = ring->last_context;

657 658 659 660 661 662 663 664 665 666 667 668
	if (USES_FULL_PPGTT(ring->dev)) {
		ret = ppgtt->switch_mm(ppgtt, ring, false);
		if (ret)
			goto unpin_out;
	}

	if (ring != &dev_priv->ring[RCS]) {
		if (from)
			i915_gem_context_unreference(from);
		goto done;
	}

669 670
	/*
	 * Clear this page out of any CPU caches for coherent swap-in/out. Note
671 672 673
	 * that thanks to write = false in this call and us not setting any gpu
	 * write domains when putting a context object onto the active list
	 * (when switching away from it), this won't block.
674 675 676
	 *
	 * XXX: We need a real interface to do this instead of trickery.
	 */
677
	ret = i915_gem_object_set_to_gtt_domain(to->legacy_hw_ctx.rcs_state, false);
678 679
	if (ret)
		goto unpin_out;
680

681 682
	if (!to->legacy_hw_ctx.rcs_state->has_global_gtt_mapping) {
		struct i915_vma *vma = i915_gem_obj_to_vma(to->legacy_hw_ctx.rcs_state,
683
							   &dev_priv->gtt.base);
684
		vma->bind_vma(vma, to->legacy_hw_ctx.rcs_state->cache_level, GLOBAL_BIND);
685
	}
686

687
	if (!to->legacy_hw_ctx.initialized || i915_gem_context_is_default(to))
688 689 690
		hw_flags |= MI_RESTORE_INHIBIT;

	ret = mi_set_context(ring, to, hw_flags);
691 692
	if (ret)
		goto unpin_out;
693

694 695 696 697 698 699 700 701 702 703 704 705
	for (i = 0; i < MAX_L3_SLICES; i++) {
		if (!(to->remap_slice & (1<<i)))
			continue;

		ret = i915_gem_l3_remap(ring, i);
		/* If it failed, try again next round */
		if (ret)
			DRM_DEBUG_DRIVER("L3 remapping failed\n");
		else
			to->remap_slice &= ~(1<<i);
	}

706 707 708 709 710 711
	/* The backing object for the context is done after switching to the
	 * *next* context. Therefore we cannot retire the previous context until
	 * the next context has already started running. In fact, the below code
	 * is a bit suboptimal because the retiring can occur simply after the
	 * MI_SET_CONTEXT instead of when the next seqno has completed.
	 */
712
	if (from != NULL) {
713 714
		from->legacy_hw_ctx.rcs_state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
		i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->legacy_hw_ctx.rcs_state), ring);
715 716 717 718 719 720 721
		/* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
		 * whole damn pipeline, we don't need to explicitly mark the
		 * object dirty. The only exception is that the context must be
		 * correct in case the object gets swapped out. Ideally we'd be
		 * able to defer doing this until we know the object would be
		 * swapped, but there is no way to do that yet.
		 */
722 723
		from->legacy_hw_ctx.rcs_state->dirty = 1;
		BUG_ON(from->legacy_hw_ctx.rcs_state->ring != ring);
724

725
		/* obj is kept alive until the next request by its active ref */
726
		i915_gem_object_ggtt_unpin(from->legacy_hw_ctx.rcs_state);
727
		i915_gem_context_unreference(from);
728 729
	}

730 731
	uninitialized = !to->legacy_hw_ctx.initialized && from == NULL;
	to->legacy_hw_ctx.initialized = true;
732

733
done:
734 735
	i915_gem_context_reference(to);
	ring->last_context = to;
736

737
	if (uninitialized) {
738 739 740 741 742
		ret = i915_gem_render_state_init(ring);
		if (ret)
			DRM_ERROR("init render state: %d\n", ret);
	}

743
	return 0;
744 745 746

unpin_out:
	if (ring->id == RCS)
747
		i915_gem_object_ggtt_unpin(to->legacy_hw_ctx.rcs_state);
748
	return ret;
749 750 751 752 753
}

/**
 * i915_switch_context() - perform a GPU context switch.
 * @ring: ring for which we'll execute the context switch
754
 * @to: the context to switch to
755 756 757 758 759 760
 *
 * The context life cycle is simple. The context refcount is incremented and
 * decremented by 1 and create and destroy. If the context is in use by the GPU,
 * it will have a refoucnt > 1. This allows us to destroy the context abstract
 * object while letting the normal object tracking destroy the backing BO.
 */
761
int i915_switch_context(struct intel_engine_cs *ring,
762
			struct intel_context *to)
763 764 765
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

766 767
	WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));

768
	if (to->legacy_hw_ctx.rcs_state == NULL) { /* We have the fake context */
769 770 771 772 773 774
		if (to != ring->last_context) {
			i915_gem_context_reference(to);
			if (ring->last_context)
				i915_gem_context_unreference(ring->last_context);
			ring->last_context = to;
		}
775
		return 0;
776
	}
777

778
	return do_switch(ring, to);
779
}
780

781
static bool contexts_enabled(struct drm_device *dev)
782
{
783
	return i915.enable_execlists || to_i915(dev)->hw_context_size;
784 785
}

786 787 788 789 790
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file)
{
	struct drm_i915_gem_context_create *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
791
	struct intel_context *ctx;
792 793
	int ret;

794
	if (!contexts_enabled(dev))
795 796
		return -ENODEV;

797 798 799 800
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

801
	ctx = i915_gem_create_context(dev, file_priv, USES_FULL_PPGTT(dev));
802
	mutex_unlock(&dev->struct_mutex);
803 804
	if (IS_ERR(ctx))
		return PTR_ERR(ctx);
805

806
	args->ctx_id = ctx->user_handle;
807 808
	DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);

809
	return 0;
810 811 812 813 814 815 816
}

int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file)
{
	struct drm_i915_gem_context_destroy *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
817
	struct intel_context *ctx;
818 819
	int ret;

820
	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
821
		return -ENOENT;
822

823 824 825 826 827
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	ctx = i915_gem_context_get(file_priv, args->ctx_id);
828
	if (IS_ERR(ctx)) {
829
		mutex_unlock(&dev->struct_mutex);
830
		return PTR_ERR(ctx);
831 832
	}

833
	idr_remove(&ctx->file_priv->context_idr, ctx->user_handle);
834
	i915_gem_context_unreference(ctx);
835 836 837 838 839
	mutex_unlock(&dev->struct_mutex);

	DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
	return 0;
}