i915_guc_submission.c 31.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */
#include <linux/firmware.h>
#include <linux/circ_buf.h>
#include "i915_drv.h"
#include "intel_guc.h"

29
/**
A
Alex Dai 已提交
30
 * DOC: GuC-based command submission
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99
 *
 * i915_guc_client:
 * We use the term client to avoid confusion with contexts. A i915_guc_client is
 * equivalent to GuC object guc_context_desc. This context descriptor is
 * allocated from a pool of 1024 entries. Kernel driver will allocate doorbell
 * and workqueue for it. Also the process descriptor (guc_process_desc), which
 * is mapped to client space. So the client can write Work Item then ring the
 * doorbell.
 *
 * To simplify the implementation, we allocate one gem object that contains all
 * pages for doorbell, process descriptor and workqueue.
 *
 * The Scratch registers:
 * There are 16 MMIO-based registers start from 0xC180. The kernel driver writes
 * a value to the action register (SOFT_SCRATCH_0) along with any data. It then
 * triggers an interrupt on the GuC via another register write (0xC4C8).
 * Firmware writes a success/fail code back to the action register after
 * processes the request. The kernel driver polls waiting for this update and
 * then proceeds.
 * See host2guc_action()
 *
 * Doorbells:
 * Doorbells are interrupts to uKernel. A doorbell is a single cache line (QW)
 * mapped into process space.
 *
 * Work Items:
 * There are several types of work items that the host may place into a
 * workqueue, each with its own requirements and limitations. Currently only
 * WQ_TYPE_INORDER is needed to support legacy submission via GuC, which
 * represents in-order queue. The kernel driver packs ring tail pointer and an
 * ELSP context descriptor dword into Work Item.
 * See guc_add_workqueue_item()
 *
 */

/*
 * Read GuC command/status register (SOFT_SCRATCH_0)
 * Return true if it contains a response rather than a command
 */
static inline bool host2guc_action_response(struct drm_i915_private *dev_priv,
					    u32 *status)
{
	u32 val = I915_READ(SOFT_SCRATCH(0));
	*status = val;
	return GUC2HOST_IS_RESPONSE(val);
}

static int host2guc_action(struct intel_guc *guc, u32 *data, u32 len)
{
	struct drm_i915_private *dev_priv = guc_to_i915(guc);
	u32 status;
	int i;
	int ret;

	if (WARN_ON(len < 1 || len > 15))
		return -EINVAL;

	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);

	dev_priv->guc.action_count += 1;
	dev_priv->guc.action_cmd = data[0];

	for (i = 0; i < len; i++)
		I915_WRITE(SOFT_SCRATCH(i), data[i]);

	POSTING_READ(SOFT_SCRATCH(i - 1));

	I915_WRITE(HOST2GUC_INTERRUPT, HOST2GUC_TRIGGER);

100 101 102 103 104 105 106 107
	/*
	 * Fast commands should complete in less than 10us, so sample quickly
	 * up to that length of time, then switch to a slower sleep-wait loop.
	 * No HOST2GUC command should ever take longer than 10ms.
	 */
	ret = wait_for_us(host2guc_action_response(dev_priv, &status), 10);
	if (ret)
		ret = wait_for(host2guc_action_response(dev_priv, &status), 10);
108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157
	if (status != GUC2HOST_STATUS_SUCCESS) {
		/*
		 * Either the GuC explicitly returned an error (which
		 * we convert to -EIO here) or no response at all was
		 * received within the timeout limit (-ETIMEDOUT)
		 */
		if (ret != -ETIMEDOUT)
			ret = -EIO;

		DRM_ERROR("GUC: host2guc action 0x%X failed. ret=%d "
				"status=0x%08X response=0x%08X\n",
				data[0], ret, status,
				I915_READ(SOFT_SCRATCH(15)));

		dev_priv->guc.action_fail += 1;
		dev_priv->guc.action_err = ret;
	}
	dev_priv->guc.action_status = status;

	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
}

/*
 * Tell the GuC to allocate or deallocate a specific doorbell
 */

static int host2guc_allocate_doorbell(struct intel_guc *guc,
				      struct i915_guc_client *client)
{
	u32 data[2];

	data[0] = HOST2GUC_ACTION_ALLOCATE_DOORBELL;
	data[1] = client->ctx_index;

	return host2guc_action(guc, data, 2);
}

static int host2guc_release_doorbell(struct intel_guc *guc,
				     struct i915_guc_client *client)
{
	u32 data[2];

	data[0] = HOST2GUC_ACTION_DEALLOCATE_DOORBELL;
	data[1] = client->ctx_index;

	return host2guc_action(guc, data, 2);
}

A
Alex Dai 已提交
158 159 160 161 162 163 164
static int host2guc_sample_forcewake(struct intel_guc *guc,
				     struct i915_guc_client *client)
{
	struct drm_i915_private *dev_priv = guc_to_i915(guc);
	u32 data[2];

	data[0] = HOST2GUC_ACTION_SAMPLE_FORCEWAKE;
165
	/* WaRsDisableCoarsePowerGating:skl,bxt */
166
	if (!intel_enable_rc6() || NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
167 168 169 170 171 172
		data[1] = 0;
	else
		/* bit 0 and 1 are for Render and Media domain separately */
		data[1] = GUC_FORCEWAKE_RENDER | GUC_FORCEWAKE_MEDIA;

	return host2guc_action(guc, data, ARRAY_SIZE(data));
A
Alex Dai 已提交
173 174
}

175 176 177 178 179 180 181
/*
 * Initialise, update, or clear doorbell data shared with the GuC
 *
 * These functions modify shared data and so need access to the mapped
 * client object which contains the page being used for the doorbell
 */

182 183 184
static int guc_update_doorbell_id(struct intel_guc *guc,
				  struct i915_guc_client *client,
				  u16 new_id)
185
{
186
	struct sg_table *sg = guc->ctx_pool_vma->pages;
187
	void *doorbell_bitmap = guc->doorbell_bitmap;
188
	struct guc_doorbell_info *doorbell;
189 190
	struct guc_context_desc desc;
	size_t len;
191

192
	doorbell = client->client_base + client->doorbell_offset;
193

194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218
	if (client->doorbell_id != GUC_INVALID_DOORBELL_ID &&
	    test_bit(client->doorbell_id, doorbell_bitmap)) {
		/* Deactivate the old doorbell */
		doorbell->db_status = GUC_DOORBELL_DISABLED;
		(void)host2guc_release_doorbell(guc, client);
		__clear_bit(client->doorbell_id, doorbell_bitmap);
	}

	/* Update the GuC's idea of the doorbell ID */
	len = sg_pcopy_to_buffer(sg->sgl, sg->nents, &desc, sizeof(desc),
			     sizeof(desc) * client->ctx_index);
	if (len != sizeof(desc))
		return -EFAULT;
	desc.db_id = new_id;
	len = sg_pcopy_from_buffer(sg->sgl, sg->nents, &desc, sizeof(desc),
			     sizeof(desc) * client->ctx_index);
	if (len != sizeof(desc))
		return -EFAULT;

	client->doorbell_id = new_id;
	if (new_id == GUC_INVALID_DOORBELL_ID)
		return 0;

	/* Activate the new doorbell */
	__set_bit(new_id, doorbell_bitmap);
219
	doorbell->cookie = 0;
220 221 222 223 224 225 226 227 228
	doorbell->db_status = GUC_DOORBELL_ENABLED;
	return host2guc_allocate_doorbell(guc, client);
}

static int guc_init_doorbell(struct intel_guc *guc,
			      struct i915_guc_client *client,
			      uint16_t db_id)
{
	return guc_update_doorbell_id(guc, client, db_id);
229 230 231 232 233
}

static void guc_disable_doorbell(struct intel_guc *guc,
				 struct i915_guc_client *client)
{
234
	(void)guc_update_doorbell_id(guc, client, GUC_INVALID_DOORBELL_ID);
235 236 237 238 239

	/* XXX: wait for any interrupts */
	/* XXX: wait for workqueue to drain */
}

240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265
static uint16_t
select_doorbell_register(struct intel_guc *guc, uint32_t priority)
{
	/*
	 * The bitmap tracks which doorbell registers are currently in use.
	 * It is split into two halves; the first half is used for normal
	 * priority contexts, the second half for high-priority ones.
	 * Note that logically higher priorities are numerically less than
	 * normal ones, so the test below means "is it high-priority?"
	 */
	const bool hi_pri = (priority <= GUC_CTX_PRIORITY_HIGH);
	const uint16_t half = GUC_MAX_DOORBELLS / 2;
	const uint16_t start = hi_pri ? half : 0;
	const uint16_t end = start + half;
	uint16_t id;

	id = find_next_zero_bit(guc->doorbell_bitmap, end, start);
	if (id == end)
		id = GUC_INVALID_DOORBELL_ID;

	DRM_DEBUG_DRIVER("assigned %s priority doorbell id 0x%x\n",
			hi_pri ? "high" : "normal", id);

	return id;
}

266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297
/*
 * Select, assign and relase doorbell cachelines
 *
 * These functions track which doorbell cachelines are in use.
 * The data they manipulate is protected by the host2guc lock.
 */

static uint32_t select_doorbell_cacheline(struct intel_guc *guc)
{
	const uint32_t cacheline_size = cache_line_size();
	uint32_t offset;

	/* Doorbell uses a single cache line within a page */
	offset = offset_in_page(guc->db_cacheline);

	/* Moving to next cache line to reduce contention */
	guc->db_cacheline += cacheline_size;

	DRM_DEBUG_DRIVER("selected doorbell cacheline 0x%x, next 0x%x, linesize %u\n",
			offset, guc->db_cacheline, cacheline_size);

	return offset;
}

/*
 * Initialise the process descriptor shared with the GuC firmware.
 */
static void guc_init_proc_desc(struct intel_guc *guc,
			       struct i915_guc_client *client)
{
	struct guc_process_desc *desc;

298
	desc = client->client_base + client->proc_desc_offset;
299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327

	memset(desc, 0, sizeof(*desc));

	/*
	 * XXX: pDoorbell and WQVBaseAddress are pointers in process address
	 * space for ring3 clients (set them as in mmap_ioctl) or kernel
	 * space for kernel clients (map on demand instead? May make debug
	 * easier to have it mapped).
	 */
	desc->wq_base_addr = 0;
	desc->db_base_addr = 0;

	desc->context_id = client->ctx_index;
	desc->wq_size_bytes = client->wq_size;
	desc->wq_status = WQ_STATUS_ACTIVE;
	desc->priority = client->priority;
}

/*
 * Initialise/clear the context descriptor shared with the GuC firmware.
 *
 * This descriptor tells the GuC where (in GGTT space) to find the important
 * data structures relating to this client (doorbell, process descriptor,
 * write queue, etc).
 */

static void guc_init_ctx_desc(struct intel_guc *guc,
			      struct i915_guc_client *client)
{
328
	struct drm_i915_private *dev_priv = guc_to_i915(guc);
329
	struct intel_engine_cs *engine;
330
	struct i915_gem_context *ctx = client->owner;
331 332
	struct guc_context_desc desc;
	struct sg_table *sg;
333
	u32 gfx_addr;
334 335 336 337 338 339 340 341

	memset(&desc, 0, sizeof(desc));

	desc.attribute = GUC_CTX_DESC_ATTR_ACTIVE | GUC_CTX_DESC_ATTR_KERNEL;
	desc.context_id = client->ctx_index;
	desc.priority = client->priority;
	desc.db_id = client->doorbell_id;

342
	for_each_engine_masked(engine, dev_priv, client->engines) {
343
		struct intel_context *ce = &ctx->engine[engine->id];
344 345
		uint32_t guc_engine_id = engine->guc_id;
		struct guc_execlist_context *lrc = &desc.lrc[guc_engine_id];
346 347 348 349 350 351 352 353

		/* TODO: We have a design issue to be solved here. Only when we
		 * receive the first batch, we know which engine is used by the
		 * user. But here GuC expects the lrc and ring to be pinned. It
		 * is not an issue for default context, which is the only one
		 * for now who owns a GuC client. But for future owner of GuC
		 * client, need to make sure lrc is pinned prior to enter here.
		 */
354
		if (!ce->state)
355 356
			break;	/* XXX: continue? */

357
		lrc->context_desc = lower_32_bits(ce->lrc_desc);
358 359

		/* The state page is after PPHWSP */
360 361
		lrc->ring_lcra =
			ce->state->node.start + LRC_STATE_PN * PAGE_SIZE;
362
		lrc->context_id = (client->ctx_index << GUC_ELC_CTXID_OFFSET) |
363
				(guc_engine_id << GUC_ELC_ENGINE_OFFSET);
364

365 366 367
		lrc->ring_begin = ce->ring->vma->node.start;
		lrc->ring_end = lrc->ring_begin + ce->ring->size - 1;
		lrc->ring_next_free_location = lrc->ring_begin;
368 369
		lrc->ring_current_tail_pointer_value = 0;

370
		desc.engines_used |= (1 << guc_engine_id);
371 372
	}

373 374
	DRM_DEBUG_DRIVER("Host engines 0x%x => GuC engines used 0x%x\n",
			client->engines, desc.engines_used);
375 376
	WARN_ON(desc.engines_used == 0);

377
	/*
378 379
	 * The doorbell, process descriptor, and workqueue are all parts
	 * of the client object, which the GuC will reference via the GGTT
380
	 */
381 382
	gfx_addr = client->vma->node.start;
	desc.db_trigger_phy = sg_dma_address(client->vma->pages->sgl) +
383 384 385 386 387 388
				client->doorbell_offset;
	desc.db_trigger_cpu = (uintptr_t)client->client_base +
				client->doorbell_offset;
	desc.db_trigger_uk = gfx_addr + client->doorbell_offset;
	desc.process_desc = gfx_addr + client->proc_desc_offset;
	desc.wq_addr = gfx_addr + client->wq_offset;
389 390 391
	desc.wq_size = client->wq_size;

	/*
392
	 * XXX: Take LRCs from an existing context if this is not an
393 394 395 396 397
	 * IsKMDCreatedContext client
	 */
	desc.desc_private = (uintptr_t)client;

	/* Pool context is pinned already */
398
	sg = guc->ctx_pool_vma->pages;
399 400 401 402 403 404 405 406 407 408 409 410
	sg_pcopy_from_buffer(sg->sgl, sg->nents, &desc, sizeof(desc),
			     sizeof(desc) * client->ctx_index);
}

static void guc_fini_ctx_desc(struct intel_guc *guc,
			      struct i915_guc_client *client)
{
	struct guc_context_desc desc;
	struct sg_table *sg;

	memset(&desc, 0, sizeof(desc));

411
	sg = guc->ctx_pool_vma->pages;
412 413 414 415
	sg_pcopy_from_buffer(sg->sgl, sg->nents, &desc, sizeof(desc),
			     sizeof(desc) * client->ctx_index);
}

416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432
/**
 * i915_guc_wq_check_space() - check that the GuC can accept a request
 * @request:	request associated with the commands
 *
 * Return:	0 if space is available
 *		-EAGAIN if space is not currently available
 *
 * This function must be called (and must return 0) before a request
 * is submitted to the GuC via i915_guc_submit() below. Once a result
 * of 0 has been returned, it remains valid until (but only until)
 * the next call to submit().
 *
 * This precheck allows the caller to determine in advance that space
 * will be available for the next submission before committing resources
 * to it, and helps avoid late failures with complicated recovery paths.
 */
int i915_guc_wq_check_space(struct drm_i915_gem_request *request)
433
{
434
	const size_t wqi_size = sizeof(struct guc_wq_item);
435
	struct i915_guc_client *gc = request->i915->guc.execbuf_client;
436
	struct guc_process_desc *desc;
437
	u32 freespace;
438

439
	GEM_BUG_ON(gc == NULL);
440

441
	desc = gc->client_base + gc->proc_desc_offset;
442

443 444 445
	freespace = CIRC_SPACE(gc->wq_tail, desc->head, gc->wq_size);
	if (likely(freespace >= wqi_size))
		return 0;
A
Alex Dai 已提交
446

447
	gc->no_wq_space += 1;
448

449
	return -EAGAIN;
450 451
}

452 453
static void guc_add_workqueue_item(struct i915_guc_client *gc,
				   struct drm_i915_gem_request *rq)
454
{
455 456 457
	/* wqi_len is in DWords, and does not include the one-word header */
	const size_t wqi_size = sizeof(struct guc_wq_item);
	const u32 wqi_len = wqi_size/sizeof(u32) - 1;
458
	struct intel_engine_cs *engine = rq->engine;
459
	struct guc_process_desc *desc;
460 461
	struct guc_wq_item *wqi;
	void *base;
462
	u32 freespace, tail, wq_off, wq_page;
463

464
	desc = gc->client_base + gc->proc_desc_offset;
465

466 467 468 469 470 471 472 473 474
	/* Free space is guaranteed, see i915_guc_wq_check_space() above */
	freespace = CIRC_SPACE(gc->wq_tail, desc->head, gc->wq_size);
	GEM_BUG_ON(freespace < wqi_size);

	/* The GuC firmware wants the tail index in QWords, not bytes */
	tail = rq->tail;
	GEM_BUG_ON(tail & 7);
	tail >>= 3;
	GEM_BUG_ON(tail > WQ_RING_TAIL_MAX);
475 476 477 478 479 480 481 482

	/* For now workqueue item is 4 DWs; workqueue buffer is 2 pages. So we
	 * should not have the case where structure wqi is across page, neither
	 * wrapped to the beginning. This simplifies the implementation below.
	 *
	 * XXX: if not the case, we need save data to a temp wqi and copy it to
	 * workqueue buffer dw by dw.
	 */
483
	BUILD_BUG_ON(wqi_size != 16);
484

485 486 487 488 489 490 491 492
	/* postincrement WQ tail for next time */
	wq_off = gc->wq_tail;
	gc->wq_tail += wqi_size;
	gc->wq_tail &= gc->wq_size - 1;
	GEM_BUG_ON(wq_off & (wqi_size - 1));

	/* WQ starts from the page after doorbell / process_desc */
	wq_page = (wq_off + GUC_DB_SIZE) >> PAGE_SHIFT;
493
	wq_off &= PAGE_SIZE - 1;
494
	base = kmap_atomic(i915_gem_object_get_page(gc->vma->obj, wq_page));
495 496
	wqi = (struct guc_wq_item *)((char *)base + wq_off);

497
	/* Now fill in the 4-word work queue item */
498
	wqi->header = WQ_TYPE_INORDER |
499
			(wqi_len << WQ_LEN_SHIFT) |
500
			(engine->guc_id << WQ_TARGET_SHIFT) |
501 502 503
			WQ_NO_WCFLUSH_WAIT;

	/* The GuC wants only the low-order word of the context descriptor */
504
	wqi->context_desc = (u32)intel_lr_context_descriptor(rq->ctx, engine);
505 506

	wqi->ring_tail = tail << WQ_RING_TAIL_SHIFT;
507
	wqi->fence_id = rq->fence.seqno;
508 509 510 511

	kunmap_atomic(base);
}

512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566
static int guc_ring_doorbell(struct i915_guc_client *gc)
{
	struct guc_process_desc *desc;
	union guc_doorbell_qw db_cmp, db_exc, db_ret;
	union guc_doorbell_qw *db;
	int attempt = 2, ret = -EAGAIN;

	desc = gc->client_base + gc->proc_desc_offset;

	/* Update the tail so it is visible to GuC */
	desc->tail = gc->wq_tail;

	/* current cookie */
	db_cmp.db_status = GUC_DOORBELL_ENABLED;
	db_cmp.cookie = gc->cookie;

	/* cookie to be updated */
	db_exc.db_status = GUC_DOORBELL_ENABLED;
	db_exc.cookie = gc->cookie + 1;
	if (db_exc.cookie == 0)
		db_exc.cookie = 1;

	/* pointer of current doorbell cacheline */
	db = gc->client_base + gc->doorbell_offset;

	while (attempt--) {
		/* lets ring the doorbell */
		db_ret.value_qw = atomic64_cmpxchg((atomic64_t *)db,
			db_cmp.value_qw, db_exc.value_qw);

		/* if the exchange was successfully executed */
		if (db_ret.value_qw == db_cmp.value_qw) {
			/* db was successfully rung */
			gc->cookie = db_exc.cookie;
			ret = 0;
			break;
		}

		/* XXX: doorbell was lost and need to acquire it again */
		if (db_ret.db_status == GUC_DOORBELL_DISABLED)
			break;

		DRM_ERROR("Cookie mismatch. Expected %d, returned %d\n",
			  db_cmp.cookie, db_ret.cookie);

		/* update the cookie to newly read cookie from GuC */
		db_cmp.cookie = db_ret.cookie;
		db_exc.cookie = db_ret.cookie + 1;
		if (db_exc.cookie == 0)
			db_exc.cookie = 1;
	}

	return ret;
}

567 568
/**
 * i915_guc_submit() - Submit commands through GuC
A
Alex Dai 已提交
569
 * @rq:		request associated with the commands
570
 *
571 572 573 574 575 576 577 578 579 580 581 582 583 584
 * Return:	0 on success, otherwise an errno.
 * 		(Note: nonzero really shouldn't happen!)
 *
 * The caller must have already called i915_guc_wq_check_space() above
 * with a result of 0 (success) since the last request submission. This
 * guarantees that there is space in the work queue for the new request,
 * so enqueuing the item cannot fail.
 *
 * Bad Things Will Happen if the caller violates this protocol e.g. calls
 * submit() when check() says there's no space, or calls submit() multiple
 * times with no intervening check().
 *
 * The only error here arises if the doorbell hardware isn't functioning
 * as expected, which really shouln't happen.
585
 */
586
static void i915_guc_submit(struct drm_i915_gem_request *rq)
587
{
588
	unsigned int engine_id = rq->engine->id;
589 590
	struct intel_guc *guc = &rq->i915->guc;
	struct i915_guc_client *client = guc->execbuf_client;
591
	int b_ret;
592

593 594
	guc_add_workqueue_item(client, rq);
	b_ret = guc_ring_doorbell(client);
595

596
	client->submissions[engine_id] += 1;
597 598
	client->retcode = b_ret;
	if (b_ret)
599
		client->b_fail += 1;
600

601
	guc->submissions[engine_id] += 1;
602
	guc->last_seqno[engine_id] = rq->fence.seqno;
603 604 605 606 607 608 609 610
}

/*
 * Everything below here is concerned with setup & teardown, and is
 * therefore not part of the somewhat time-critical batch-submission
 * path of i915_guc_submit() above.
 */

611
/**
612 613 614
 * guc_allocate_vma() - Allocate a GGTT VMA for GuC usage
 * @guc:	the guc
 * @size:	size of area to allocate (both virtual space and memory)
615
 *
616 617 618 619 620
 * This is a wrapper to create an object for use with the GuC. In order to
 * use it inside the GuC, an object needs to be pinned lifetime, so we allocate
 * both some backing storage and a range inside the Global GTT. We must pin
 * it in the GGTT somewhere other than than [0, GUC_WOPCM_TOP) because that
 * range is reserved inside GuC.
621
 *
622
 * Return:	A i915_vma if successful, otherwise an ERR_PTR.
623
 */
624
static struct i915_vma *guc_allocate_vma(struct intel_guc *guc, u32 size)
625
{
626
	struct drm_i915_private *dev_priv = guc_to_i915(guc);
627
	struct drm_i915_gem_object *obj;
628 629
	struct i915_vma *vma;
	int ret;
630

631
	obj = i915_gem_object_create(&dev_priv->drm, size);
632
	if (IS_ERR(obj))
633
		return ERR_CAST(obj);
634

635 636 637
	vma = i915_vma_create(obj, &dev_priv->ggtt.base, NULL);
	if (IS_ERR(vma))
		goto err;
638

639 640 641 642 643
	ret = i915_vma_pin(vma, 0, PAGE_SIZE,
			   PIN_GLOBAL | PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
	if (ret) {
		vma = ERR_PTR(ret);
		goto err;
644 645 646 647 648
	}

	/* Invalidate GuC TLB to let GuC take the latest updates to GTT. */
	I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);

649 650 651 652 653
	return vma;

err:
	i915_gem_object_put(obj);
	return vma;
654 655 656
}

/**
657 658
 * guc_release_vma() - Release gem object allocated for GuC usage
 * @vma:	gem obj to be released
659
 */
660
static void guc_release_vma(struct i915_vma *vma)
661
{
662
	if (!vma)
663 664
		return;

665 666
	i915_vma_unpin(vma);
	i915_vma_put(vma);
667 668
}

669 670 671
static void
guc_client_free(struct drm_i915_private *dev_priv,
		struct i915_guc_client *client)
672 673 674 675 676 677 678 679 680 681 682
{
	struct intel_guc *guc = &dev_priv->guc;

	if (!client)
		return;

	/*
	 * XXX: wait for any outstanding submissions before freeing memory.
	 * Be sure to drop any locks
	 */

683 684
	if (client->client_base) {
		/*
685 686
		 * If we got as far as setting up a doorbell, make sure we
		 * shut it down before unmapping & deallocating the memory.
687
		 */
688
		guc_disable_doorbell(guc, client);
689 690 691 692

		kunmap(kmap_to_page(client->client_base));
	}

693
	guc_release_vma(client->vma);
694 695 696 697 698 699 700 701 702

	if (client->ctx_index != GUC_INVALID_CTX_ID) {
		guc_fini_ctx_desc(guc, client);
		ida_simple_remove(&guc->ctx_ids, client->ctx_index);
	}

	kfree(client);
}

703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721
/* Check that a doorbell register is in the expected state */
static bool guc_doorbell_check(struct intel_guc *guc, uint16_t db_id)
{
	struct drm_i915_private *dev_priv = guc_to_i915(guc);
	i915_reg_t drbreg = GEN8_DRBREGL(db_id);
	uint32_t value = I915_READ(drbreg);
	bool enabled = (value & GUC_DOORBELL_ENABLED) != 0;
	bool expected = test_bit(db_id, guc->doorbell_bitmap);

	if (enabled == expected)
		return true;

	DRM_DEBUG_DRIVER("Doorbell %d (reg 0x%x) 0x%x, should be %s\n",
			 db_id, drbreg.reg, value,
			 expected ? "active" : "inactive");

	return false;
}

722
/*
723
 * Borrow the first client to set up & tear down each unused doorbell
724 725 726 727 728
 * in turn, to ensure that all doorbell h/w is (re)initialised.
 */
static void guc_init_doorbell_hw(struct intel_guc *guc)
{
	struct i915_guc_client *client = guc->execbuf_client;
729 730
	uint16_t db_id;
	int i, err;
731

732
	/* Save client's original doorbell selection */
733 734 735
	db_id = client->doorbell_id;

	for (i = 0; i < GUC_MAX_DOORBELLS; ++i) {
736 737
		/* Skip if doorbell is OK */
		if (guc_doorbell_check(guc, i))
738 739
			continue;

740
		err = guc_update_doorbell_id(guc, client, i);
741 742 743
		if (err)
			DRM_DEBUG_DRIVER("Doorbell %d update failed, err %d\n",
					i, err);
744 745 746 747 748 749 750 751
	}

	/* Restore to original value */
	err = guc_update_doorbell_id(guc, client, db_id);
	if (err)
		DRM_ERROR("Failed to restore doorbell to %d, err %d\n",
			db_id, err);

752 753 754
	/* Read back & verify all doorbell registers */
	for (i = 0; i < GUC_MAX_DOORBELLS; ++i)
		(void)guc_doorbell_check(guc, i);
755 756
}

757 758
/**
 * guc_client_alloc() - Allocate an i915_guc_client
759
 * @dev_priv:	driver private data structure
760 761 762 763
 * @priority:	four levels priority _CRITICAL, _HIGH, _NORMAL and _LOW
 * 		The kernel client to replace ExecList submission is created with
 * 		NORMAL priority. Priority of a client for scheduler can be HIGH,
 * 		while a preemption context can use CRITICAL.
A
Alex Dai 已提交
764 765
 * @ctx:	the context that owns the client (we use the default render
 * 		context)
766
 *
767
 * Return:	An i915_guc_client object if success, else NULL.
768
 */
769 770
static struct i915_guc_client *
guc_client_alloc(struct drm_i915_private *dev_priv,
771
		 uint32_t engines,
772 773
		 uint32_t priority,
		 struct i915_gem_context *ctx)
774 775 776
{
	struct i915_guc_client *client;
	struct intel_guc *guc = &dev_priv->guc;
777
	struct i915_vma *vma;
778
	uint16_t db_id;
779 780 781 782 783

	client = kzalloc(sizeof(*client), GFP_KERNEL);
	if (!client)
		return NULL;

784
	client->owner = ctx;
785
	client->guc = guc;
786 787 788
	client->engines = engines;
	client->priority = priority;
	client->doorbell_id = GUC_INVALID_DOORBELL_ID;
789 790 791 792 793 794 795 796 797

	client->ctx_index = (uint32_t)ida_simple_get(&guc->ctx_ids, 0,
			GUC_MAX_GPU_CONTEXTS, GFP_KERNEL);
	if (client->ctx_index >= GUC_MAX_GPU_CONTEXTS) {
		client->ctx_index = GUC_INVALID_CTX_ID;
		goto err;
	}

	/* The first page is doorbell/proc_desc. Two followed pages are wq. */
798 799
	vma = guc_allocate_vma(guc, GUC_DB_SIZE + GUC_WQ_SIZE);
	if (IS_ERR(vma))
800 801
		goto err;

802
	/* We'll keep just the first (doorbell/proc) page permanently kmap'd. */
803 804
	client->vma = vma;
	client->client_base = kmap(i915_vma_first_page(vma));
805 806 807
	client->wq_offset = GUC_DB_SIZE;
	client->wq_size = GUC_WQ_SIZE;

808 809 810 811 812
	db_id = select_doorbell_register(guc, client->priority);
	if (db_id == GUC_INVALID_DOORBELL_ID)
		/* XXX: evict a doorbell instead? */
		goto err;

813 814 815 816 817 818 819 820 821 822 823 824 825 826
	client->doorbell_offset = select_doorbell_cacheline(guc);

	/*
	 * Since the doorbell only requires a single cacheline, we can save
	 * space by putting the application process descriptor in the same
	 * page. Use the half of the page that doesn't include the doorbell.
	 */
	if (client->doorbell_offset >= (GUC_DB_SIZE / 2))
		client->proc_desc_offset = 0;
	else
		client->proc_desc_offset = (GUC_DB_SIZE / 2);

	guc_init_proc_desc(guc, client);
	guc_init_ctx_desc(guc, client);
827
	if (guc_init_doorbell(guc, client, db_id))
828 829
		goto err;

830 831
	DRM_DEBUG_DRIVER("new priority %u client %p for engine(s) 0x%x: ctx_index %u\n",
		priority, client, client->engines, client->ctx_index);
832 833
	DRM_DEBUG_DRIVER("doorbell id %u, cacheline offset 0x%x\n",
		client->doorbell_id, client->doorbell_offset);
834 835 836 837 838 839

	return client;

err:
	DRM_ERROR("FAILED to create priority %u GuC client!\n", priority);

840
	guc_client_free(dev_priv, client);
841 842 843
	return NULL;
}

A
Alex Dai 已提交
844 845
static void guc_create_log(struct intel_guc *guc)
{
846
	struct i915_vma *vma;
A
Alex Dai 已提交
847 848 849 850 851 852 853 854 855 856 857 858 859 860 861
	unsigned long offset;
	uint32_t size, flags;

	if (i915.guc_log_level < GUC_LOG_VERBOSITY_MIN)
		return;

	if (i915.guc_log_level > GUC_LOG_VERBOSITY_MAX)
		i915.guc_log_level = GUC_LOG_VERBOSITY_MAX;

	/* The first page is to save log buffer state. Allocate one
	 * extra page for others in case for overlap */
	size = (1 + GUC_LOG_DPC_PAGES + 1 +
		GUC_LOG_ISR_PAGES + 1 +
		GUC_LOG_CRASH_PAGES + 1) << PAGE_SHIFT;

862 863 864 865
	vma = guc->log_vma;
	if (!vma) {
		vma = guc_allocate_vma(guc, size);
		if (IS_ERR(vma)) {
A
Alex Dai 已提交
866 867 868 869 870
			/* logging will be off */
			i915.guc_log_level = -1;
			return;
		}

871
		guc->log_vma = vma;
A
Alex Dai 已提交
872 873 874 875 876 877 878 879
	}

	/* each allocated unit is a page */
	flags = GUC_LOG_VALID | GUC_LOG_NOTIFY_ON_HALF_FULL |
		(GUC_LOG_DPC_PAGES << GUC_LOG_DPC_SHIFT) |
		(GUC_LOG_ISR_PAGES << GUC_LOG_ISR_SHIFT) |
		(GUC_LOG_CRASH_PAGES << GUC_LOG_CRASH_SHIFT);

880
	offset = vma->node.start >> PAGE_SHIFT; /* in pages */
A
Alex Dai 已提交
881 882 883
	guc->log_flags = (offset << GUC_LOG_BUF_ADDR_SHIFT) | flags;
}

884 885 886 887 888 889 890 891 892
static void init_guc_policies(struct guc_policies *policies)
{
	struct guc_policy *policy;
	u32 p, i;

	policies->dpc_promote_time = 500000;
	policies->max_num_work_items = POLICY_MAX_NUM_WI;

	for (p = 0; p < GUC_CTX_PRIORITY_NUM; p++) {
893
		for (i = GUC_RENDER_ENGINE; i < GUC_MAX_ENGINES_NUM; i++) {
894 895 896 897 898 899 900 901 902 903 904 905
			policy = &policies->policy[p][i];

			policy->execution_quantum = 1000000;
			policy->preemption_time = 500000;
			policy->fault_time = 250000;
			policy->policy_flags = 0;
		}
	}

	policies->is_valid = 1;
}

906 907 908
static void guc_create_ads(struct intel_guc *guc)
{
	struct drm_i915_private *dev_priv = guc_to_i915(guc);
909
	struct i915_vma *vma;
910
	struct guc_ads *ads;
911
	struct guc_policies *policies;
912
	struct guc_mmio_reg_state *reg_state;
913
	struct intel_engine_cs *engine;
914
	struct page *page;
915
	u32 size;
916 917

	/* The ads obj includes the struct itself and buffers passed to GuC */
918 919 920
	size = sizeof(struct guc_ads) + sizeof(struct guc_policies) +
			sizeof(struct guc_mmio_reg_state) +
			GUC_S3_SAVE_SPACE_PAGES * PAGE_SIZE;
921

922 923 924 925
	vma = guc->ads_vma;
	if (!vma) {
		vma = guc_allocate_vma(guc, PAGE_ALIGN(size));
		if (IS_ERR(vma))
926 927
			return;

928
		guc->ads_vma = vma;
929 930
	}

931
	page = i915_vma_first_page(vma);
932 933 934 935 936 937 938 939 940
	ads = kmap(page);

	/*
	 * The GuC requires a "Golden Context" when it reinitialises
	 * engines after a reset. Here we use the Render ring default
	 * context, which must already exist and be pinned in the GGTT,
	 * so its address won't change after we've told the GuC where
	 * to find it.
	 */
941
	engine = &dev_priv->engine[RCS];
942
	ads->golden_context_lrca = engine->status_page.ggtt_offset;
943

944
	for_each_engine(engine, dev_priv)
945
		ads->eng_state_size[engine->guc_id] = intel_lr_context_size(engine);
946

947 948 949 950
	/* GuC scheduling policies */
	policies = (void *)ads + sizeof(struct guc_ads);
	init_guc_policies(policies);

951
	ads->scheduler_policies = vma->node.start + sizeof(struct guc_ads);
952

953 954 955
	/* MMIO reg state */
	reg_state = (void *)policies + sizeof(struct guc_policies);

956
	for_each_engine(engine, dev_priv) {
957 958
		reg_state->mmio_white_list[engine->guc_id].mmio_start =
			engine->mmio_base + GUC_MMIO_WHITE_LIST_START;
959 960

		/* Nothing to be saved or restored for now. */
961
		reg_state->mmio_white_list[engine->guc_id].count = 0;
962 963 964 965 966 967 968 969
	}

	ads->reg_state_addr = ads->scheduler_policies +
			sizeof(struct guc_policies);

	ads->reg_state_buffer = ads->reg_state_addr +
			sizeof(struct guc_mmio_reg_state);

970 971 972
	kunmap(page);
}

973 974 975 976
/*
 * Set up the memory resources to be shared with the GuC.  At this point,
 * we require just one object that can be mapped through the GGTT.
 */
977
int i915_guc_submission_init(struct drm_i915_private *dev_priv)
978 979
{
	struct intel_guc *guc = &dev_priv->guc;
980 981
	struct i915_vma *vma;
	u32 size;
982

983 984
	/* Wipe bitmap & delete client in case of reinitialisation */
	bitmap_clear(guc->doorbell_bitmap, 0, GUC_MAX_DOORBELLS);
985
	i915_guc_submission_disable(dev_priv);
986

987 988 989
	if (!i915.enable_guc_submission)
		return 0; /* not enabled  */

990
	if (guc->ctx_pool_vma)
991 992
		return 0; /* already allocated */

993 994 995 996
	size = PAGE_ALIGN(GUC_MAX_GPU_CONTEXTS*sizeof(struct guc_context_desc));
	vma = guc_allocate_vma(guc, size);
	if (IS_ERR(vma))
		return PTR_ERR(vma);
997

998
	guc->ctx_pool_vma = vma;
999
	ida_init(&guc->ctx_ids);
A
Alex Dai 已提交
1000
	guc_create_log(guc);
1001 1002
	guc_create_ads(guc);

1003 1004 1005
	return 0;
}

1006
int i915_guc_submission_enable(struct drm_i915_private *dev_priv)
1007 1008 1009
{
	struct intel_guc *guc = &dev_priv->guc;
	struct i915_guc_client *client;
1010
	struct intel_engine_cs *engine;
1011 1012

	/* client for execbuf submission */
1013
	client = guc_client_alloc(dev_priv,
1014
				  INTEL_INFO(dev_priv)->ring_mask,
1015 1016
				  GUC_CTX_PRIORITY_KMD_NORMAL,
				  dev_priv->kernel_context);
1017 1018 1019 1020 1021 1022
	if (!client) {
		DRM_ERROR("Failed to create execbuf guc_client\n");
		return -ENOMEM;
	}

	guc->execbuf_client = client;
A
Alex Dai 已提交
1023
	host2guc_sample_forcewake(guc, client);
1024
	guc_init_doorbell_hw(guc);
A
Alex Dai 已提交
1025

1026 1027 1028 1029
	/* Take over from manual control of ELSP (execlists) */
	for_each_engine(engine, dev_priv)
		engine->submit_request = i915_guc_submit;

1030 1031 1032
	return 0;
}

1033
void i915_guc_submission_disable(struct drm_i915_private *dev_priv)
1034 1035 1036
{
	struct intel_guc *guc = &dev_priv->guc;

1037 1038 1039 1040 1041
	if (!guc->execbuf_client)
		return;

	/* Revert back to manual ELSP submission */
	intel_execlists_enable_submission(dev_priv);
1042 1043 1044

	guc_client_free(dev_priv, guc->execbuf_client);
	guc->execbuf_client = NULL;
1045 1046
}

1047
void i915_guc_submission_fini(struct drm_i915_private *dev_priv)
1048 1049 1050
{
	struct intel_guc *guc = &dev_priv->guc;

1051 1052
	guc_release_vma(fetch_and_zero(&guc->ads_vma));
	guc_release_vma(fetch_and_zero(&guc->log_vma));
A
Alex Dai 已提交
1053

1054
	if (guc->ctx_pool_vma)
1055
		ida_destroy(&guc->ctx_ids);
1056
	guc_release_vma(fetch_and_zero(&guc->ctx_pool_vma));
1057
}
1058 1059 1060 1061 1062 1063 1064

/**
 * intel_guc_suspend() - notify GuC entering suspend state
 * @dev:	drm device
 */
int intel_guc_suspend(struct drm_device *dev)
{
1065
	struct drm_i915_private *dev_priv = to_i915(dev);
1066
	struct intel_guc *guc = &dev_priv->guc;
1067
	struct i915_gem_context *ctx;
1068 1069
	u32 data[3];

1070
	if (guc->guc_fw.guc_fw_load_status != GUC_FIRMWARE_SUCCESS)
1071 1072
		return 0;

1073
	ctx = dev_priv->kernel_context;
1074 1075 1076 1077 1078

	data[0] = HOST2GUC_ACTION_ENTER_S_STATE;
	/* any value greater than GUC_POWER_D0 */
	data[1] = GUC_POWER_D1;
	/* first page is shared data with GuC */
1079
	data[2] = ctx->engine[RCS].state->node.start;
1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090

	return host2guc_action(guc, data, ARRAY_SIZE(data));
}


/**
 * intel_guc_resume() - notify GuC resuming from suspend state
 * @dev:	drm device
 */
int intel_guc_resume(struct drm_device *dev)
{
1091
	struct drm_i915_private *dev_priv = to_i915(dev);
1092
	struct intel_guc *guc = &dev_priv->guc;
1093
	struct i915_gem_context *ctx;
1094 1095
	u32 data[3];

1096
	if (guc->guc_fw.guc_fw_load_status != GUC_FIRMWARE_SUCCESS)
1097 1098
		return 0;

1099
	ctx = dev_priv->kernel_context;
1100 1101 1102 1103

	data[0] = HOST2GUC_ACTION_EXIT_S_STATE;
	data[1] = GUC_POWER_D0;
	/* first page is shared data with GuC */
1104
	data[2] = ctx->engine[RCS].state->node.start;
1105 1106 1107

	return host2guc_action(guc, data, ARRAY_SIZE(data));
}