irq.c 7.6 KB
Newer Older
1
/*
2
 * linux/arch/arm/mach-omap2/irq.c
3 4 5 6 7 8 9 10 11 12 13
 *
 * Interrupt handler for OMAP2 boards.
 *
 * Copyright (C) 2005 Nokia Corporation
 * Author: Paul Mundt <paul.mundt@nokia.com>
 *
 * This file is subject to the terms and conditions of the GNU General Public
 * License. See the file "COPYING" in the main directory of this archive
 * for more details.
 */
#include <linux/kernel.h>
14
#include <linux/module.h>
15 16
#include <linux/init.h>
#include <linux/interrupt.h>
17
#include <linux/io.h>
18

19
#include <asm/exception.h>
20
#include <asm/mach/irq.h>
21 22 23
#include <linux/irqdomain.h>
#include <linux/of.h>
#include <linux/of_address.h>
24
#include <linux/of_irq.h>
25

26
#include "soc.h"
27
#include "iomap.h"
28
#include "common.h"
29
#include "../../drivers/irqchip/irqchip.h"
30 31 32 33 34 35

/* selected INTC register offsets */

#define INTC_REVISION		0x0000
#define INTC_SYSCONFIG		0x0010
#define INTC_SYSSTATUS		0x0014
36
#define INTC_SIR		0x0040
37
#define INTC_CONTROL		0x0048
38 39 40 41
#define INTC_PROTECTION		0x004C
#define INTC_IDLE		0x0050
#define INTC_THRESHOLD		0x0068
#define INTC_MIR0		0x0084
42 43 44
#define INTC_MIR_CLEAR0		0x0088
#define INTC_MIR_SET0		0x008c
#define INTC_PENDING_IRQ0	0x0098
45 46 47
#define INTC_PENDING_IRQ1	0x00b8
#define INTC_PENDING_IRQ2	0x00d8
#define INTC_PENDING_IRQ3	0x00f8
48
#define INTC_ILR0		0x0100
49

50
#define ACTIVEIRQ_MASK		0x7f	/* omap2/3 active interrupt bits */
51
#define INTCPS_NR_ILR_REGS	128
52
#define INTCPS_NR_MIR_REGS	3
53

54 55 56 57 58 59 60
/*
 * OMAP2 has a number of different interrupt controllers, each interrupt
 * controller is identified as its own "bank". Register definitions are
 * fairly consistent for each bank, but not all registers are implemented
 * for each bank.. when in doubt, consult the TRM.
 */

61
/* Structure to save interrupt controller context */
62
struct omap_intc_regs {
63 64 65 66
	u32 sysconfig;
	u32 protection;
	u32 idle;
	u32 threshold;
67
	u32 ilr[INTCPS_NR_ILR_REGS];
68 69
	u32 mir[INTCPS_NR_MIR_REGS];
};
70 71 72 73 74
static struct omap_intc_regs intc_context;

static struct irq_domain *domain;
static void __iomem *omap_irq_base;
static int omap_nr_irqs = 96;
75

76
/* INTC bank register get/set */
77
static void intc_writel(u32 reg, u32 val)
78
{
79
	writel_relaxed(val, omap_irq_base + reg);
80 81
}

82
static u32 intc_readl(u32 reg)
83
{
84
	return readl_relaxed(omap_irq_base + reg);
85 86
}

87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141
void omap_intc_save_context(void)
{
	int i;

	intc_context.sysconfig =
		intc_readl(INTC_SYSCONFIG);
	intc_context.protection =
		intc_readl(INTC_PROTECTION);
	intc_context.idle =
		intc_readl(INTC_IDLE);
	intc_context.threshold =
		intc_readl(INTC_THRESHOLD);

	for (i = 0; i < omap_nr_irqs; i++)
		intc_context.ilr[i] =
			intc_readl((INTC_ILR0 + 0x4 * i));
	for (i = 0; i < INTCPS_NR_MIR_REGS; i++)
		intc_context.mir[i] =
			intc_readl(INTC_MIR0 + (0x20 * i));
}

void omap_intc_restore_context(void)
{
	int i;

	intc_writel(INTC_SYSCONFIG, intc_context.sysconfig);
	intc_writel(INTC_PROTECTION, intc_context.protection);
	intc_writel(INTC_IDLE, intc_context.idle);
	intc_writel(INTC_THRESHOLD, intc_context.threshold);

	for (i = 0; i < omap_nr_irqs; i++)
		intc_writel(INTC_ILR0 + 0x4 * i,
				intc_context.ilr[i]);

	for (i = 0; i < INTCPS_NR_MIR_REGS; i++)
		intc_writel(INTC_MIR0 + 0x20 * i,
			intc_context.mir[i]);
	/* MIRs are saved and restore with other PRCM registers */
}

void omap3_intc_prepare_idle(void)
{
	/*
	 * Disable autoidle as it can stall interrupt controller,
	 * cf. errata ID i540 for 3430 (all revisions up to 3.1.x)
	 */
	intc_writel(INTC_SYSCONFIG, 0);
}

void omap3_intc_resume_idle(void)
{
	/* Re-enable autoidle */
	intc_writel(INTC_SYSCONFIG, 1);
}

142
/* XXX: FIQ and additional INTC support (only MPU at the moment) */
143
static void omap_ack_irq(struct irq_data *d)
144
{
145
	intc_writel(INTC_CONTROL, 0x1);
146 147
}

148
static void omap_mask_ack_irq(struct irq_data *d)
149
{
150
	irq_gc_mask_disable_reg(d);
151
	omap_ack_irq(d);
152 153
}

154
static void __init omap_irq_soft_reset(void)
155 156 157
{
	unsigned long tmp;

158
	tmp = intc_readl(INTC_REVISION) & 0xff;
159

P
Paul Walmsley 已提交
160
	pr_info("IRQ: Found an INTC at 0x%p (revision %ld.%ld) with %d interrupts\n",
161
		omap_irq_base, tmp >> 4, tmp & 0xf, omap_nr_irqs);
162

163
	tmp = intc_readl(INTC_SYSCONFIG);
164
	tmp |= 1 << 1;	/* soft reset */
165
	intc_writel(INTC_SYSCONFIG, tmp);
166

167
	while (!(intc_readl(INTC_SYSSTATUS) & 0x1))
168
		/* Wait for reset to complete */;
169 170

	/* Enable autoidle */
171
	intc_writel(INTC_SYSCONFIG, 1 << 0);
172 173
}

174 175
int omap_irq_pending(void)
{
176
	int irq;
177

178 179 180 181
	for (irq = 0; irq < omap_nr_irqs; irq += 32)
		if (intc_readl(INTC_PENDING_IRQ0 +
					((irq >> 5) << 5)))
			return 1;
182 183 184
	return 0;
}

185 186 187 188 189 190
void omap3_intc_suspend(void)
{
	/* A pending interrupt would prevent OMAP from entering suspend */
	omap_ack_irq(NULL);
}

191 192 193 194 195 196 197 198 199 200 201 202
static __init void
omap_alloc_gc(void __iomem *base, unsigned int irq_start, unsigned int num)
{
	struct irq_chip_generic *gc;
	struct irq_chip_type *ct;

	gc = irq_alloc_generic_chip("INTC", 1, irq_start, base,
					handle_level_irq);
	ct = gc->chip_types;
	ct->chip.irq_ack = omap_mask_ack_irq;
	ct->chip.irq_mask = irq_gc_mask_disable_reg;
	ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
203
	ct->chip.flags |= IRQCHIP_SKIP_SET_WAKE;
204 205 206 207 208 209 210

	ct->regs.enable = INTC_MIR_CLEAR0;
	ct->regs.disable = INTC_MIR_SET0;
	irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
				IRQ_NOREQUEST | IRQ_NOPROBE, 0);
}

211 212
static void __init omap_init_irq(u32 base, int nr_irqs,
				 struct device_node *node)
213
{
214
	int j, irq_base;
215

216 217 218 219
	omap_irq_base = ioremap(base, SZ_4K);
	if (WARN_ON(!omap_irq_base))
		return;

220 221
	omap_nr_irqs = nr_irqs;

222 223 224 225 226 227 228
	irq_base = irq_alloc_descs(-1, 0, nr_irqs, 0);
	if (irq_base < 0) {
		pr_warn("Couldn't allocate IRQ numbers\n");
		irq_base = 0;
	}

	domain = irq_domain_add_legacy(node, nr_irqs, irq_base, 0,
229
			&irq_domain_simple_ops, NULL);
230

231
	omap_irq_soft_reset();
232

233 234
	for (j = 0; j < omap_nr_irqs; j += 32)
		omap_alloc_gc(omap_irq_base + j, j + irq_base, 32);
235 236
}

237 238
void __init omap2_init_irq(void)
{
239
	omap_init_irq(OMAP24XX_IC_BASE, 96, NULL);
240 241 242 243
}

void __init omap3_init_irq(void)
{
244
	omap_init_irq(OMAP34XX_IC_BASE, 96, NULL);
245 246
}

247
void __init ti81xx_init_irq(void)
248
{
249
	omap_init_irq(OMAP34XX_IC_BASE, 128, NULL);
250 251
}

252
static inline void omap_intc_handle_irq(struct pt_regs *regs)
253 254
{
	u32 irqnr;
255
	int handled_irq = 0;
256 257

	do {
258
		irqnr = intc_readl(INTC_PENDING_IRQ0);
259 260 261
		if (irqnr)
			goto out;

262
		irqnr = intc_readl(INTC_PENDING_IRQ1);
263 264 265
		if (irqnr)
			goto out;

266
		irqnr = intc_readl(INTC_PENDING_IRQ2);
267
#if IS_ENABLED(CONFIG_SOC_TI81XX) || IS_ENABLED(CONFIG_SOC_AM33XX)
268 269
		if (irqnr)
			goto out;
270
		irqnr = intc_readl(INTC_PENDING_IRQ3);
271 272 273 274 275 276
#endif

out:
		if (!irqnr)
			break;

277
		irqnr = intc_readl(INTC_SIR);
278 279
		irqnr &= ACTIVEIRQ_MASK;

280 281
		if (irqnr) {
			irqnr = irq_find_mapping(domain, irqnr);
282
			handle_IRQ(irqnr, regs);
283
			handled_irq = 1;
284
		}
285
	} while (irqnr);
286 287 288 289 290 291

	/* If an irq is masked or deasserted while active, we will
	 * keep ending up here with no irq handled. So remove it from
	 * the INTC with an ack.*/
	if (!handled_irq)
		omap_ack_irq(NULL);
292 293 294 295
}

asmlinkage void __exception_irq_entry omap2_intc_handle_irq(struct pt_regs *regs)
{
296
	omap_intc_handle_irq(regs);
297 298
}

299
static int __init intc_of_init(struct device_node *node,
300 301 302
			     struct device_node *parent)
{
	struct resource res;
303
	u32 nr_irq = 96;
304 305 306 307 308 309 310 311 312

	if (WARN_ON(!node))
		return -ENODEV;

	if (of_address_to_resource(node, 0, &res)) {
		WARN(1, "unable to get intc registers\n");
		return -EINVAL;
	}

313 314 315
	if (of_device_is_compatible(node, "ti,am33xx-intc"))
		nr_irq = 128;

316 317
	if (of_property_read_u32(node, "ti,intc-size", &nr_irq))
		pr_warn("unable to get intc-size, default to %d\n", nr_irq);
318

319
	omap_init_irq(res.start, nr_irq, of_node_get(node));
320

321 322
	set_handle_irq(omap2_intc_handle_irq);

323 324 325
	return 0;
}

326 327 328
IRQCHIP_DECLARE(omap2_intc, "ti,omap2-intc", intc_of_init);
IRQCHIP_DECLARE(omap3_intc, "ti,omap3-intc", intc_of_init);
IRQCHIP_DECLARE(am33xx_intc, "ti,am33xx-intc", intc_of_init);
329

330 331
asmlinkage void __exception_irq_entry omap3_intc_handle_irq(struct pt_regs *regs)
{
332
	omap_intc_handle_irq(regs);
333
}